



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | UART/USART                                                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 16                                                                         |
| Program Memory Size        | 1.75KB (1K x 14)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 128 x 8                                                                    |
| RAM Size                   | 224 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                  |
| Data Converters            | -                                                                          |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Through Hole                                                               |
| Package / Case             | 18-DIP (0.300", 7.62mm)                                                    |
| Supplier Device Package    | 18-PDIP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf627-04i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, KEELOQ, MPLAB, PIC, PICmicro, PICSTART and PRO MATE are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, microID, MXDEV, MXLAB, PICMASTER, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

dsPIC, dsPICDEM.net, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2003, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.





Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999 and Mountain View, California in March 2002. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, non-volatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.



PIC16F62X

## **FLASH-Based 8-Bit CMOS Microcontrollers**

## **Devices Included in this Data Sheet:**

- PIC16F627
- PIC16F628

Referred to collectively as PIC16F62X

#### **High Performance RISC CPU:**

- · Only 35 instructions to learn
- All single cycle instructions (200 ns), except for program branches which are two-cycle
- · Operating speed:
  - DC 20 MHz clock input
  - DC 200 ns instruction cycle

|           | Memory           |             |                |  |  |  |
|-----------|------------------|-------------|----------------|--|--|--|
| Device    | FLASH<br>Program | RAM<br>Data | EEPROM<br>Data |  |  |  |
| PIC16F627 | 1024 x 14        | 224 x 8     | 128 x 8        |  |  |  |
| PIC16F628 | 2048 x 14        | 224 x 8     | 128 x 8        |  |  |  |

• Interrupt capability

- 16 special function hardware registers
- 8-level deep hardware stack
- Direct, Indirect and Relative addressing modes

## **Peripheral Features:**

- 16 I/O pins with individual direction control
- High current sink/source for direct LED drive
- Analog comparator module with:
  - Two analog comparators
  - Programmable on-chip voltage reference (VREF) module
  - Programmable input multiplexing from device inputs and internal voltage reference
  - Comparator outputs are externally accessible
- Timer0: 8-bit timer/counter with 8-bit programmable prescaler
- Timer1: 16-bit timer/counter with external crystal/ clock capability
- Timer2: 8-bit timer/counter with 8-bit period register, prescaler and postscaler
- Capture, Compare, PWM (CCP) module
  - Capture is 16-bit, max. resolution is 12.5 ns
  - Compare is 16-bit, max. resolution is 200 ns
  - PWM max. resolution is 10-bit

- Universal Synchronous/Asynchronous Receiver/ Transmitter USART/SCI
- · 16 Bytes of common RAM

## **Special Microcontroller Features:**

- Power-on Reset (POR)
- Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Brown-out Detect (BOD)
- Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation
- Multiplexed MCLR-pin
- · Programmable weak pull-ups on PORTB
- · Programmable code protection
- Low voltage programming
- · Power saving SLEEP mode
- · Selectable oscillator options
  - FLASH configuration bits for oscillator options
  - ER (External Resistor) oscillator
    - Reduced part count
  - Dual speed INTRC
    - Lower current consumption
  - EC External Clock input
  - XT Oscillator mode
  - HS Oscillator mode
  - LP Oscillator mode
- In-circuit Serial Programming<sup>™</sup> (via two pins)
- · Four user programmable ID locations

## **CMOS Technology:**

- · Low power, high speed CMOS FLASH technology
- Fully static design
- Wide operating voltage range
  - PIC16F627 3.0V to 5.5V
  - PIC16F628 3.0V to 5.5V
  - PIC16LF627 2.0V to 5.5V
  - PIC16LF628 2.0V to 5.5V
- Commercial, industrial and extended temperature range
- Low power consumption
  - < 2.0 mA @ 5.0V, 4.0 MHz
  - 15 μA typical @ 3.0V, 32 kHz
  - < 1.0 μA typical standby current @ 3.0V

## 2.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16F62X family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16F62X uses a Harvard architecture, in which, program and data are accessed from separate memories using separate buses. This improves bandwidth over traditional Von Neumann architecture where program and data are fetched from the same memory. Separating program and data memory further allows instructions to be sized differently than 8-bit wide data word. Instruction opcodes are 14-bits wide making it possible to have all single-word instructions. A 14-bit wide program memory access bus fetches a 14-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (35) execute in a single cycle (200 ns @ 20 MHz) except for program branches.

The Table below lists program memory (FLASH, Data and EEPROM).

TABLE 2-1: DEVICE DESCRIPTION

|            | Memory           |             |                |  |  |  |
|------------|------------------|-------------|----------------|--|--|--|
| Device     | FLASH<br>Program | RAM<br>Data | EEPROM<br>Data |  |  |  |
| PIC16F627  | 1024 x 14        | 224 x 8     | 128 x 8        |  |  |  |
| PIC16F628  | 2048 x 14        | 224 x 8     | 128 x 8        |  |  |  |
| PIC16LF627 | 1024 x 14        | 224 x 8     | 128 x 8        |  |  |  |
| PIC16LF628 | 2048 x 14        | 224 x 8     | 128 x 8        |  |  |  |

The PIC16F62X can directly or indirectly address its register files or data memory. All Special Function registers, including the program counter, are mapped in the data memory. The PIC16F62X have an orthogonal (symmetrical) instruction set that makes it possible to carry out any operation, on any register, using any Addressing mode. This symmetrical nature, and lack of 'special optimal situations' make programming with the PIC16F62X simple yet efficient. In addition, the learning curve is reduced significantly.

The PIC16F62X devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bit wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the working register (W register). The other operand is a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a Borrow and Digit Borrow out bit, respectively, bit in subtraction. See the SUBLW and SUBWF instructions for examples.

A simplified block diagram is shown in Figure 2-1, and a description of the device pins in Table 2-1.

Two types of data memory are provided on the PIC16F62X devices. Non-volatile EEPROM data memory is provided for long term storage of data such as calibration values, lookup table data, and any other data which may require periodic updating in the field. This data is not lost when power is removed. The other data memory provided is regular RAM data memory. Regular RAM data memory is provided for temporary storage of data during normal operation. It is lost when power is removed.

## TABLE 2-1:PIC16F62X PINOUT DESCRIPTION (CONTINUED)

| Name                                                  | Function | Input Type                   | Output Type       | Description                                                                                                                                                                          |
|-------------------------------------------------------|----------|------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RB4/PGM                                               | RB4      | TTL                          | CMOS              | Bi-directional I/O port. Can be software<br>programmed for internal weak pull-up.                                                                                                    |
|                                                       | PGM      | ST                           | _                 | Low voltage programming input pin. Interrupt-<br>on-pin change. When low voltage program-<br>ming is enabled, the interrupt-on-pin change<br>and weak pull-up resistor are disabled. |
| RB5                                                   | RB5      | TTL                          | CMOS              | Bi-directional I/O port. Interrupt-on-pin<br>change. Can be software programmed for<br>internal weak pull-up.                                                                        |
| RB6/T1OSO/T1CKI/PGC                                   | RB6      | TTL                          | CMOS              | Bi-directional I/O port. Interrupt-on-pin<br>change. Can be software programmed for<br>internal weak pull-up.                                                                        |
|                                                       | T1OSO    | —                            | XTAL              | Timer1 oscillator output.                                                                                                                                                            |
|                                                       | T1CKI    | ST                           | —                 | Timer1 clock input.                                                                                                                                                                  |
|                                                       | PGC      | ST                           | —                 | ICSP™ Programming Clock.                                                                                                                                                             |
| RB7/T1OSI/PGD                                         | RB7      | TTL                          | CMOS              | Bi-directional I/O port. Interrupt-on-pin<br>change. Can be software programmed for<br>internal weak pull-up.                                                                        |
|                                                       | T1OSI    | XTAL                         | _                 | Timer1 oscillator input. Wake-up from SLEEP<br>on pin change. Can be software programmed<br>for internal weak pull-up.                                                               |
|                                                       | PGD      | ST                           | CMOS              | ICSP Data I/O                                                                                                                                                                        |
| Vss                                                   | Vss      | Power                        | —                 | Ground reference for logic and I/O pins                                                                                                                                              |
| Vdd                                                   | Vdd      | Power                        | —                 | Positive supply for logic and I/O pins                                                                                                                                               |
| Legend: O = Output<br>— = Not used<br>TTL = TTL Input |          | CMOS = C<br>I = In<br>OD = O | MOS Output<br>put | P = Power<br>ST = Schmitt Trigger Input                                                                                                                                              |

#### 3.2.2.3 INTCON Register

The INTCON register is a readable and writable register which contains the various enable and flag bits for all interrupt sources except the comparator module. See Section 3.2.2.4 and Section 3.2.2.5 for a description of the comparator enable and flag bits.

| Note: | Interrupt flag bits get set when an interrupt |
|-------|-----------------------------------------------|
|       | condition occurs regardless of the state of   |
|       | its corresponding enable bit or the global    |
|       | enable bit, GIE (INTCON<7>).                  |

| REGISTER 3-3: | INTCON REGISTER (ADDRESS: 0Bh, 8Bh, 10Bh, 18Bh)                                                                                                                    |                                |                              |                   |                  |       |       |       |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------|-------------------|------------------|-------|-------|-------|--|--|--|
|               | R/W-0                                                                                                                                                              | R/W-0                          | R/W-0                        | R/W-0             | R/W-0            | R/W-0 | R/W-0 | R/W-x |  |  |  |
|               | GIE                                                                                                                                                                | PEIE                           | TOIE                         | INTE              | RBIE             | T0IF  | INTF  | RBIF  |  |  |  |
|               | bit 7                                                                                                                                                              |                                |                              |                   |                  |       |       | bit 0 |  |  |  |
| bit 7         | GIE: Globa                                                                                                                                                         | al Interrupt E                 | Enable bit                   |                   |                  |       |       |       |  |  |  |
|               | 1 = Enable<br>0 = Disable                                                                                                                                          | es all unmas<br>es all interru | ked interrup<br>pts          | ots               |                  |       |       |       |  |  |  |
| bit 6         | PEIE: Peri                                                                                                                                                         | pheral Interr                  | upt Enable                   | bit               |                  |       |       |       |  |  |  |
|               | 1 = Enable<br>0 = Disable                                                                                                                                          | es all unmas<br>es all periph  | ked periphe<br>eral interrup | eral interrupt    | ts               |       |       |       |  |  |  |
| bit 5         | TOIE: TMR                                                                                                                                                          | 0 Overflow                     | Interrupt Er                 | able bit          |                  |       |       |       |  |  |  |
|               | 1 = Enable<br>0 = Disable                                                                                                                                          | es the TMR0<br>es the TMR0     | ) interrupt<br>) interrupt   |                   |                  |       |       |       |  |  |  |
| bit 4         | INTE: RB0/INT External Interrupt Enable bit                                                                                                                        |                                |                              |                   |                  |       |       |       |  |  |  |
|               | <ul> <li>1 = Enables the RB0/INT external interrupt</li> <li>0 = Disables the RB0/INT external interrupt</li> </ul>                                                |                                |                              |                   |                  |       |       |       |  |  |  |
| bit 3         | RBIE: RB Port Change Interrupt Enable bit                                                                                                                          |                                |                              |                   |                  |       |       |       |  |  |  |
|               | <ul> <li>1 = Enables the RB port change interrupt</li> <li>0 = Disables the RB port change interrupt</li> </ul>                                                    |                                |                              |                   |                  |       |       |       |  |  |  |
| bit 2         | T0IF: TMR0 Overflow Interrupt Flag bit                                                                                                                             |                                |                              |                   |                  |       |       |       |  |  |  |
|               | 1 = TMR0<br>0 = TMR0                                                                                                                                               | register has<br>register did   | overflowed                   | l (must be c<br>v | leared in softwa | re)   |       |       |  |  |  |
| bit 1         | INTF: RB0/INT External Interrupt Flag bit                                                                                                                          |                                |                              |                   |                  |       |       |       |  |  |  |
|               | <ul> <li>1 = The RB0/INT external interrupt occurred (must be cleared in software)</li> <li>0 = The RB0/INT external interrupt did not occur</li> </ul>            |                                |                              |                   |                  |       |       |       |  |  |  |
| bit 0         | RBIF: RB F                                                                                                                                                         | Port Change                    | e Interrupt F                | lag bit           |                  |       |       |       |  |  |  |
|               | <ul> <li>1 = When at least one of the RB7:RB4 pins changed state (must be cleared in software)</li> <li>0 = None of the RB7:RB4 pins have changed state</li> </ul> |                                |                              |                   |                  |       |       |       |  |  |  |
|               |                                                                                                                                                                    |                                |                              |                   |                  |       |       |       |  |  |  |

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented b  | oit, read as '0'   |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### 3.2.2.6 PCON Register

The PCON register contains flag bits to differentiate between a Power-on Reset, an external MCLR Reset, WDT Reset or a Brown-out Detect.

Note: BOD is unknown on Power-on Reset. It must then be set by the user and checked on subsequent RESETS to see if BOD is cleared, indicating a brown-out has occurred. The BOD STATUS bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (by clearing the BODEN bit in the Configuration word).

#### REGISTER 3-6: PCON REGISTER (ADDRESS: 0Ch)

| U-0   | U-0 | U-0 | U-0 | R/W-1 | U-0 | R/W-q | R/W-q |
|-------|-----|-----|-----|-------|-----|-------|-------|
| _     | _   | _   | —   | OSCF  | _   | POR   | BOD   |
| bit 7 |     |     |     |       |     |       | bit 0 |

- bit 7-4 Unimplemented: Read as '0'
- bit 3 OSCF: INTRC/ER oscillator frequency
  - 1 = 4 MHz typical<sup>(1)</sup>
  - 0 = 37 KHz typical
- bit 2 Unimplemented: Read as '0'
- bit 1 **POR**: Power-on Reset STATUS bit
  - 1 = No Power-on Reset occurred
    - 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)

bit 0 BOD: Brown-out Detect STATUS bit

- 1 = No Brown-out Reset occurred
  - 0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs)
  - **Note 1:** When in ER Oscillator mode, setting OSCF = 1 will cause the oscillator frequency to change to the frequency specified by the external resistor.

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

## 3.3 PCL and PCLATH

The program counter (PC) is 13-bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<12:8>) is not directly readable or writable and comes from PCLATH. On any RESET, the PC is cleared. Figure 3-3 shows the two situations for the loading of the PC. The upper example in the figure shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in the figure shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

#### FIGURE 3-3: LOADING OF PC IN DIFFERENT SITUATIONS



## 3.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256 byte block). Refer to the application note *"Implementing a Table Read"* (AN556).

#### 3.3.2 STACK

The PIC16F62X family has an 8-level deep x 13-bit wide hardware stack (Figure 3-1 and Figure 3-2). The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

Note 1: There are no STATUS bits to indicate stack overflow or stack underflow conditions.

2: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions, or the vectoring to an interrupt address.

## 3.4 Indirect Addressing, INDF and FSR Registers

The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing.

Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses data pointed to by the file select register (FSR). Reading INDF itself indirectly will produce 00h. Writing to the INDF register indirectly results in a nooperation (although STATUS bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 3-4.

A simple program to clear RAM location 20h-2Fh using indirect addressing is shown in Example 3-1.

#### EXAMPLE 3-1: Indirect Addressing

|      | movlw | 0x20  | ;initialize pointer  |
|------|-------|-------|----------------------|
|      | movwf | FSR   | ;to RAM              |
| NEXT | clrf  | INDF  | clear INDF register; |
|      | incf  | FSR   | ;inc pointer         |
|      | btfss | FSR,4 | ;all done?           |
|      | goto  | NEXT  | ;no clear next       |
|      |       |       | ;yes continue        |

# PIC16F62X





#### FIGURE 5-11: BLOCK DIAGRAM OF RB3/CCP1 PIN



## 9.6 Comparator Interrupts

The Comparator Interrupt flag is set whenever there is a change in the output value of either comparator. Software will need to maintain information about the status of the output bits, as read from CMCON<7:6>, to determine the actual change that has occurred. The CMIF bit, PIR1<6>, is the Comparator Interrupt Flag. The CMIF bit must be RESET by clearing '0'. Since it is also possible to write a '1' to this register, a simulated interrupt may be initiated.

The CMIE bit (PIE1<6>) and the PEIE bit (INTCON<6>) must be set to enable the interrupt. In addition, the GIE bit must also be set. If any of these bits are clear, the interrupt is not enabled, though the CMIF bit will still be set if an interrupt condition occurs.

| Note: | lf  | а   | change     | in  | the    | CMCON      | register  |
|-------|-----|-----|------------|-----|--------|------------|-----------|
|       | (C  | 10  | UT or C2   | OU  | T) sh  | ould occur | when a    |
|       | rea | ad  | operation  | is  | being  | executed   | (start of |
|       | the | e C | 2 cycle),  | the | en the | e CMIF (P  | IR1<6>)   |
|       | int | err | upt flag m | nay | not g  | et set.    |           |

The user, in the interrupt service routine, can clear the interrupt in the following manner:

- a) Any write or read of CMCON. This will end the mismatch condition.
- b) Clear flag bit CMIF.

A mismatch condition will continue to set flag bit CMIF. Reading CMCON will end the mismatch condition, and allow flag bit CMIF to be cleared.

## 9.7 Comparator Operation During SLEEP

When a comparator is active and the device is placed in SLEEP mode, the comparator remains active and the interrupt is functional if enabled. This interrupt will wake-up the device from SLEEP mode when enabled. While the comparator is powered-up, higher SLEEP currents than shown in the power-down current specification will occur. Each comparator that is operational will consume additional current as shown in the comparator specifications. To minimize power consumption while in SLEEP mode, turn off the comparators, CM<2:0> = 111, before entering SLEEP. If the device wakes-up from SLEEP, the contents of the CMCON register are not affected.

## 9.8 Effects of a RESET

A device RESET forces the CMCON register to its RESET state. This forces the Comparator module to be in the comparator RESET mode, CM2:CM0 = 000. This ensures that all potential inputs are analog inputs. Device current is minimized when analog inputs are present at RESET time. The comparators will be powered-down during the RESET interval.

## 9.9 Analog Input Connection Considerations

A simplified circuit for an analog input is shown in Figure 9-4. Since the analog pins are connected to a digital output, they have reverse biased diodes to VDD and Vss. The analog input therefore, must be between Vss and VDD. If the input voltage deviates from this range by more than 0.6V in either direction, one of the diodes is forward biased and a latchup may occur. A source impedance of maximum 10 kΩ is recommended for the analog sources. Any external component connected to an analog input pin, such as a capacitor or a Zener diode, should have very little leakage current.

#### FIGURE 9-4: ANALOG INPUT MODE



| Address               | Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR | Value on<br>All Other<br>RESETS |  |
|-----------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------------|---------------------------------|--|
| 1Fh                   | CMCON  | C2OUT  | C10UT  | C2INV  | C1NV   | CIS    | CM2    | CM1    | CM0    | 0000 0000       | 0000 0000                       |  |
| 0Bh/8Bh/<br>10Bh/18Bh | INTCON | GIE    | PEIE   | TOIE   | INTE   | RBIE   | TOIF   | INTF   | RBIF   | 0000 000x       | 0000 000u                       |  |
| 0Ch                   | PIR1   | EEIF   | CMIF   | RCIF   | TXIF   | _      | CCP1IF | TMR2IF | TMR1IF | 0000 -000       | 0000 -000                       |  |
| 8Ch                   | PIE1   | EEIE   | CMIE   | RCIE   | TXIE   | _      | CCP1IE | TMR2IE | TMR1IE | 0000 -000       | 0000 -000                       |  |
| 85h                   | TRISA  | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1111 1111       | 1111 1111                       |  |

Legend: x = Unknown, u = Unchanged, - = Unimplemented, read as '0'

## 10.0 VOLTAGE REFERENCE MODULE

The Voltage Reference is a 16-tap resistor ladder network that provides a selectable voltage reference. The resistor ladder is segmented to provide two ranges of VREF values and has a power-down function to conserve power when the reference is not being used. The VRCON register controls the operation of the reference as shown in Figure 10-1. The block diagram is given in Figure 10-1.

REGISTER 10-1: VRCON REGISTER (ADDRESS: 9Fh)

## 10.1 Configuring the Voltage Reference

The Voltage Reference can output 16 distinct voltage levels for each range.

The equations used to calculate the output of the Voltage Reference are as follows:

if VRR = 1: VREF = (VR<3:0>/24) x VDD

voltage of 1.25V with VDD = 5.0V.

if VRR = 0: VREF = (VDD x 1/4) + (VR<3:0>/32) x VDD

The setting time of the Voltage Reference must be considered when changing the VREF output (Table 17-2). Example 10-1 shows an example of how to configure the Voltage Reference for an output

|         |                                                  |                                            | <b>(</b>                                 | ,                                          |                |       |       |       |  |  |  |  |
|---------|--------------------------------------------------|--------------------------------------------|------------------------------------------|--------------------------------------------|----------------|-------|-------|-------|--|--|--|--|
|         | R/W-0                                            | R/W-0                                      | R/W-0                                    | U-0                                        | R/W-0          | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |
|         | Vren                                             | VROE                                       | Vrr                                      | _                                          | VR3            | VR2   | VR1   | VR0   |  |  |  |  |
|         | bit 7                                            |                                            |                                          |                                            |                |       |       | bi    |  |  |  |  |
| bit 7   | VREN: VRE                                        | F Enable                                   |                                          |                                            |                |       |       |       |  |  |  |  |
|         | 1 = VREF C<br>0 = VREF C                         | ircuit powere                              | ed on<br>ed down, no                     | DD drain                                   |                |       |       |       |  |  |  |  |
| bit 6   | VROE: VREF Output Enable                         |                                            |                                          |                                            |                |       |       |       |  |  |  |  |
|         | 1 = VREF is<br>0 = VREF is                       | s output on F<br>s disconnect              | RA2 pin<br>ed from RA                    | 2 pin                                      |                |       |       |       |  |  |  |  |
| bit 5   | VRR: VREF                                        | Range sele                                 | ction                                    |                                            |                |       |       |       |  |  |  |  |
|         | 1 = Low Ra<br>0 = High R                         | ange<br>ange                               |                                          |                                            |                |       |       |       |  |  |  |  |
| bit 4   | Unimplem                                         | ented: Rea                                 | d as '0'                                 |                                            |                |       |       |       |  |  |  |  |
| bit 3-0 | <b>Vr&lt;3:0&gt;</b> : ∖<br>When Vrr<br>When Vrr | /REF value s<br>= 1: VREF =<br>= 0: VREF = | election 0 ≤<br>(VR<3:0>/<br>1/4 * VDD + | ≦ VR [3:0] ≤ 1<br>24) * VDD<br>+ (VR<3:0>/ | 5<br>32) * Vdd |       |       |       |  |  |  |  |
|         |                                                  |                                            |                                          |                                            |                |       |       |       |  |  |  |  |

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

## FIGURE 10-1: VOLTAGE REFERENCE BLOCK DIAGRAM



The data on the RB1/RX/DT pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RX pin. If bit BRGH (TXSTA<2>) is clear (i.e., at the low baud rates), the sampling is done on the seventh, eighth and ninth falling edges of a x16 clock (Figure 12-3). If bit BRGH is set (i.e., at the high baud rates), the sampling is done on the 3 clock edges preceding the second rising edge after the first falling edge of a x4 clock (Figure 12-4 and Figure 12-5).

### FIGURE 12-1: RX PIN SAMPLING SCHEME. BRGH = 0



## FIGURE 12-2: RX PIN SAMPLING SCHEME, BRGH = 1



#### FIGURE 12-3: RX PIN SAMPLING SCHEME, BRGH = 1



## PIC16F62X

| REGISTER 13-2: | EECON1 REGISTER (ADDRESS: 9Ch)                                                                                                                                                                              |                              |                  |              |                |            |               |        |  |  |  |  |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------|--------------|----------------|------------|---------------|--------|--|--|--|--|--|
|                | U-0                                                                                                                                                                                                         | U-0                          | U-0              | U-0          | R/W-x          | R/W-0      | R/S-0         | R/S-x  |  |  |  |  |  |
|                |                                                                                                                                                                                                             | _                            | _                | _            | WRERR          | WREN       | WR            | RD     |  |  |  |  |  |
|                | bit 7                                                                                                                                                                                                       |                              |                  |              |                |            |               | bit 0  |  |  |  |  |  |
| bit 7-4        | Unimplemented: Read as '0'                                                                                                                                                                                  |                              |                  |              |                |            |               |        |  |  |  |  |  |
| bit 3          | WRERR: E                                                                                                                                                                                                    | EPROM Er                     | ror Flag bit     |              |                |            |               |        |  |  |  |  |  |
|                | <ul> <li>1 = A write operation is prematurely terminated (any MCLR Reset, any WDT Reset during normal operation or BOD Reset)</li> <li>0 = The write operation completed</li> </ul>                         |                              |                  |              |                |            |               |        |  |  |  |  |  |
| bit 2          | WREN: EE                                                                                                                                                                                                    | PROM Writ                    | e Enable bi      | t            |                |            |               |        |  |  |  |  |  |
|                | 1 = Allows<br>0 = Inhibits                                                                                                                                                                                  | write cycles<br>write to the | s<br>e data EEPF | ROM          |                |            |               |        |  |  |  |  |  |
| bit 1          | WR: Write Control bit                                                                                                                                                                                       |                              |                  |              |                |            |               |        |  |  |  |  |  |
|                | <ul> <li>1 = Initiates a write cycle. (The bit is cleared by hardware once write is complete. can only be set (not cleared) in software.</li> <li>0 = Write cycle to the data EEPROM is complete</li> </ul> |                              |                  |              |                |            |               |        |  |  |  |  |  |
| bit 0          | RD: Read Control bit                                                                                                                                                                                        |                              |                  |              |                |            |               |        |  |  |  |  |  |
|                | <ul> <li>1 = Initiates an EEPROM read (read takes one cycle. RD is cleared in hardware. The RD bit can only be set (not cleared) in software).</li> <li>0 = Does not initiate an EEPROM read</li> </ul>     |                              |                  |              |                |            |               |        |  |  |  |  |  |
|                | Legend:                                                                                                                                                                                                     |                              |                  |              |                |            |               |        |  |  |  |  |  |
|                | R = Reada                                                                                                                                                                                                   | ble bit                      | VV = V           | Vritable bit | U = Unimple    | emented bi | it, read as ' | 0'     |  |  |  |  |  |
|                | -n = Value                                                                                                                                                                                                  | at POR                       | '1' = E          | Bit is set   | '0' = Bit is c | leared     | x = Bit is u  | nknown |  |  |  |  |  |

| SUBWF               | Subtract W from f                                                                                                                                                                     |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:             | [ <i>label</i> ] SUBWF f,d                                                                                                                                                            |
| Operands:           | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                     |
| Operation:          | (f) - (W) $\rightarrow$ (dest)                                                                                                                                                        |
| Status<br>Affected: | C, DC, Z                                                                                                                                                                              |
| Encoding:           | 00 0010 dfff ffff                                                                                                                                                                     |
| Description:        | Subtract (2's complement method)<br>W register from register 'f'. If 'd' is 0<br>the result is stored in the W register.<br>If 'd' is 1 the result is stored back in<br>register 'f'. |
| Words:              | 1                                                                                                                                                                                     |
| Cycles:             | 1                                                                                                                                                                                     |
| Example 1:          | SUBWF REG1, 1                                                                                                                                                                         |
|                     | Before Instruction<br>REG1 = 3 $W = 2$ $C = ?$ After Instruction<br>REG1 = 1 $W = 2$ $C = -1$ ; result is positive                                                                    |
|                     | Z = DC = 1                                                                                                                                                                            |
| Example 2:          | Before Instruction                                                                                                                                                                    |
|                     | REG1 = 2<br>W = 2<br>C = ?                                                                                                                                                            |
|                     | After Instruction                                                                                                                                                                     |
|                     | REG1 = 0<br>W = 2<br>C = 1; result is zero<br>Z = DC = 1                                                                                                                              |
| Example 3:          | Before Instruction                                                                                                                                                                    |
|                     | REG1 = 1<br>W = 2<br>C = ?                                                                                                                                                            |
|                     | After Instruction                                                                                                                                                                     |
|                     | REG1 = 0xFF $W = 2$ $C = 0; result is negative$ $Z = DC = 0$                                                                                                                          |

|                                                                                                                             | Swap Nibbles in f                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax:                                                                                                                     | [ <i>label</i> ] SWAPF f,d                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
| Operands:                                                                                                                   | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| Operation:                                                                                                                  | $(f<3:0>) \rightarrow (dest<7:4>), (f<7:4>) \rightarrow (dest<3:0>)$                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| Status Affected:                                                                                                            | None                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| Encoding:                                                                                                                   | 00 1110 dfff ffff                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| Description:                                                                                                                | The upper and lower nibbles of<br>register 'f' are exchanged. If 'd' is<br>0 the result is placed in W<br>register. If 'd' is 1 the result is<br>placed in register 'f'                                                                                                                     |  |  |  |  |  |  |  |
| Words:                                                                                                                      | 1                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| Cycles:                                                                                                                     | 1                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| Example                                                                                                                     | SWAPF REG1, 0                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|                                                                                                                             | Before Instruction                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|                                                                                                                             | REG1 = 0xA5                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|                                                                                                                             | After Instruction                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|                                                                                                                             | $\begin{array}{rcl} REG1 = & 0xA5 \\ W & = & 0x5A \end{array}$                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
|                                                                                                                             |                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| TRIS                                                                                                                        | Load TRIS Register                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| TRIS<br>Syntax:                                                                                                             | Load TRIS Register<br>[ label ] TRIS f                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| TRIS<br>Syntax:<br>Operands:                                                                                                | Load TRIS Register<br>[ <i>label</i> ] TRIS f<br>$5 \le f \le 7$                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| TRIS<br>Syntax:<br>Operands:<br>Operation:                                                                                  | Load TRIS Register<br>[ label ] TRIS f<br>$5 \le f \le 7$<br>(W) $\rightarrow$ TRIS register f;                                                                                                                                                                                             |  |  |  |  |  |  |  |
| TRIS<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:                                                              | Load TRIS Register<br>[ label ] TRIS f<br>$5 \le f \le 7$<br>(W) $\rightarrow$ TRIS register f;<br>None                                                                                                                                                                                     |  |  |  |  |  |  |  |
| TRIS<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:                                                 | Load TRIS Register[label]TRISf $5 \le f \le 7$ (W) $\rightarrow$ TRIS register f;None00000001100fff                                                                                                                                                                                         |  |  |  |  |  |  |  |
| TRIS<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                 | Load TRIS Register[label]TRISf $5 \le f \le 7$ (W) $\rightarrow$ TRIS register f;None0001100fffThe instruction is supported for<br>code compatibility with the<br>PIC16C5X products. Since TRIS<br>registers are readable and<br>writable, the user can directly<br>address them.           |  |  |  |  |  |  |  |
| TRIS<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:                       | Load TRIS Register[label]TRISf $5 \le f \le 7$ (W) $\rightarrow$ TRIS register f;None00000001100fffThe instruction is supported for code compatibility with the PIC16C5X products. Since TRIS registers are readable and writable, the user can directly address them.1                     |  |  |  |  |  |  |  |
| TRIS<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:            | Load TRIS Register[ label ] TRIS f $5 \le f \le 7$ (W) $\rightarrow$ TRIS register f;None00000001100fffThe instruction is supported for<br>code compatibility with the<br>PIC16C5X products. Since TRIS<br>registers are readable and<br>writable, the user can directly<br>address them.11 |  |  |  |  |  |  |  |
| TRIS<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example | Load TRIS Register[label]TRISf $5 \le f \le 7$ (W) $\rightarrow$ TRIS register f;None0001100fffThe instruction is supported for<br>code compatibility with the<br>PIC16C5X products. Since TRIS<br>registers are readable and<br>writable, the user can directly<br>address them.11         |  |  |  |  |  |  |  |

## 16.3 MPLAB C17 and MPLAB C18 C Compilers

The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI C compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

### 16.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK object linker combines relocatable objects created by the MPASM assembler and the MPLAB C17 and MPLAB C18 C compilers. It can link relocatable objects from pre-compiled libraries, using directives from a linker script.

The MPLIB object librarian manages the creation and modification of library files of pre-compiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

#### 16.5 MPLAB C30 C Compiler

The MPLAB C30 C compiler is a full-featured, ANSI compliant, optimizing compiler that translates standard ANSI C programs into dsPIC30F assembly language source. The compiler also supports many command-line options and language extensions to take full advantage of the dsPIC30F device hardware capabilities, and afford fine control of the compiler code generator.

MPLAB C30 is distributed with a complete ANSI C standard library. All library functions have been validated and conform to the ANSI C library standard. The library includes functions for string manipulation, dynamic memory allocation, data conversion, time-keeping, and math functions (trigonometric, exponential and hyperbolic). The compiler provides symbolic information for high level source debugging with the MPLAB IDE.

## 16.6 MPLAB ASM30 Assembler, Linker, and Librarian

MPLAB ASM30 assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 compiler uses the assembler to produce it's object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire dsPIC30F instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- Rich directive set
- Flexible macro language
- · MPLAB IDE compatibility

#### 16.7 MPLAB SIM Software Simulator

The MPLAB SIM software simulator allows code development in a PC hosted environment by simulating the PICmicro series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any pin. The execution can be performed in Single-Step, Execute Until Break, or Trace mode.

The MPLAB SIM simulator fully supports symbolic debugging using the MPLAB C17 and MPLAB C18 C Compilers, as well as the MPASM assembler. The software simulator offers the flexibility to develop and debug code outside of the laboratory environment, making it an excellent, economical software development tool.

#### 16.8 MPLAB SIM30 Software Simulator

The MPLAB SIM30 software simulator allows code development in a PC hosted environment by simulating the dsPIC30F series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any of the pins.

The MPLAB SIM30 simulator fully supports symbolic debugging using the MPLAB C30 C Compiler and MPLAB ASM30 assembler. The simulator runs in either a Command Line mode for automated tasks, or from MPLAB IDE. This high speed simulator is designed to debug, analyze and optimize time intensive DSP routines.

|           |                                             |                      |                      |                                          |                      | - `                                       | -<br>61018                             |                                       | Jabbngag                           | siauu                                               |                                            |                              |                                   | SIN                                  | IPA-                         |                                   | spupos                           |                                   |                                   |                                   | *                                   |
|-----------|---------------------------------------------|----------------------|----------------------|------------------------------------------|----------------------|-------------------------------------------|----------------------------------------|---------------------------------------|------------------------------------|-----------------------------------------------------|--------------------------------------------|------------------------------|-----------------------------------|--------------------------------------|------------------------------|-----------------------------------|----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-------------------------------------|
|           | MPLAB Integrated<br>Development Environment | MPLAB C17 C Compiler | MPLAB C18 C Compiler | MPASM Assembler/<br>MPLINK Object Linker | MPLAB C30 C Compiler | MPLAB ASM30<br>Assembler/Linker/Librarian | MPLAB ICE 2000<br>In-Circuit Emulator  | MPLAB ICE 4000<br>In-Circuit Emulator | MPLAB ICD 2 In-Circuit<br>Debugger | PICSTART Plus Entry Level<br>Development Programmer | PRO MATE II<br>Universal Device Programmer | PICDEM 1 Demonstration Board | PICDEM.net Demonstration<br>Board | PICDEM 2 Plus Demonstration<br>Board | PICDEM 3 Demonstration Board | PICDEM 14A Demonstration<br>Board | PICDEM 17 Demonstration<br>Board | PICDEM 18R Demonstration<br>Board | PICDEM LIN Demonstration<br>Board | PICDEM USB Demonstration<br>Board | contact the Microchip web site at w |
| PIC12CXXX | >                                           |                      |                      | >                                        |                      |                                           | >                                      | `                                     |                                    | >                                                   | >                                          |                              |                                   |                                      |                              |                                   |                                  |                                   |                                   |                                   | ww.micre                            |
| PIC12FXXX | >                                           |                      |                      | >                                        |                      |                                           | >                                      |                                       | >                                  | >                                                   | >                                          |                              |                                   |                                      |                              |                                   |                                  |                                   |                                   |                                   | ochip.co                            |
| PIC14000  | >                                           |                      |                      | >                                        |                      |                                           | >                                      |                                       |                                    | >                                                   | >                                          |                              |                                   |                                      |                              | >                                 |                                  |                                   |                                   |                                   | m for in                            |
| PIC16C5X  | >                                           |                      |                      | >                                        |                      |                                           | >                                      | >                                     |                                    | >                                                   | >                                          | >                            |                                   |                                      |                              |                                   |                                  |                                   |                                   |                                   | formatic                            |
| PIC16C6X  | >                                           |                      |                      | >                                        |                      |                                           | >                                      | >                                     | *                                  | >                                                   | >                                          |                              | L                                 | <b>^</b> +                           |                              | <u> </u>                          |                                  |                                   | L                                 | <u> </u>                          | on ho                               |
| PIC16CXXX | >                                           |                      |                      | >                                        |                      |                                           | >                                      | >                                     |                                    | >                                                   | >                                          | >                            |                                   |                                      | ļ                            |                                   |                                  |                                   |                                   |                                   | w to use                            |
| PIC16C43X | >                                           |                      |                      | >                                        |                      |                                           | >                                      |                                       |                                    | >                                                   | >                                          |                              |                                   |                                      |                              |                                   |                                  |                                   | >                                 |                                   | the MP.                             |
| PIC16F62X | >                                           |                      |                      | >                                        |                      |                                           | **/                                    |                                       |                                    | **                                                  | **>                                        |                              |                                   |                                      |                              |                                   |                                  |                                   |                                   |                                   | LAB ICD                             |
| X7281219  | >                                           |                      |                      | >                                        |                      |                                           | >                                      | >                                     | *                                  | >                                                   | >                                          | ∕†                           |                                   | +                                    |                              |                                   |                                  |                                   |                                   |                                   | In-Circu                            |
| XX209101d | `                                           |                      |                      | `                                        |                      |                                           | ·<br>、                                 | ~                                     |                                    | `                                                   | ``````````````````````````````````````     |                              |                                   |                                      |                              |                                   |                                  |                                   |                                   | -                                 | uit Debu                            |
| 6X/J0FJI4 | `                                           |                      |                      | `                                        |                      |                                           | `                                      | <u> </u>                              |                                    | `                                                   | <u> </u>                                   | >                            |                                   |                                      |                              |                                   |                                  |                                   |                                   | ,                                 | ager (D)                            |
| PIC16F8XX | ``````````````````````````````````````      |                      |                      | ``````````````````````````````````````   |                      |                                           | `````````````````````````````````````` |                                       | >                                  | ``````````````````````````````````````              | <u>``</u>                                  | `                            |                                   |                                      | _                            |                                   |                                  |                                   | >                                 | >                                 | /164001                             |
| PIC16C9XX | >                                           |                      |                      | >                                        |                      |                                           | >                                      | `                                     |                                    | >                                                   | <u>&gt;</u>                                |                              |                                   |                                      | >                            |                                   |                                  |                                   |                                   |                                   | ) with P                            |
| PIC17C4X  | >                                           | >                    |                      | >                                        |                      |                                           | >                                      |                                       |                                    | >                                                   | >                                          | >                            |                                   |                                      |                              |                                   |                                  |                                   |                                   |                                   | 1C16C62                             |
| XX7371319 | >                                           | >                    |                      | >                                        |                      |                                           | >                                      | >                                     |                                    | >                                                   | >                                          |                              |                                   |                                      |                              |                                   | >                                |                                   |                                   |                                   | . 63, 64,                           |
| PIC18CXX2 | >                                           |                      | >                    | >                                        |                      |                                           | >                                      | >                                     |                                    | >                                                   | >                                          |                              | >                                 | >                                    |                              |                                   |                                  |                                   |                                   |                                   | 65. 72.                             |
| PI18CX01  |                                             |                      |                      |                                          |                      |                                           |                                        | `                                     | >                                  |                                                     |                                            |                              |                                   |                                      |                              |                                   |                                  | >                                 |                                   |                                   | 73.74.7                             |
| PIC18FXXX | >                                           |                      | >                    | ^                                        |                      |                                           | >                                      | ~                                     | >                                  | ~                                                   | >                                          |                              |                                   | ^                                    |                              |                                   |                                  |                                   |                                   |                                   | 6. 77.                              |
| dsPIC30F  |                                             |                      |                      |                                          | >                    | >                                         |                                        | >                                     | >                                  |                                                     |                                            |                              |                                   |                                      |                              |                                   |                                  |                                   |                                   |                                   |                                     |

## TABLE 16-1: DEVELOPMENT TOOLS FROM MICROCHIP

DS40300C-page 126

#### 17.2 DC Characteristics: PIC16F62X (Commercial, Industrial, Extended) PIC16LF62X (Commercial, Industrial)

| DC CHAR              | RACTERIS | TICS                                                                 | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |           |                                            |                  |                                                                                                                                                                                                                                                                   |  |  |  |
|----------------------|----------|----------------------------------------------------------------------|------------------------------------------------------|-----------|--------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Param.<br>No.        | Sym      | Characteristic/Device Min Typ† Max Unit                              |                                                      |           | Conditions                                 |                  |                                                                                                                                                                                                                                                                   |  |  |  |
|                      | VIL      | Input Low Voltage                                                    |                                                      |           |                                            |                  |                                                                                                                                                                                                                                                                   |  |  |  |
| D030                 |          | I/O ports<br>with TTL buffer                                         | Vss                                                  | _         | 0.8<br>0.15 Vdd                            | V<br>V           | VDD = 4.5V to 5.5V<br>otherwise                                                                                                                                                                                                                                   |  |  |  |
| D031<br>D032         |          | with Schmitt Trigger input<br>MCLR, RA4/T0CKI,OSC1<br>(in ER mode)   | Vss<br>Vss                                           | _         | 0.2 Vdd<br>0.2 Vdd                         | V<br>V           | (Note1)                                                                                                                                                                                                                                                           |  |  |  |
| D033                 |          | OSC1 (in XT and HS)<br>OSC1 (in LP)                                  | Vss<br>Vss                                           | _         | 0.3 Vdd<br>0.6 Vdd - 1.0                   | V<br>V           |                                                                                                                                                                                                                                                                   |  |  |  |
|                      | Vih      | Input High Voltage                                                   |                                                      |           |                                            |                  |                                                                                                                                                                                                                                                                   |  |  |  |
| D040                 |          | I/O ports<br>with TTL buffer                                         | 2.0V<br>.25 Vdd + 0.8V                               | _         | Vdd<br>Vdd                                 | V<br>V           | VDD = 4.5V to 5.5V<br>otherwise                                                                                                                                                                                                                                   |  |  |  |
| D041<br>D042<br>D043 |          | with Schmitt Trigger input<br>MCLR RA4/T0CKI<br>OSC1 (XT. HS and LP) | 0.8 VDD<br>0.8 VDD<br>0.7 VDD                        |           | Vdd<br>Vdd<br>Vdd                          | V<br>V<br>V      |                                                                                                                                                                                                                                                                   |  |  |  |
| D043A                |          | OSC1 (in ER mode)                                                    | 0.9 VDD                                              |           |                                            | V                | (Note1)                                                                                                                                                                                                                                                           |  |  |  |
| D070                 | IPURB    | PORTB weak pull-up<br>current                                        | 50                                                   | 200       | 400                                        | μΑ               | VDD = 5.0V, VPIN = VSS                                                                                                                                                                                                                                            |  |  |  |
|                      | lı∟      | Input Leakage Current <sup>(2), (3)</sup>                            |                                                      |           | •                                          |                  |                                                                                                                                                                                                                                                                   |  |  |  |
| D060<br>D061<br>D063 |          | I/O ports (Except PORTA)<br>PORTA<br>RA4/T0CKI<br>OSC1, MCLR         | _<br>_<br>_                                          |           | $\pm 1.0 \\ \pm 0.5 \\ \pm 1.0 \\ \pm 5.0$ | μΑ<br>μΑ<br>μΑ   | $\label{eq:VSS} \begin{array}{l} VPIN \leq VDD, \ \text{pin at hi-impedance} \\ VSS \leq VPIN \leq VDD, \ \text{pin at hi-impedance} \\ VSS \leq VPIN \leq VDD \\ VSS \leq VPIN \leq VDD, \ XT, \ HS \ \text{and} \ LP \ \text{osc} \\ configuration \end{array}$ |  |  |  |
|                      | Vol      | Output Low Voltage                                                   | •                                                    |           | •                                          |                  |                                                                                                                                                                                                                                                                   |  |  |  |
| D080<br>D083         |          | I/O ports<br>OSC2/CLKOUT (ER only)                                   |                                                      | <br> <br> | 0.6<br>0.6<br>0.6<br>0.6                   | V<br>V<br>V<br>V | IOL=8.5 mA, VDD=4.5V, -40° to +85°C<br>IOL=7.0 mA, VDD=4.5V, +125°C<br>IOL=1.6 mA, VDD=4.5V, -40° to +85°C<br>IOL=1.2 mA, VDD=4.5V, +125°C                                                                                                                        |  |  |  |
|                      | Vон      | Output High Voltage <sup>(3)</sup>                                   |                                                      |           | I                                          |                  |                                                                                                                                                                                                                                                                   |  |  |  |
| D090                 |          | I/O ports (Except RA4)                                               | Vdd - 0.7<br>Vdd - 0.7<br>Vdd - 0.7                  | _         |                                            | V<br>V<br>V      | IOH=-3.0 mA, VDD=4.5V, -40° to +85°C<br>IOH=-2.5 mA, VDD=4.5V, +125°C<br>IOH=-1.3 mA, VDD=4.5V, -40° to +85°C                                                                                                                                                     |  |  |  |
| DUUZ                 |          |                                                                      | VDD - 0.7                                            | —         | —                                          | v                | Iон=-1.0 mA, VDD=4.5V, +125°С                                                                                                                                                                                                                                     |  |  |  |
| D150                 | Vod      | Open-Drain High Voltage                                              |                                                      | _         | 8.5                                        | V                | RA4 pin PIC16F62X, PIC16LF62X*                                                                                                                                                                                                                                    |  |  |  |
|                      |          | Capacitive Loading Specs on C                                        | Output Pins                                          |           |                                            |                  |                                                                                                                                                                                                                                                                   |  |  |  |
| D100*                | COSC2    | OSC2 pin                                                             |                                                      | _         | 15                                         | pF               | In XT, HS and LP modes when external clock used to drive OSC1.                                                                                                                                                                                                    |  |  |  |
| D101*                | Cio      | All I/O pins/OSC2 (in ER mode)                                       |                                                      | _         | 50                                         | pF               |                                                                                                                                                                                                                                                                   |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: In ER oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC16F62X be driven with external clock in ER mode.

2: The leakage current on the MCLR pin is strongly dependent on applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as coming out of the pin.

## **ON-LINE SUPPORT**

Microchip provides on-line support on the Microchip World Wide Web site.

The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape<sup>®</sup> or Microsoft<sup>®</sup> Internet Explorer. Files are also available for FTP download from our FTP site.

#### Connecting to the Microchip Internet Web Site

The Microchip web site is available at the following URL:

#### www.microchip.com

The file transfer site is available by using an FTP service to connect to:

#### ftp://ftp.microchip.com

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked
   Questions
- Design Tips
- Device Errata
- Job Postings
- Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products
- Conferences for products, Development Systems, technical information and more
- Listing of seminars and events

# SYSTEMS INFORMATION AND UPGRADE HOT LINE

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive the most current upgrade kits. The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and

1-480-792-7302 for the rest of the world.

092002



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com

#### Rocky Mountain

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-4338

#### Atlanta

3780 Mansell Road, Suite 130 Alpharetta, GA 30022 Tel: 770-640-0034 Fax: 770-640-0307

#### Boston

2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821

#### Chicago

333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075

#### Dallas

4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924

#### Detroit

Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260

#### Kokomo

2767 S. Albright Road Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387

#### Los Angeles

18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338

#### San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

#### Toronto

6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Australia

Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104

#### China - Chengdu

Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401-2402, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-86766200 Fax: 86-28-86766599

#### China - Fuzhou

Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521

#### China - Hong Kong SAR

Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

China - Shanghai

Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 **China - Shenzhen** Microchip Technology Consulting (Shanghai)

Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1812, 18/F, Building A, United Plaza No. 5022 Binhe Road, Futian District Shenzhen 518033, China Tel: 86-755-82901380 Fax: 86-755-82966626 **China - Qingdao** 

Rm. B503, Fullhope Plaza, No. 12 Hong Kong Central Rd. Qingdao 266071, China Tel: 86-532-5027355 Fax: 86-532-5027205 **India** Microchip Technology Inc. India Liaison Office Divyasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062

#### Japan

Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934 Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan Microchip Technology (Barbados) Inc., Taiwan Branch 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 **EUROPE** Austria Microchip Technology Austria GmbH Durisolstrasse 2

Durisolstrasse 2 A-4600 Wels Austria Tel: 43-7242-2244-399 Fax: 43-7242-2244-393

#### Denmark

Microchip Technology Nordic ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 France Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Microchip Technology GmbH Steinheilstrasse 10 D-85737 Ismaning, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 Italy Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883 United Kingdom Microchip Ltd.

Microchip Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820

12/05/02