



Welcome to <u>E-XFL.COM</u>

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                           |
| Core Size                  | 32-Bit Single-Core                                        |
| Speed                      | 48MHz                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                   |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                |
| Number of I/O              | 47                                                        |
| Program Memory Size        | 16KB (16K x 8)                                            |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 4K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                              |
| Data Converters            | A/D 10x10b; D/A 1x10b                                     |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                         |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 64-VFQFN Exposed Pad                                      |
| Supplier Device Package    | 64-QFN (9x9)                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/atsam3n00ba-mu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 1. SAM3N Description

Atmel's SAM3N series is a member of a family of Flash microcontrollers based on the high performance 32-bit ARM Cortex-M3 RISC processor. It operates at a maximum speed of 48 MHz and features up to 256 Kbytes of Flash and up to 24 Kbytes of SRAM. The peripheral set includes 2x USARTs, 2x UARTs, 2x TWIs, 3x SPI, as well as 1 PWM timer, 6x general purpose 16-bit timers, an RTC, a 10-bit ADC and a 10-bit DAC.

The SAM3N series is ready for capacitive touch thanks to the QTouch library, offering an easy way to implement buttons, wheels and sliders.

The SAM3N device is an entry-level general purpose microcontroller. That makes the SAM3N the ideal starting point to move from 8- /16-bit to 32-bit microcontrollers.

It operates from 1.62V to 3.6V and is available in 48-pin, 64-pin and 100-pin QFP, 48-pin and 64-pin QFN, and 100-pin BGA packages.

The SAM3N series is the ideal migration path from the SAM3S for applications that require a reduced BOM cost. The SAM3N series is pin-to-pin compatible with the SAM3S series. Its aggressive price point and high level of integration pushes its scope of use far into cost-sensitive, high-volume applications.

## 3. Signal Description

Table 3-1 gives details on the signal name classified by peripheral.

## Table 3-1.Signal Description List

| Signal Name  | Function                                                  | Туре          | Active<br>Level | Voltage<br>Reference | Comments                                                                                                    |
|--------------|-----------------------------------------------------------|---------------|-----------------|----------------------|-------------------------------------------------------------------------------------------------------------|
|              | Power S                                                   | upplies       |                 |                      |                                                                                                             |
| VDDIO        | Peripherals I/O Lines Power Supply                        | Power         |                 |                      | 1.62V to 3.6V                                                                                               |
| VDDIN        | Voltage Regulator, ADC and DAC Power Supply               | Power         |                 |                      | 1.8V to 3.6V <sup>(3)</sup>                                                                                 |
| VDDOUT       | Voltage Regulator Output                                  | Power         |                 |                      | 1.8V Output                                                                                                 |
| VDDPLL       | Oscillator and PLL Power Supply                           | Power         |                 |                      | 1.65 V to 1.95V                                                                                             |
| VDDCORE      | Power the core, the embedded memories and the peripherals | Power         |                 |                      | 1.65V to 1.95V<br>Connected externally<br>to VDDOUT                                                         |
| GND          | Ground                                                    | Ground        |                 |                      |                                                                                                             |
|              | Clocks, Oscilla                                           | tors and PLLs |                 |                      |                                                                                                             |
| XIN          | Main Oscillator Input                                     | Input         |                 |                      | Reset State:                                                                                                |
| XOUT         | Main Oscillator Output                                    | Output        |                 |                      | - PIO Input<br>- Internal Pull-up<br>disabled                                                               |
| XIN32        | Slow Clock Oscillator Input                               | Input         |                 |                      |                                                                                                             |
| XOUT32       | Slow Clock Oscillator Output                              | Output        |                 | _                    | - Schmitt Trigger<br>enabled <sup>(1)</sup>                                                                 |
| PCK0 - PCK2  | Programmable Clock Output                                 | Output        |                 | VDDIO                | Reset State:<br>- PIO Input<br>- Internal Pull-up<br>enabled<br>- Schmitt Trigger<br>enabled <sup>(1)</sup> |
|              | ICE and                                                   | I JTAG        |                 |                      |                                                                                                             |
| TCK/SWCLK    | Test Clock/Serial Wire Clock                              | Input         |                 |                      | Reset State:                                                                                                |
| TDI          | Test Data In                                              | Input         |                 | 1                    | - SWJ-DP Mode                                                                                               |
| TDO/TRACESWO | Test Data Out/Trace Asynchronous Data<br>Out              | Output        |                 | VDDIO                | - Internal pull-up<br>disabled                                                                              |
| TMS/SWDIO    | Test Mode Select /Serial Wire<br>Input/Output             | Input / I/O   |                 |                      | - Schmitt Trigger<br>enabled <sup>(1)</sup>                                                                 |
| JTAGSEL      | JTAG Selection                                            | Input         | High            |                      | Permanent Internal<br>pull-down                                                                             |





## Table 3-1. Signal Description List (Continued)

| Signal Name | Function                                          | Туре           | Active<br>Level | Voltage<br>Reference | Comments                                                                                                        |
|-------------|---------------------------------------------------|----------------|-----------------|----------------------|-----------------------------------------------------------------------------------------------------------------|
|             | Flash M                                           | emory          | 1               |                      |                                                                                                                 |
| ERASE       | Flash and NVM Configuration Bits Erase<br>Command | Input          | High            | VDDIO                | Reset State:<br>- Erase Input<br>- Internal pull-down<br>enabled<br>- Schmitt Trigger<br>enabled <sup>(1)</sup> |
|             | Reset                                             | /Test          |                 |                      |                                                                                                                 |
| NRST        | Microcontroller Reset                             | I/O            | Low             | VDDIO                | Permanent Internal pull-up                                                                                      |
| TST         | Test Mode Select                                  | Input          |                 | VDDIO                | Permanent Internal pull-down                                                                                    |
|             | Universal Asynchronous Re                         | ceiver Transc  | eiver - UART    | Гх                   |                                                                                                                 |
| URXDx       | UART Receive Data                                 | Input          |                 |                      |                                                                                                                 |
| UTXDx       | UART Transmit Data                                | Output         |                 |                      |                                                                                                                 |
|             | PIO Controller - PI                               | OA - PIOB - P  | OO              |                      |                                                                                                                 |
| PA0 - PA31  | Parallel IO Controller A                          | I/O            |                 |                      | Reset State:                                                                                                    |
| PB0 - PB14  | Parallel IO Controller B                          | I/O            |                 |                      | - PIO or System<br>IOs <sup>(2)</sup>                                                                           |
| PC0 - PC31  | Parallel IO Controller C                          | I/O            |                 | VDDIO                | <ul> <li>Internal pull-up</li> <li>enabled</li> <li>Schmitt Trigger</li> <li>enabled<sup>(1)</sup></li> </ul>   |
|             | Universal Synchronous Asynchron                   | ous Receiver   | Transmitter     | USARTx               |                                                                                                                 |
| SCKx        | USARTx Serial Clock                               | I/O            |                 |                      |                                                                                                                 |
| TXDx        | USARTx Transmit Data                              | I/O            |                 |                      |                                                                                                                 |
| RXDx        | USARTx Receive Data                               | Input          |                 |                      |                                                                                                                 |
| RTSx        | USARTx Request To Send                            | Output         |                 |                      |                                                                                                                 |
| CTSx        | USARTx Clear To Send                              | Input          |                 |                      |                                                                                                                 |
|             | Timer/Cou                                         | inter - TC     |                 |                      |                                                                                                                 |
| TCLKx       | TC Channel x External Clock Input                 | Input          |                 |                      |                                                                                                                 |
| TIOAx       | TC Channel x I/O Line A                           | I/O            |                 |                      |                                                                                                                 |
| TIOBx       | TC Channel x I/O Line B                           | I/O            |                 |                      |                                                                                                                 |
|             | Pulse Width Modulatio                             | on Controller- | PWMC            |                      |                                                                                                                 |
| PWMx        | PWM Waveform Output for channel x                 | Output         |                 |                      |                                                                                                                 |

#### 4.1.3 100-Lead LQFP Pinout

| 1  | ADVREF         | 26 | GND                     | 51 | TDI/PB4     | 76  | TDO/TRACESWO/PB5 |
|----|----------------|----|-------------------------|----|-------------|-----|------------------|
| 2  | GND            | 27 | VDDIO                   | 52 | PA6/PGMNOE  | 77  | JTAGSEL          |
| 3  | PB0/AD4        | 28 | PA16/PGMD4              | 53 | PA5/PGMRDY  | 78  | PC18             |
| 4  | PC29/AD13      | 29 | PC7                     | 54 | PC28        | 79  | TMS/SWDIO/PB6    |
| 5  | PB1/AD5        | 30 | PA15/PGMD3              | 55 | PA4/PGMNCMD | 80  | PC19             |
| 6  | PC30/AD14      | 31 | PA14/PGMD2              | 56 | VDDCORE     | 81  | PA31             |
| 7  | PB2/AD6        | 32 | PC6                     | 57 | PA27        | 82  | PC20             |
| 8  | PC31/AD15      | 33 | PA13/PGMD1              | 58 | PC8         | 83  | TCK/SWCLK/PB7    |
| 9  | PB3/AD7        | 34 | PA24                    | 59 | PA28        | 84  | PC21             |
| 10 | VDDIN          | 35 | PC5                     | 60 | NRST        | 85  | VDDCORE          |
| 11 | VDDOUT         | 36 | VDDCORE                 | 61 | TST         | 86  | PC22             |
| 12 | PA17/PGMD5/AD0 | 37 | PC4                     | 62 | PC9         | 87  | ERASE/PB12       |
| 13 | PC26           | 38 | PA25                    | 63 | PA29        | 88  | PB10             |
| 14 | PA18/PGMD6/AD1 | 39 | PA26                    | 64 | PA30        | 89  | PB11             |
| 15 | PA21/AD8       | 40 | PC3                     | 65 | PC10        | 90  | PC23             |
| 16 | VDDCORE        | 41 | PA12/PGMD0              | 66 | PA3         | 91  | VDDIO            |
| 17 | PC27           | 42 | PA11/PGMM3              | 67 | PA2/PGMEN2  | 92  | PC24             |
| 18 | PA19/PGMD7/AD2 | 43 | PC2                     | 68 | PC11        | 93  | PB13/DAC0        |
| 19 | PC15/AD11      | 44 | PA10/PGMM2              | 69 | VDDIO       | 94  | PC25             |
| 20 | PA22/AD9       | 45 | GND                     | 70 | GND         | 95  | GND              |
| 21 | PC13/AD10      | 46 | PA9/PGMM1               | 71 | PC14        | 96  | PB8/XOUT         |
| 22 | PA23           | 47 | PC1                     | 72 | PA1/PGMEN1  | 97  | PB9/PGMCK/XIN    |
| 23 | PC12/AD12      | 48 | PA8/XOUT32/<br>PGMM0    | 73 | PC16        | 98  | VDDIO            |
| 24 | PA20/AD3       | 49 | PA7/XIN32/<br>PGMNVALID | 74 | PA0/PGMEN0  | 99  | PB14             |
| 25 | PC0            | 50 | VDDIO                   | 75 | PC17        | 100 | VDDPLL           |

 Table 4-1.
 100-lead LQFP SAM3N4/2/1/0/00C Pinout





#### 4.2.1 64-Lead LQFP and QFN Pinout

64-pin version SAM3N devices are pin-to-pin compatible with SAM3S products. Furthermore, SAM3N products have new functionalities shown in italic in Table 4-3.

|  | Table 4-3. | 64-pin SAM3N4/2/1/0/00B Pinout |
|--|------------|--------------------------------|
|--|------------|--------------------------------|

| 1  | ADVREF          |   | 17 | GND                            | 33 | TDI/PB4     | 49 | TDO/TRACESWO/PB5 |
|----|-----------------|---|----|--------------------------------|----|-------------|----|------------------|
| 2  | GND             |   | 18 | VDDIO                          | 34 | PA6/PGMNOE  | 50 | JTAGSEL          |
| 3  | PB0/AD4         |   | 19 | PA16/PGMD4                     | 35 | PA5/PGMRDY  | 51 | TMS/SWDIO/PB6    |
| 4  | PB1AD5          |   | 20 | PA15/PGMD3                     | 36 | PA4/PGMNCMD | 52 | PA31             |
| 5  | PB2/AD6         | ĺ | 21 | PA14/PGMD2                     | 37 | PA27/PGMD15 | 53 | TCK/SWCLK/PB7    |
| 6  | PB3/AD7         | ĺ | 22 | PA13/PGMD1                     | 38 | PA28        | 54 | VDDCORE          |
| 7  | VDDIN           | ĺ | 23 | PA24/PGMD12                    | 39 | NRST        | 55 | ERASE/PB12       |
| 8  | VDDOUT          | ĺ | 24 | VDDCORE                        | 40 | TST         | 56 | PB10             |
| 9  | PA17/PGMD5/AD0  |   | 25 | PA25/PGMD13                    | 41 | PA29        | 57 | PB11             |
| 10 | PA18/PGMD6/AD1  | ĺ | 26 | PA26/PGMD14                    | 42 | PA30        | 58 | VDDIO            |
| 11 | PA21/PGMD9/AD8  |   | 27 | PA12/PGMD0                     | 43 | PA3         | 59 | PB13/DAC0        |
| 12 | VDDCORE         | ĺ | 28 | PA11/PGMM3                     | 44 | PA2/PGMEN2  | 60 | GND              |
| 13 | PA19/PGMD7/AD2  | ĺ | 29 | PA10/PGMM2                     | 45 | VDDIO       | 61 | XOUT/PB8         |
| 14 | PA22/PGMD10/AD9 |   | 30 | PA9/PGMM1                      | 46 | GND         | 62 | XIN/PGMCK/PB9    |
| 15 | PA23/PGMD11     |   | 31 | PA8/XOUT32/PGMM<br>0           | 47 | PA1/PGMEN1  | 63 | PB14             |
| 16 | PA20/PGMD8/AD3  |   | 32 | PA7/XIN32/XOUT32/<br>PGMNVALID | 48 | PA0/PGMEN0  | 64 | VDDPLL           |

Note: The bottom pad of the QFN package must be connected to ground.

## 5. Power Considerations

## 5.1 Power Supplies

The SAM3N product has several types of power supply pins:

- VDDCORE pins: Power the core, including the processor, the embedded memories and the peripherals. Voltage ranges from 1.62V and 1.95V.
- VDDIO pins: Power the Peripherals I/O lines, Backup part, 32 kHz crystal oscillator and oscillator pads. Voltage ranges from 1.62V and 3.6V
- VDDIN pin: Voltage Regulator, ADC and DAC Power Supply. Voltage ranges from 1.8V to 3.6V for the Voltage Regulator
- VDDPLL pin: Powers the PLL, the Fast RC and the 3 to 20 MHz oscillators. Voltage ranges from 1.62V and 1.95V.

## 5.2 Voltage Regulator

The SAM3N embeds a voltage regulator that is managed by the Supply Controller.

This internal regulator is intended to supply the internal core of SAM3N. It features two different operating modes:

- In Normal mode, the voltage regulator consumes less than 700 µA static current and draws 60 mA of output current. Internal adaptive biasing adjusts the regulator quiescent current depending on the required load current. In Wait Mode quiescent current is only 7 µA.
- In Backup mode, the voltage regulator consumes less than 1 µA while its output (VDDOUT) is driven internally to GND. The default output voltage is 1.80V and the start-up time to reach Normal mode is less than100 µs.

For adequate input and output power supply decoupling/bypassing, refer to the Voltage Regulator section in the Electrical Characteristics section of the datasheet.

## 5.3 Typical Powering Schematics

The SAM3N supports a 1.62V-3.6V single supply mode. The internal regulator input connected to the source and its output feeds VDDCORE. Figure 5-1 shows the power schematics.

As VDDIN powers the voltage regulator and the ADC/DAC, when the user does not want to use the embedded voltage regulator, it can be disabled by software via the SUPC (note that it is different from Backup mode).





ADC, DAC Supply

#### **Figure 5-3.** Core Externally Supplied (backup battery)

Note: The two diodes provide a "switchover circuit" (for illustration purpose) between the backup battery and the main supply when the system is put in backup mode.

#### 5.4 Active Mode

Active mode is the normal running mode with the core clock running from the fast RC oscillator, the main crystal oscillator or the PLL. The power management controller can be used to adapt the frequency and to disable the peripheral clocks.

#### 5.5 Low Power Modes

The various low-power modes of the SAM3N are described below:

#### 5.5.1 Backup Mode

The purpose of backup mode is to achieve the lowest power consumption possible in a system that is performing periodic wakeups to carry out tasks but not requiring fast startup time (<0.1ms). Total current consumption is 3  $\mu$ A typical.

The Supply Controller, zero-power power-on reset, RTT, RTC, Backup registers and 32 kHz oscillator (RC or crystal oscillator selected by software in the Supply Controller) are running. The regulator and the core supply are off.

Backup mode is based on the Cortex-M3 deep sleep mode with the voltage regulator disabled.

The SAM3N can be awakened from this mode through WUP0-15 pins, the supply monitor (SM), the RTT or RTC wake-up event.

Backup mode is entered by using WFE instructions with the SLEEPDEEP bit in the System Control Register of the Cortex-M3 set to 1. (See the Power management description in The ARM Cortex M3 Processor section of the product datasheet).

Exit from Backup mode happens if one of the following enable wake-up events occurs:

• WKUPEN0-15 pins (level transition, configurable debouncing)



#### 5.5.4 Low Power Mode Summary Table

The modes detailed above are the main low power modes. Each part can be set to on or off separately and wake up sources can be individually configured. Table 5-1 below shows a summary of the configurations of the low power modes.

 Table 5-1.
 Low Power Mode Configuration Summary

| Mode           | SUPC,<br>32 kHz<br>Oscillator<br>RTC RTT<br>Backup<br>Registers,<br>POR<br>(Backup<br>Region) | Regulator | Core<br>Memory<br>Peripherals           | Mode Entry                                          | Potential Wake Up<br>Sources                                                                                                                                                     |                 | PIO State<br>while in Low<br>Power Mode | PIO State<br>at Wake Up                             | Consumption               | Wake Up<br>Time <sup>(1)</sup> |
|----------------|-----------------------------------------------------------------------------------------------|-----------|-----------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------|-----------------------------------------------------|---------------------------|--------------------------------|
| Backup<br>Mode | ON                                                                                            | OFF       | OFF<br>(Not powered)                    | WFE<br>+SLEEPDEEP<br>bit = 1                        | WUP0-15 pins<br>BOD alarm<br>RTC alarm<br>RTT alarm                                                                                                                              | Reset           | Previous<br>state saved                 | PIOA &<br>PIOB &<br>PIOC<br>Inputs with<br>pull ups | 3 μΑ typ <sup>(4)</sup>   | < 0.1 ms                       |
| Wait<br>Mode   | ON                                                                                            | ON        | Powered<br>(Not clocked)                | WFE<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 1        | Any Event from: Fast<br>startup through<br>WUP0-15 pins<br>RTC alarm<br>RTT alarm                                                                                                |                 | Previous<br>state saved                 | Unchanged                                           | 5 μΑ/15 μΑ <sup>(5)</sup> | < 10 µs                        |
| Sleep<br>Mode  | ON                                                                                            | ON        | Powered <sup>(7)</sup><br>(Not clocked) | WFE or WFI<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 0 | Entry mode = WFI<br>Interrupt Only; Entry<br>mode = WFE Any<br>Enabled Interrupt<br>and/or Any Event<br>from: Fast start-up<br>through WUP0-15<br>pins<br>RTC alarm<br>RTT alarm | Clocked<br>back | Previous<br>state saved                 | Unchanged                                           | (6)                       | (6)                            |

Notes: 1. When considering wake-up time, the time required to start the PLL is not taken into account. Once started, the device works with the 4/8/12 MHz Fast RC oscillator. The user has to add the PLL start-up time if it is needed in the system. The wake-up time is defined as the time taken for wake up until the first instruction is fetched.

- 2. The external loads on PIOs are not taken into account in the calculation.
- 3. Supply Monitor current consumption is not included.
- 4. Total Current consumption.
- 5. 5 μA on VDDCORE, 15 μA for total current consumption (using internal voltage regulator), 8 μA for total current consumption (without using internal voltage regulator).
- 6. Depends on MCK frequency.
- 7. In this mode the core is supplied and not clocked but some peripherals can be clocked.





#### 7.5 Master to Slave Access

All the Masters can normally access all the Slaves. However, some paths do not make sense, for example allowing access from the Cortex-M3 S Bus to the Internal ROM. Thus, these paths are forbidden or simply not wired, and shown as "-" in Table 7-3.

| Table 7-3. | SAM3N Master to Slave Access | i |
|------------|------------------------------|---|
|            | Masters                      | 0 |

|   | Masters           | 0                      | 1 | 2   |
|---|-------------------|------------------------|---|-----|
|   | Slaves            | aves Cortex-M3 I/D Bus |   | PDC |
| 0 | Internal SRAM     | -                      | х | Х   |
| 1 | Internal ROM      | Х                      | - | Х   |
| 2 | Internal Flash    | Х                      | - | -   |
| 3 | Peripheral Bridge | -                      | х | Х   |

#### 7.6 Peripheral DMA Controller

- · Handles data transfer between peripherals and memories
- Low bus arbitration overhead
  - One Master Clock cycle needed for a transfer from memory to peripheral
  - Two Master Clock cycles needed for a transfer from peripheral to memory
- · Next Pointer management for reducing interrupt latency requirement

The Peripheral DMA Controller handles transfer requests from the channel according to the following priorities (Low to High priorities):

| Instance name | Channel T/R | 100 & 64 Pins | 48 Pins |
|---------------|-------------|---------------|---------|
| TWI0          | Transmit    | x             | х       |
| UART0         | Transmit    | x             | х       |
| USART0        | Transmit    | x             | Х       |
| DAC           | Transmit    | x             | N/A     |
| SPI           | Transmit    | x             | х       |
| TWIO          | Receive     | x             | х       |
| UART0         | Receive     | x             | х       |
| USART0        | Receive     | x             | х       |
| ADC           | Receive     | x             | х       |
| SPI           | Receive     | x             | х       |

Table 7-4. Peripheral DMA Controller

## 9. Memories

## 9.1 Embedded Memories

## 9.1.1 Internal SRAM

The SAM3N4 product embeds a total of 24-Kbytes high-speed SRAM.

The SAM3N2 product embeds a total of 16-Kbytes high-speed SRAM.

The SAM3N1 product embeds a total of 8-Kbytes high-speed SRAM.

The SRAM is accessible over System Cortex-M3 bus at address 0x2000 0000.

The SRAM is in the bit band region. The bit band alias region is from  $0x2200\ 0000$  and 0x23FF FFFF.

RAM size must be configurable by calibration fuses.

## 9.1.2 Internal ROM

The SAM3N product embeds an Internal ROM, which contains the SAM Boot Assistant (SAM-BA), In Application Programming routines (IAP) and Fast Flash Programming Interface (FFPI).

At any time, the ROM is mapped at address 0x0080 0000.

## 9.1.3 Embedded Flash

## 9.1.3.1 Flash Overview

The Flash of the SAM3N4 (256 Kbytes) is organized in one bank of 1024 pages of 256 bytes (Single plane).

The Flash of the SAM3N2 (128 Kbytes) is organized in one bank of 512 pages of 256 bytes (Single Plane).

The Flash of the SAM3N1 (64 Kbytes) is organized in one bank of 256 pages of 256 bytes (Single plane).

The Flash contains a 128-byte write buffer, accessible through a 32-bit interface.

9.1.3.2 Flash Power Supply

The Flash is supplied by VDDCORE.

## 9.1.3.3 Enhanced Embedded Flash Controller

The Enhanced Embedded Flash Controller (EEFC) manages accesses performed by the masters of the system. It enables reading the Flash and writing the write buffer. It also contains a User Interface, mapped on the APB.

The Enhanced Embedded Flash Controller ensures the interface of the Flash block with the 32bit internal bus. Its 128-bit wide memory interface increases performance.

The user can choose between high performance or lower current consumption by selecting either 128-bit or 64-bit access. It also manages the programming, erasing, locking and unlocking sequences of the Flash using a full set of commands.

One of the commands returns the embedded Flash descriptor definition that informs the system about the Flash organization, thus making the software generic.





## **10. System Controller**

The System Controller is a set of peripherals, which allow handling of key elements of the system, such as power, resets, clocks, time, interrupts, watchdog, etc...

See the System Controller block diagram in Figure 10-1 on page 35.



## 10.6 Power Management Controller

The Power Management Controller provides all the clock signals to the system. It provides:

- the Processor Clock HCLK
- the Free running processor clock FCLK
- the Cortex SysTick external clock
- the Master Clock MCK, in particular to the Matrix and the memory interfaces
- · independent peripheral clocks, typically at the frequency of MCK
- three programmable clock outputs: PCK0, PCK1 and PCK2

The Supply Controller selects between the 32 kHz RC oscillator or the crystal oscillator. The unused oscillator is disabled automatically so that power consumption is optimized.

By default, at startup the chip runs out of the Master Clock using the Fast RC Oscillator running at 4 MHz.

The user can trim by software the 8 and 12 MHz RC Oscillator frequency.





The SysTick calibration value is fixed at 6000 which allows the generation of a time base of 1 ms with SysTick clock at 6 MHz (48 MHz/8)

#### 10.7 Watchdog Timer

- 16-bit key-protected only-once-Programmable Counter
- · Windowed, prevents the processor to be in a dead-lock on the watchdog access

# **3** SAM3N Summary

## 11.2.1 PIO Controller A Multiplexing

| I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments            |
|----------|--------------|--------------|--------------|----------------|-----------------|---------------------|
| PA0      | PWM0         | TIOA0        |              | WKUP0          |                 | High drive          |
| PA1      | PWM1         | TIOB0        |              | WKUP1          |                 | High drive          |
| PA2      | PWM2         | SCK0         | DATRG        | WKUP2          |                 | High drive          |
| PA3      | TWD0         | NPCS3        |              |                |                 | High drive          |
| PA4      | TWCK0        | TCLK0        |              | WKUP3          |                 |                     |
| PA5      | RXD0         | NPCS3        |              | WKUP4          |                 |                     |
| PA6      | TXD0         | PCK0         |              |                |                 |                     |
| PA7      | RTS0         | PWM3         |              |                | XIN32           |                     |
| PA8      | CTS0         | ADTRG        |              | WKUP5          | XOUT32          |                     |
| PA9      | URXD0        | NPCS1        |              | WKUP6          |                 |                     |
| PA10     | UTXD0        | NPCS2        |              |                |                 |                     |
| PA11     | NPCS0        | PWM0         |              | WKUP7          |                 |                     |
| PA12     | MISO         | PWM1         |              |                |                 |                     |
| PA13     | MOSI         | PWM2         |              |                |                 |                     |
| PA14     | SPCK         | PWM3         |              | WKUP8          |                 |                     |
| PA15     |              | TIOA1        |              | WKUP14         |                 |                     |
| PA16     |              | TIOB1        |              | WKUP15         |                 |                     |
| PA17     |              | PCK1         |              | AD0            |                 |                     |
| PA18     |              | PCK2         |              | AD1            |                 |                     |
| PA19     |              |              |              | AD2/WKUP9      |                 |                     |
| PA20     |              |              |              | AD3/WKUP10     |                 |                     |
| PA21     | RXD1         | PCK1         |              | AD8            |                 | 64/100-pin versions |
| PA22     | TXD1         | NPCS3        |              | AD9            |                 | 64/100-pin versions |
| PA23     | SCK1         | PWM0         |              |                |                 | 64/100-pin versions |
| PA24     | RTS1         | PWM1         |              |                |                 | 64/100-pin versions |
| PA25     | CTS1         | PWM2         |              |                |                 | 64/100-pin versions |
| PA26     |              | TIOA2        |              |                |                 | 64/100-pin versions |
| PA27     |              | TIOB2        |              |                |                 | 64/100-pin versions |
| PA28     |              | TCLK1        |              |                |                 | 64/100-pin versions |
| PA29     |              | TCLK2        |              |                |                 | 64/100-pin versions |
| PA30     |              | NPCS2        |              | WKUP11         |                 | 64/100-pin versions |
| PA31     | NPCS1        | PCK2         |              |                |                 | 64/100-pin versions |

 Table 11-2.
 Multiplexing on PIO Controller A (PIOA)



 Support for two PDC channels with connection to receiver and transmitter (for UART0 only)

## 12.4 USART

- Programmable Baud Rate Generator
- 5- to 9-bit full-duplex synchronous or asynchronous serial communications
  - 1, 1.5 or 2 stop bits in Asynchronous Mode or 1 or 2 stop bits in Synchronous Mode
  - Parity generation and error detection
  - Framing error detection, overrun error detection
  - MSB- or LSB-first
  - Optional break generation and detection
  - By 8 or by-16 over-sampling receiver frequency
  - Hardware handshaking RTS-CTS
  - Receiver time-out and transmitter timeguard
  - Optional Multi-drop Mode with address generation and detection
- RS485 with driver control signal
- ISO7816, T = 0 or T = 1 Protocols for interfacing with smart cards (Only on USART0)
  - NACK handling, error counter with repetition and iteration limit
- SPI Mode
  - Master or Slave
  - Serial Clock programmable Phase and Polarity
  - SPI Serial Clock (SCK) Frequency up to MCK/4
- IrDA modulation and demodulation (Only on USART0)
  - Communication at up to 115.2 Kbps
- Test Modes
  - Remote Loopback, Local Loopback, Automatic Echo
- PDC support (for USART0 only)

## 12.5 Timer Counter (TC)

- Six 16-bit Timer Counter Channels
- Wide range of functions including:
  - Frequency Measurement
  - Event Counting
  - Interval Measurement
  - Pulse Generation
  - Delay Timing
  - Pulse Width Modulation
  - Up/down Capabilities
- Each channel is user-configurable and contains:
  - Three external clock inputs
  - Five internal clock inputs





- Two multi-purpose input/output signals
- Two global registers that act on all three TC Channels
- Quadrature decoder
  - Advanced line filtering
  - Position/revolution/speed
- 2-bit Gray Up/Down Counter for Stepper Motor

## 12.6 Pulse Width Modulation Controller (PWM)

- Four channels, one 16-bit counter per channel
- · Common clock generator, providing thirteen different clocks
  - One Modulo n counter providing eleven clocks
  - Two independent linear dividers working on modulo n counter outputs
- Independent channel programming
  - Independent enable/disable commands
  - Independent clock selection
  - Independent period and duty cycle, with double buffering
  - Programmable selection of the output waveform polarity

## 12.7 10-bit Analog-to-Digital Converter

- Up to 16-channel ADC
- 10-bit 384 Ksamples/sec. or 8-bit 583 Ksamples/sec. Successive Approximation Register ADC
- ±2 LSB Integral Non Linearity, ±1 LSB Differential Non Linearity
- Integrated 8-to-1 multiplexer, offering eight independent 3.3V analog inputs
- · External voltage reference for better accuracy on low voltage inputs
- · Individual enable and disable of each channel
- Multiple trigger source
  - Hardware or software trigger
  - External trigger pin
  - Timer Counter 0 to 2 outputs TIOA0 to TIOA2 trigger
- Sleep Mode and conversion sequencer
  - Automatic wakeup on trigger and back to sleep mode after conversions of all enabled channels

## 12.8 Digital-to-Analog Converter (DAC)

- 1 channel 10-bit DAC
- Up to 500 ksamples/s conversion rate
- · Flexible conversion range
- Multiple trigger sources
- One PDC channel









| Symbol |      | Millimeter |                |            | Inch       |       |  |  |
|--------|------|------------|----------------|------------|------------|-------|--|--|
| Symbol | Min  | Nom        | Мах            | Min        | Nom        | Мах   |  |  |
| А      | _    | _          | 1.60           | _          | _          | 0.063 |  |  |
| A1     | 0.05 | -          | 0.15           | 0.002      | _          | 0.006 |  |  |
| A2     | 1.35 | 1.40       | 1.45           | 0.053      | 0.055      | 0.057 |  |  |
| D      |      | 9.00 BSC   |                |            | 0.354 BSC  |       |  |  |
| D1     |      | 7.00 BSC   |                |            | 0.276 BSC  |       |  |  |
| Е      |      | 9.00 BSC   |                |            | 0.354 BSC  |       |  |  |
| E1     |      | 7.00 BSC   |                |            | 0.276 BSC  |       |  |  |
| R2     | 0.08 | _          | 0.20           | 0.003      | -          | 0.008 |  |  |
| R1     | 0.08 | _          | _              | 0.003      | -          | _     |  |  |
| q      | 0°   | 3.5°       | 7°             | 0°         | 3.5°       | 7°    |  |  |
| θ1     | 0°   | -          | _              | 0°         | _          | _     |  |  |
| θ2     | 11°  | 12°        | 13°            | 11°        | 12°        | 13°   |  |  |
| θ3     | 11°  | 12°        | 13°            | 11°        | 12°        | 13°   |  |  |
| С      | 0.09 | -          | 0.20           | 0.004      | -          | 0.008 |  |  |
| L      | 0.45 | 0.60       | 0.75           | 0.018      | 0.024      | 0.030 |  |  |
| L1     |      | 1.00 REF   |                | 0.039 REF  |            |       |  |  |
| S      | 0.20 | -          | -              | 0.008      | -          | -     |  |  |
| b      | 0.17 | 0.20       | 0.27           | 0.007      | 0.008      | 0.011 |  |  |
| е      |      | 0.50 BSC.  |                |            | 0.020 BSC. |       |  |  |
| D2     |      | 5.50       |                |            | 0.217      |       |  |  |
| E2     |      | 5.50       |                |            | 0.217      |       |  |  |
|        |      | Tolerance  | es of Form and | d Position |            |       |  |  |
| aaa    |      | 0.20       |                |            | 0.008      |       |  |  |
| bbb    |      | 0.20       |                |            | 0.008      |       |  |  |
| ссс    |      | 0.08       |                |            | 0.003      |       |  |  |
| ddd    |      | 0.08       |                |            | 0.003      |       |  |  |

| Symbol | Millimeter |           |                | Inch       |       |       |
|--------|------------|-----------|----------------|------------|-------|-------|
|        | Min        | Nom       | Max            | Min        | Nom   | Max   |
| А      | -          | _         | 1.60           | _          | -     | 0.063 |
| A1     | 0.05       | _         | 0.15           | 0.002      | -     | 0.006 |
| A2     | 1.35       | 1.40      | 1.45           | 0.053      | 0.055 | 0.057 |
| D      | 12.00 BSC  |           | 0.472 BSC      |            |       |       |
| D1     | 10.00 BSC  |           | 0.383 BSC      |            |       |       |
| E      | 12.00 BSC  |           |                | 0.472 BSC  |       |       |
| E1     | 10.00 BSC  |           |                | 0.383 BSC  |       |       |
| R2     | 0.08       | _         | 0.20           | 0.003      | -     | 0.008 |
| R1     | 0.08       | _         | -              | 0.003      | -     | -     |
| q      | 0°         | 3.5°      | 7°             | 0°         | 3.5°  | 7°    |
| θ1     | 0°         | _         | -              | 0°         | -     | -     |
| θ2     | 11°        | 12°       | 13°            | 11°        | 12°   | 13°   |
| θ3     | 11°        | 12°       | 13°            | 11°        | 12°   | 13°   |
| С      | 0.09       | _         | 0.20           | 0.004      | -     | 0.008 |
| L      | 0.45       | 0.60      | 0.75           | 0.018      | 0.024 | 0.030 |
| L1     | 1.00 REF   |           |                | 0.039 REF  |       |       |
| S      | 0.20       | _         | -              | 0.008      | -     | -     |
| b      | 0.17       | 0.20      | 0.27           | 0.007      | 0.008 | 0.011 |
| е      |            | 0.50 BSC. |                | 0.020 BSC. |       |       |
| D2     | 7.50       |           |                | 0.285      |       |       |
| E2     | 7.50 0.285 |           |                |            |       |       |
|        |            | Tolerance | es of Form and | d Position |       |       |
| aaa    | 0.20       |           |                | 0.008      |       |       |
| bbb    | 0.20       |           |                | 0.008      |       |       |
| CCC    | 0.08       |           |                |            | 0.003 |       |
| ddd    | 0.08 0.003 |           |                |            |       |       |

| Table 13-2. | 64-lead LQFP Package Dimensions (in mm) |
|-------------|-----------------------------------------|
|             |                                         |





# **Revision History**

| Doc. Rev.<br>11011BS | Comments                                                                           | Change<br>Request Ref. |  |
|----------------------|------------------------------------------------------------------------------------|------------------------|--|
|                      | Overview:                                                                          |                        |  |
|                      | All mentions of 100-ball LFBGA changed into 100-ball TFBGA                         | 8044                   |  |
|                      | Section 8. "Product Mapping", Heading was 'Memories'. Changed to 'Product Mapping' | 7685                   |  |
|                      | Section 4.1.4 "100-ball TFBGA Pinout", whole pinout table updated                  | 7201                   |  |
|                      | Updated package dimensions in 'Features'                                           | 7965                   |  |

| Doc. Rev | Comments    | Change<br>Request Ref. |
|----------|-------------|------------------------|
| 11011AS  | First issue |                        |