



Welcome to <u>E-XFL.COM</u>

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Obsolete                                                 |
|----------------------------|----------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                          |
| Core Size                  | 32-Bit Single-Core                                       |
| Speed                      | 48MHz                                                    |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                  |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT               |
| Number of I/O              | 34                                                       |
| Program Memory Size        | 128KB (128K x 8)                                         |
| Program Memory Type        | FLASH                                                    |
| EEPROM Size                | -                                                        |
| RAM Size                   | 16К х 8                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                             |
| Data Converters            | A/D 8x10b                                                |
| Oscillator Type            | Internal                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                        |
| Mounting Type              | Surface Mount                                            |
| Package / Case             | 48-VFQFN Exposed Pad                                     |
| Supplier Device Package    | 48-QFN (7x7)                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/atsam3n2aa-mu |
|                            |                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3. Signal Description

Table 3-1 gives details on the signal name classified by peripheral.

# Table 3-1.Signal Description List

| Signal Name  | Function                                            | Туре          | Active<br>Level | Voltage<br>Reference                                | Comments                                                                                                    |
|--------------|-----------------------------------------------------|---------------|-----------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
|              | Power S                                             | upplies       |                 |                                                     |                                                                                                             |
| VDDIO        | Peripherals I/O Lines Power Supply                  | Power         |                 |                                                     | 1.62V to 3.6V                                                                                               |
| VDDIN        | Voltage Regulator, ADC and DAC Power Supply         | Power         |                 |                                                     | 1.8V to 3.6V <sup>(3)</sup>                                                                                 |
| VDDOUT       | DOUT         Voltage Regulator Output         Power |               |                 |                                                     | 1.8V Output                                                                                                 |
| VDDPLL       | Oscillator and PLL Power Supply                     | Power         |                 |                                                     | 1.65 V to 1.95V                                                                                             |
| VDDCORE      | Power the core, the embedded memories               |               |                 | 1.65V to 1.95V<br>Connected externally<br>to VDDOUT |                                                                                                             |
| GND          | Ground                                              | Ground        |                 |                                                     |                                                                                                             |
|              | Clocks, Oscilla                                     | tors and PLLs |                 |                                                     |                                                                                                             |
| XIN          | Main Oscillator Input                               | Input         |                 |                                                     | Reset State:                                                                                                |
| XOUT         | Main Oscillator Output                              | Output        |                 |                                                     | - PIO Input<br>- Internal Pull-up<br>disabled<br>- Schmitt Trigger<br>enabled <sup>(1)</sup>                |
| XIN32        | Slow Clock Oscillator Input                         | Input         |                 |                                                     |                                                                                                             |
| XOUT32       | Slow Clock Oscillator Output                        | Output        |                 | _                                                   |                                                                                                             |
| PCK0 - PCK2  | Programmable Clock Output                           | Output        |                 | VDDIO                                               | Reset State:<br>- PIO Input<br>- Internal Pull-up<br>enabled<br>- Schmitt Trigger<br>enabled <sup>(1)</sup> |
|              | ICE and                                             | I JTAG        |                 |                                                     |                                                                                                             |
| TCK/SWCLK    | Test Clock/Serial Wire Clock                        | Input         |                 |                                                     | Reset State:                                                                                                |
| TDI          | Test Data In                                        | Input         |                 | 1                                                   | - SWJ-DP Mode                                                                                               |
| TDO/TRACESWO | Test Data Out/Trace Asynchronous Data<br>Out        | Output        |                 | VDDIO                                               | - Internal pull-up<br>disabled                                                                              |
| TMS/SWDIO    | Test Mode Select /Serial Wire<br>Input/Output       | Input / I/O   |                 |                                                     | - Schmitt Trigger<br>enabled <sup>(1)</sup>                                                                 |
| JTAGSEL      | JTAG Selection                                      | Input         | High            |                                                     | Permanent Internal<br>pull-down                                                                             |





# 4. Package and Pinout

SAM3N4/2/1/0/00 series is pin-to-pin compatible with SAM3S products. Furthermore SAM3N4/2/1/0/00 devices have new functionalities referenced in italic inTable 4-1, Table 4-3 and Table 4-4.

# 4.1 SAM3N4/2/1/0/00C Package and Pinout

## 4.1.1 100-lead LQFP Package Outline

Figure 4-1. Orientation of the 100-lead LQFP Package



### 4.1.2 100-ball TFBGA Package Outline

The 100-Ball TFBGA package has a 0.8 mm ball pitch and respects Green Standards. Its dimensions are  $9 \times 9 \times 1.1$  mm.

## Figure 4-2. Orientation of the 100-ball TFBGA Package



# 4.3 SAM3N4/2/1/0/00A Package and Pinout



Figure 4-5. Orientation of the 48-pad QFN Package







### 5.5.4 Low Power Mode Summary Table

The modes detailed above are the main low power modes. Each part can be set to on or off separately and wake up sources can be individually configured. Table 5-1 below shows a summary of the configurations of the low power modes.

 Table 5-1.
 Low Power Mode Configuration Summary

| Mode           | SUPC,<br>32 kHz<br>Oscillator<br>RTC RTT<br>Backup<br>Registers,<br>POR<br>(Backup<br>Region) | Regulator | Core<br>Memory<br>Peripherals           | Mode Entry                                          | Potential Wake Up<br>Sources                                                                                                                                                     |                 | PIO State<br>while in Low<br>Power Mode | PIO State<br>at Wake Up                             | Consumption               | Wake Up<br>Time <sup>(1)</sup> |
|----------------|-----------------------------------------------------------------------------------------------|-----------|-----------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------|-----------------------------------------------------|---------------------------|--------------------------------|
| Backup<br>Mode | ON                                                                                            | OFF       | OFF<br>(Not powered)                    | WFE<br>+SLEEPDEEP<br>bit = 1                        | WUP0-15 pins<br>BOD alarm<br>RTC alarm<br>RTT alarm                                                                                                                              | Reset           | Previous<br>state saved                 | PIOA &<br>PIOB &<br>PIOC<br>Inputs with<br>pull ups | 3 μΑ typ <sup>(4)</sup>   | < 0.1 ms                       |
| Wait<br>Mode   | ON                                                                                            | ON        | Powered<br>(Not clocked)                | WFE<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 1        | Any Event from: Fast<br>startup through<br>WUP0-15 pins<br>RTC alarm<br>RTT alarm                                                                                                |                 | Previous<br>state saved                 | Unchanged                                           | 5 μΑ/15 μΑ <sup>(5)</sup> | < 10 µs                        |
| Sleep<br>Mode  | ON                                                                                            | ON        | Powered <sup>(7)</sup><br>(Not clocked) | WFE or WFI<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 0 | Entry mode = WFI<br>Interrupt Only; Entry<br>mode = WFE Any<br>Enabled Interrupt<br>and/or Any Event<br>from: Fast start-up<br>through WUP0-15<br>pins<br>RTC alarm<br>RTT alarm | Clocked<br>back | Previous<br>state saved                 | Unchanged                                           | (6)                       | (6)                            |

Notes: 1. When considering wake-up time, the time required to start the PLL is not taken into account. Once started, the device works with the 4/8/12 MHz Fast RC oscillator. The user has to add the PLL start-up time if it is needed in the system. The wake-up time is defined as the time taken for wake up until the first instruction is fetched.

- 2. The external loads on PIOs are not taken into account in the calculation.
- 3. Supply Monitor current consumption is not included.
- 4. Total Current consumption.
- 5. 5 μA on VDDCORE, 15 μA for total current consumption (using internal voltage regulator), 8 μA for total current consumption (without using internal voltage regulator).
- 6. Depends on MCK frequency.
- 7. In this mode the core is supplied and not clocked but some peripherals can be clocked.



| SYSTEM_IO<br>bit number | Default function<br>after reset | Other function | Constraints for<br>normal start     | Configuration                                                      |  |
|-------------------------|---------------------------------|----------------|-------------------------------------|--------------------------------------------------------------------|--|
| 12                      | ERASE                           | PB12           | Low Level at startup <sup>(1)</sup> | In Matrix User Interface Registers                                 |  |
| 7                       | TCK/SWCLK                       | PB7            | -                                   | (Refer to the System I/O                                           |  |
| 6                       | TMS/SWDIO                       | PB6            | -                                   | Configuration Register in the Bus<br>Matrix section of the product |  |
| 5                       | TDO/TRACESWO                    | PB5            | -                                   | datasheet.)                                                        |  |
| 4                       | TDI                             | PB4            | -                                   |                                                                    |  |
| -                       | PA7                             | XIN32          | -                                   |                                                                    |  |
| -                       | PA8                             | XOUT32         | -                                   | See footnote <sup>(2)</sup> below                                  |  |
| -                       | PB9                             | XIN            | -                                   |                                                                    |  |
| -                       | PB8                             | XOUT           | -                                   | See footnote <sup>(3)</sup> below                                  |  |

 Table 6-1.
 System I/O Configuration Pin List.

Notes: 1. If PB12 is used as PIO input in user applications, a low level must be ensured at startup to prevent Flash erase before the user application sets PB12 into PIO mode.

2. In the product Datasheet Refer to: Slow Clock Generator of the Supply Controller section.

3. In the product Datasheet Refer to: 3 to 20 MHZ Crystal Oscillator information in the PMC section.

### 6.2.1 Serial Wire JTAG Debug Port (SWJ-DP) Pins

The SWJ-DP pins are TCK/SWCLK, TMS/SWDIO, TDO/SWO, TDI and commonly provided on a standard 20-pin JTAG connector defined by ARM. For more details about voltage reference and reset state, refer to Table 3-1 on page 7.

At startup, SWJ-DP pins are configured in SWJ-DP mode to allow connection with debugging probe. Please refer to the Debug and Test Section of the product datasheet.

SWJ-DP pins can be used as standard I/Os to provide users more general input/output pins when the debug port is not needed in the end application. Mode selection between SWJ-DP mode (System IO mode) and general IO mode is performed through the AHB Matrix Special Function Registers (MATRIX\_SFR). Configuration of the pad for pull-up, triggers, debouncing and glitch filters is possible regardless of the mode.

The JTAGSEL pin is used to select the JTAG boundary scan when asserted at a high level. It integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND, so that it can be left unconnected for normal operations.

By default, the JTAG Debug Port is active. If the debugger host wants to switch to the Serial Wire Debug Port, it must provide a dedicated JTAG sequence on TMS/SWDIO and TCK/SWCLK which disables the JTAG-DP and enables the SW-DP. When the Serial Wire Debug Port is active, TDO/TRACESWO can be used for trace.

The asynchronous TRACE output (TRACESWO) is multiplexed with TDO. So the asynchronous trace can only be used with SW-DP, not JTAG-DP. For more information about SW-DP and JTAG-DP switching, please refer to the Debug and Test Section.





# 6.3 Test Pin

The TST pin is used for JTAG Boundary Scan Manufacturing Test or Fast Flash programming mode of the SAM3N series. The TST pin integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND, so that it can be left unconnected for normal operations. To enter fast programming mode, see the Fast Flash Programming Interface (FFPI) section. For more on the manufacturing and test mode, refer to the "Debug and Test" section of the product datasheet.

## 6.4 NRST Pin

The NRST pin is bidirectional. It is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external components or asserted low externally to reset the microcontroller. It will reset the Core and the peripherals except the Backup region (RTC, RTT and Supply Controller). There is no constraint on the length of the reset pulse and the reset controller can guarantee a minimum pulse length. The NRST pin integrates a permanent pull-up resistor to VDDIO of about 100 k $\Omega$ . By default, the NRST pin is configured as an input.

# 6.5 ERASE Pin

The ERASE pin is used to reinitialize the Flash content (and some of its NVM bits) to an erased state (all bits read as logic level 1). It integrates a pull-down resistor of about 100 k $\Omega$  to GND, so that it can be left unconnected for normal operations.

This pin is debounced by SCLK to improve the glitch tolerance. When the ERASE pin is tied high during less than 100 ms, it is not taken into account. The pin must be tied high during more than 220 ms to perform a Flash erase operation.

The ERASE pin is a system I/O pin and can be used as a standard I/O. At startup, the ERASE pin is not configured as a PIO pin. If the ERASE pin is used as a standard I/O, startup level of this pin must be low to prevent unwanted erasing. Please refer to Section 11.2 "Peripheral Signals Multiplexing on I/O Lines" on page 42. Also, if the ERASE pin is used as a standard I/O output, asserting the pin to low does not erase the Flash.

# **SAM3N Summary**

# 7. Processor and Architecture

# 7.1 ARM Cortex-M3 Processor

- Version 2.0
- Thumb-2 (ISA) subset consisting of all base Thumb-2 instructions, 16-bit and 32-bit.
- Harvard processor architecture enabling simultaneous instruction fetch with data load/store.
- Three-stage pipeline.
- Single cycle 32-bit multiply.
- · Hardware divide.
- Thumb and Debug states.
- Handler and Thread modes.
- · Low latency ISR entry and exit.

# 7.2 APB/AHB Bridge

The SAM3N4/2/1/0/00 product embeds one peripheral bridge:

The peripherals of the bridge are clocked by MCK.

### 7.3 Matrix Masters

The Bus Matrix of the SAM3N product manages 3 masters, which means that each master can perform an access concurrently with others, to an available slave.

Each master has its own decoder, which is defined specifically for each master. In order to simplify the addressing, all the masters have the same decodings.

| Table 7-1.List of Bus Matrix Masters |  |
|--------------------------------------|--|
|--------------------------------------|--|

| Master 0 | Cortex-M3 Instruction/Data      |
|----------|---------------------------------|
| Master 1 | Cortex-M3 System                |
| Master 2 | Peripheral DMA Controller (PDC) |

## 7.4 Matrix Slaves

The Bus Matrix of the SAM3N product manages 4 slaves. Each slave has its own arbiter, allowing a different arbitration per slave.

### Table 7-2. List of Bus Matrix Slaves

| Slave 0 | Internal SRAM     |
|---------|-------------------|
| Slave 1 | Internal ROM      |
| Slave 2 | Internal Flash    |
| Slave 3 | Peripheral Bridge |





#### 7.5 Master to Slave Access

All the Masters can normally access all the Slaves. However, some paths do not make sense, for example allowing access from the Cortex-M3 S Bus to the Internal ROM. Thus, these paths are forbidden or simply not wired, and shown as "-" in Table 7-3.

| Table 7-3. | SAM3N Master to Slave Access | i |
|------------|------------------------------|---|
|            | Masters                      | 0 |

|        | Masters           | 0                 | 1               | 2   |
|--------|-------------------|-------------------|-----------------|-----|
| Slaves |                   | Cortex-M3 I/D Bus | Cortex-M3 S Bus | PDC |
| 0      | Internal SRAM     | -                 | х               | Х   |
| 1      | Internal ROM      | Х                 | -               | х   |
| 2      | Internal Flash    | Х                 | -               | -   |
| 3      | Peripheral Bridge | -                 | х               | Х   |

#### 7.6 Peripheral DMA Controller

- · Handles data transfer between peripherals and memories
- Low bus arbitration overhead
  - One Master Clock cycle needed for a transfer from memory to peripheral
  - Two Master Clock cycles needed for a transfer from peripheral to memory
- · Next Pointer management for reducing interrupt latency requirement

The Peripheral DMA Controller handles transfer requests from the channel according to the following priorities (Low to High priorities):

| Instance name | Channel T/R | 100 & 64 Pins 48 Pins |     |  |
|---------------|-------------|-----------------------|-----|--|
| TWI0          | Transmit    | x                     | х   |  |
| UART0         | Transmit    | x                     | х   |  |
| USART0        | Transmit    | x                     | Х   |  |
| DAC           | Transmit    | x                     | N/A |  |
| SPI           | Transmit    | x                     | х   |  |
| TWIO          | Receive     | x                     | х   |  |
| UART0         | Receive     | x                     | х   |  |
| USART0        | Receive     | x                     | х   |  |
| ADC           | Receive     | x                     | х   |  |
| SPI           | Receive     | x                     | х   |  |

Table 7-4. Peripheral DMA Controller



# 8. Product Mapping



0x6000000

## Figure 8-1. SAM3N4/2/1/0/00 Product Mapping



# **10. System Controller**

The System Controller is a set of peripherals, which allow handling of key elements of the system, such as power, resets, clocks, time, interrupts, watchdog, etc...

See the System Controller block diagram in Figure 10-1 on page 35.





FSTT0 - FSTT15 are possible Fast Startup Sources, generated by WKUP0-WKUP15 Pins, but are not physical pins.





# 11.2.2 PIO Controller B Multiplexing

| I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function  | Comments            |
|----------|--------------|--------------|--------------|----------------|------------------|---------------------|
| PB0      | PWM0         |              |              | AD4            |                  |                     |
| PB1      | PWM1         |              |              | AD5            |                  |                     |
| PB2      | URXD1        | NPCS2        |              | AD6/WKUP12     |                  |                     |
| PB3      | UTXD1        | PCK2         |              | AD7            |                  |                     |
| PB4      | TWD1         | PWM2         |              |                | TDI              |                     |
| PB5      | TWCK1        |              |              | WKUP13         | TDO/<br>TRACESWO |                     |
| PB6      |              |              |              |                | TMS/SWDIO        |                     |
| PB7      |              |              |              |                | TCK/SWCLK        |                     |
| PB8      |              |              |              |                | XOUT             |                     |
| PB9      |              |              |              |                | XIN              |                     |
| PB10     |              |              |              |                |                  |                     |
| PB11     |              |              |              |                |                  |                     |
| PB12     |              |              |              |                | ERASE            |                     |
| PB13     |              | PCK0         |              | DAC0           |                  | 64/100-pin versions |
| PB14     | NPCS1        | PWM3         |              |                |                  | 64/100-pin versions |

# Table 11-3. Multiplexing on PIO Controller B (PIOB)

# SAM3N Summary

# 11.2.3 PIO Controller C Multiplexing

| I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments        |
|----------|--------------|--------------|--------------|----------------|-----------------|-----------------|
| PC0      |              |              |              |                |                 | 100-pin version |
| PC1      |              |              |              |                |                 | 100-pin version |
| PC2      |              |              |              |                |                 | 100-pin version |
| PC3      |              |              |              |                |                 | 100-pin version |
| PC4      |              | NPCS1        |              |                |                 | 100-pin version |
| PC5      |              |              |              |                |                 | 100-pin version |
| PC6      |              |              |              |                |                 | 100-pin version |
| PC7      |              | NPCS2        |              |                |                 | 100-pin version |
| PC8      |              | PWM0         |              |                |                 | 100-pin version |
| PC9      |              | PWM1         |              |                |                 | 100-pin version |
| PC10     |              | PWM2         |              |                |                 | 100-pin version |
| PC11     |              | PWM3         |              |                |                 | 100-pin version |
| PC12     |              |              |              | AD12           |                 | 100-pin version |
| PC13     |              |              |              | AD10           |                 | 100-pin version |
| PC14     |              | PCK2         |              |                |                 | 100-pin version |
| PC15     |              |              |              | AD11           |                 | 100-pin version |
| PC16     |              | PCK0         |              |                |                 | 100-pin version |
| PC17     |              | PCK1         |              |                |                 | 100-pin version |
| PC18     |              | PWM0         |              |                |                 | 100-pin version |
| PC19     |              | PWM1         |              |                |                 | 100-pin version |
| PC20     |              | PWM2         |              |                |                 | 100-pin version |
| PC21     |              | PWM3         |              |                |                 | 100-pin version |
| PC22     |              | PWM0         |              |                |                 | 100-pin version |
| PC23     |              | TIOA3        |              |                |                 | 100-pin version |
| PC24     |              | TIOB3        |              |                |                 | 100-pin version |
| PC25     |              | TCLK3        |              |                |                 | 100-pin version |
| PC26     |              | TIOA4        |              |                |                 | 100-pin version |
| PC27     |              | TIOB4        |              |                |                 | 100-pin version |
| PC28     |              | TCLK4        |              |                |                 | 100-pin version |
| PC29     |              | TIOA5        |              | AD13           |                 | 100-pin version |
| PC30     |              | TIOB5        |              | AD14           |                 | 100-pin version |
| PC31     |              | TCLK5        |              | AD15           |                 | 100-pin version |





# 12. Embedded Peripherals Overview

# 12.1 Serial Peripheral Interface (SPI)

- Supports communication with serial external devices
  - Four chip selects with external decoder support allow communication with up to 15 peripherals
  - Serial memories, such as DataFlash and 3-wire EEPROMs
  - Serial peripherals, such as ADCs, DACs, LCD Controllers, CAN Controllers and Sensors
  - External co-processors
- · Master or slave serial peripheral bus interface
  - 8- to 16-bit programmable data length per chip select
  - Programmable phase and polarity per chip select
  - Programmable transfer delays between consecutive transfers and between clock and data per chip select
  - Programmable delay between consecutive transfers
  - Selectable mode fault detection
- · Very fast transfers supported
  - Transfers with baud rates up to MCK
  - The chip select line may be left active to speed up transfers on the same device

# 12.2 Two Wire Interface (TWI)

- Master, Multi-Master and Slave Mode Operation
- · Compatibility with Atmel two-wire interface, serial memory and I<sup>2</sup>C compatible devices
- One, two or three bytes for slave address
- · Sequential read/write operations
- Bit Rate: Up to 400 kbit/s
- · General Call Supported in Slave Mode
- Connecting to PDC channel capabilities optimizes data transfers in Master Mode only (for TWI0 only)
  - One channel for the receiver, one channel for the transmitter
  - Next buffer support

# 12.3 Universal Asynchronous Receiver Transceiver (UART)

- Two-pin UART
  - Implemented features are 100% compatible with the standard Atmel USART
  - Independent receiver and transmitter with a common programmable Baud Rate Generator
  - Even, Odd, Mark or Space Parity Generation
  - Parity, Framing and Overrun Error Detection
  - Automatic Echo, Local Loopback and Remote Loopback Channel Modes

# 4 SAM3N Summary

 Support for two PDC channels with connection to receiver and transmitter (for UART0 only)

# 12.4 USART

- Programmable Baud Rate Generator
- 5- to 9-bit full-duplex synchronous or asynchronous serial communications
  - 1, 1.5 or 2 stop bits in Asynchronous Mode or 1 or 2 stop bits in Synchronous Mode
  - Parity generation and error detection
  - Framing error detection, overrun error detection
  - MSB- or LSB-first
  - Optional break generation and detection
  - By 8 or by-16 over-sampling receiver frequency
  - Hardware handshaking RTS-CTS
  - Receiver time-out and transmitter timeguard
  - Optional Multi-drop Mode with address generation and detection
- RS485 with driver control signal
- ISO7816, T = 0 or T = 1 Protocols for interfacing with smart cards (Only on USART0)
  - NACK handling, error counter with repetition and iteration limit
- SPI Mode
  - Master or Slave
  - Serial Clock programmable Phase and Polarity
  - SPI Serial Clock (SCK) Frequency up to MCK/4
- IrDA modulation and demodulation (Only on USART0)
  - Communication at up to 115.2 Kbps
- Test Modes
  - Remote Loopback, Local Loopback, Automatic Echo
- PDC support (for USART0 only)

# 12.5 Timer Counter (TC)

- Six 16-bit Timer Counter Channels
- Wide range of functions including:
  - Frequency Measurement
  - Event Counting
  - Interval Measurement
  - Pulse Generation
  - Delay Timing
  - Pulse Width Modulation
  - Up/down Capabilities
- Each channel is user-configurable and contains:
  - Three external clock inputs
  - Five internal clock inputs





- Two multi-purpose input/output signals
- Two global registers that act on all three TC Channels
- Quadrature decoder
  - Advanced line filtering
  - Position/revolution/speed
- 2-bit Gray Up/Down Counter for Stepper Motor

# 12.6 Pulse Width Modulation Controller (PWM)

- Four channels, one 16-bit counter per channel
- · Common clock generator, providing thirteen different clocks
  - One Modulo n counter providing eleven clocks
  - Two independent linear dividers working on modulo n counter outputs
- Independent channel programming
  - Independent enable/disable commands
  - Independent clock selection
  - Independent period and duty cycle, with double buffering
  - Programmable selection of the output waveform polarity

# 12.7 10-bit Analog-to-Digital Converter

- Up to 16-channel ADC
- 10-bit 384 Ksamples/sec. or 8-bit 583 Ksamples/sec. Successive Approximation Register ADC
- ±2 LSB Integral Non Linearity, ±1 LSB Differential Non Linearity
- Integrated 8-to-1 multiplexer, offering eight independent 3.3V analog inputs
- · External voltage reference for better accuracy on low voltage inputs
- · Individual enable and disable of each channel
- Multiple trigger source
  - Hardware or software trigger
  - External trigger pin
  - Timer Counter 0 to 2 outputs TIOA0 to TIOA2 trigger
- Sleep Mode and conversion sequencer
  - Automatic wakeup on trigger and back to sleep mode after conversions of all enabled channels

# 12.8 Digital-to-Analog Converter (DAC)

- 1 channel 10-bit DAC
- Up to 500 ksamples/s conversion rate
- · Flexible conversion range
- Multiple trigger sources
- One PDC channel







| Symbol | Millimeter |           |                | Inch       |           |       |  |
|--------|------------|-----------|----------------|------------|-----------|-------|--|
|        | Min        | Nom       | Max            | Min        | Nom       | Max   |  |
| А      | -          | _         | 1.60           | _          | -         | 0.063 |  |
| A1     | 0.05       | _         | 0.15           | 0.002      | -         | 0.006 |  |
| A2     | 1.35       | 1.40      | 1.45           | 0.053      | 0.055     | 0.057 |  |
| D      |            | 12.00 BSC |                |            | 0.472 BSC |       |  |
| D1     | 10.00 BSC  |           | 0.383 BSC      |            |           |       |  |
| E      | 12.00 BSC  |           |                | 0.472 BSC  |           |       |  |
| E1     |            | 10.00 BSC |                |            | 0.383 BSC |       |  |
| R2     | 0.08       | _         | 0.20           | 0.003      | -         | 0.008 |  |
| R1     | 0.08       | _         | -              | 0.003      | -         | -     |  |
| q      | 0°         | 3.5°      | 7°             | 0°         | 3.5°      | 7°    |  |
| θ1     | 0°         | _         | -              | 0°         | -         | -     |  |
| θ2     | 11°        | 12°       | 13°            | 11°        | 12°       | 13°   |  |
| θ3     | 11°        | 12°       | 13°            | 11°        | 12°       | 13°   |  |
| С      | 0.09       | _         | 0.20           | 0.004      | -         | 0.008 |  |
| L      | 0.45       | 0.60      | 0.75           | 0.018      | 0.024     | 0.030 |  |
| L1     | 1.00 REF   |           |                | 0.039 REF  |           |       |  |
| S      | 0.20       | _         | -              | 0.008      | -         | -     |  |
| b      | 0.17       | 0.20      | 0.27           | 0.007      | 0.008     | 0.011 |  |
| е      |            | 0.50 BSC. |                | 0.020 BSC. |           |       |  |
| D2     | 7.50       |           |                | 0.285      |           |       |  |
| E2     | 7.50 0.285 |           |                |            |           |       |  |
|        |            | Tolerance | es of Form and | d Position |           |       |  |
| aaa    | 0.20       |           |                | 0.008      |           |       |  |
| bbb    | 0.20       |           |                | 0.008      |           |       |  |
| CCC    | 0.08 0.003 |           |                |            |           |       |  |
| ddd    |            | 0.08      |                |            | 0.003     |       |  |

| Table 13-2. | 64-lead LQFP Package Dimensions (in mm) |
|-------------|-----------------------------------------|
|             |                                         |



| able 13-3. | TO puù di l | i Packaye Dim |                |           |       |       |  |
|------------|-------------|---------------|----------------|-----------|-------|-------|--|
| Symbol     | Millimeter  |               |                | Inch      |       |       |  |
|            | Min         | Nom           | Max            | Min       | Nom   | Max   |  |
| А          | _           | _             | 090            | _         | _     | 0.035 |  |
| A1         | _           | _             | 0.050          | _         | _     | 0.002 |  |
| A2         | _           | 0.65          | 0.70           | _         | 0.026 | 0.028 |  |
| A3         | 0.20 REF    |               |                | 0.008 REF |       |       |  |
| b          | 0.18        | 0.20          | 0.23           | 0.007     | 0.008 | 0.009 |  |
| D          | 7.00 bsc    |               |                | 0.276 bsc |       |       |  |
| D2         | 5.45        | 5.60          | 5.75           | 0.215     | 0.220 | 0.226 |  |
| Е          | 7.00 bsc    |               |                | 0.276 bsc |       |       |  |
| E2         | 5.45        | 5.60          | 5.75           | 0.215     | 0.220 | 0.226 |  |
| L          | 0.35        | 0.40          | 0.45           | 0.014     | 0.016 | 0.018 |  |
| е          | 0.50 bsc    |               |                | 0.020 bsc |       |       |  |
| R          | 0.09        | _             | _              | 0.004     | -     | _     |  |
|            |             | Toleranc      | es of Form and | Position  |       |       |  |
| aaa        | 0.10        |               |                | 0.004     |       |       |  |
| bbb        | 0.10        |               |                | 0.004     |       |       |  |
| CCC        | 0.05        |               |                | 0.002     |       |       |  |

 Table 13-3.
 48-pad QFN Package Dimensions (in mm)



# **Revision History**

| Doc. Rev.<br>11011BS | Comments                                                                           | Change<br>Request Ref. |
|----------------------|------------------------------------------------------------------------------------|------------------------|
|                      | Overview:                                                                          |                        |
|                      | All mentions of 100-ball LFBGA changed into 100-ball TFBGA                         | 8044                   |
|                      | Section 8. "Product Mapping", Heading was 'Memories'. Changed to 'Product Mapping' | 7685                   |
|                      | Section 4.1.4 "100-ball TFBGA Pinout", whole pinout table updated                  | 7201                   |
|                      | Updated package dimensions in 'Features'                                           | 7965                   |

| Doc. Rev | Comments    | Change<br>Request Ref. |
|----------|-------------|------------------------|
| 11011AS  | First issue |                        |