

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                                |
|----------------------------|---------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4F                                                                      |
| Core Size                  | 32-Bit Single-Core                                                                    |
| Speed                      | 120MHz                                                                                |
| Connectivity               | EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, MMC/SD, QSPI, SPI, UART/USART, USB |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                          |
| Number of I/O              | 51                                                                                    |
| Program Memory Size        | 512KB (512K x 8)                                                                      |
| Program Memory Type        | FLASH                                                                                 |
| EEPROM Size                | -                                                                                     |
| RAM Size                   | 192К х 8                                                                              |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.63V                                                                         |
| Data Converters            | A/D 24x12b; D/A 2x12b                                                                 |
| Oscillator Type            | Internal                                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                     |
| Mounting Type              | Surface Mount                                                                         |
| Package / Case             | 64-TQFP                                                                               |
| Supplier Device Package    | 64-TQFP (10x10)                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsame53j19a-au             |
|                            |                                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 6. I/O Multiplexing and Considerations

# 6.1 Multiplexed Signals

Each pin is by default controlled by the PORT as a general purpose I/O and alternatively it can be assigned a different peripheral functions. To enable a peripheral function on a pin, the Peripheral Multiplexer Enable bit in the Pin Configuration register corresponding to that pin (PINCFGn.PMUXEN, n = 0-31) in the PORT must be written to '1'. The selection of peripheral function A to N is done by writing to the Peripheral Multiplexing Odd and Even bits in the Peripheral Multiplexing register (PMUXn.PMUXE/O) of the PORT.

This table describes the peripheral signals multiplexed to the PORT I/O pins.



**Important:** Not all signals are available on all devices. Refer to the Configuration Summary for available peripherals.

# Table 6-1. Multiplexed Peripheral Signals

| 48  | 5              | 8      | TFBGA | 58     | Pad  | A                     | в                    |                  |                  |    |                     |             | с          | D                      | E             | F   | G            | н                                        | I             | J                | κ   | L    | м           | N             |
|-----|----------------|--------|-------|--------|------|-----------------------|----------------------|------------------|------------------|----|---------------------|-------------|------------|------------------------|---------------|-----|--------------|------------------------------------------|---------------|------------------|-----|------|-------------|---------------|
| QFN | TQFP/QFN/WLCSP | тағр 1 | 120   | тағр 1 | Name | EIC                   | ANARE<br>F           | ADC0             | ADC1             | AC | DAC                 | PTC         | SERCO<br>M | SERCO<br>M             | тс            | тсс | TCC,<br>PDEC | QSPI,<br>CAN1,<br>USB,<br>CORTE<br>X_CM4 | SDHC,<br>CAN0 | I <sup>2</sup> S | PCC | GMAC | GCLK,<br>AC | CCL           |
| 48  | 64/C6          | 100    | B2    | 128    | PB03 | EIC/<br>EXTIN<br>T[3] | -                    | ADC0/<br>AIN[15] | -                | -  | -                   | X21/Y2<br>1 | -          | SERCO<br>M5/<br>PAD[1] | TC6/<br>WO[1] | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
| 1   | 01/B8          | 1      | A1    | 1      | PA00 | EIC/<br>EXTIN<br>T[0] | -                    | -                | -                | -  | -                   |             | -          | SERCO<br>M1/<br>PAD[0] | TC2/<br>WO[0] | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
| 2   | 02/C8          | 2      | B1    | 2      | PA01 | EIC/<br>EXTIN<br>T[1] | -                    | -                | -                | -  | -                   |             | -          | SERCO<br>M1/<br>PAD[1] | TC2/<br>WO[1] | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
|     |                | 3      | C1    | 3      | PC00 | EIC/<br>EXTIN<br>T[0] | -                    | -                | ADC1/<br>AIN[10] | -  | -                   |             | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
|     |                | 4      | C2    | 4      | PC01 | EIC/<br>EXTIN<br>T[1] | -                    | -                | ADC1/<br>AIN[11] | -  | -                   |             | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
|     |                | 5      | D1    | 7      | PC02 | EIC/<br>EXTIN<br>T[2] | -                    | -                | ADC1/<br>AIN[4]  | -  | -                   |             | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
|     |                | 6      | E2    | 8      | PC03 | EIC/<br>EXTIN<br>T[3] | -                    | -                | ADC1/<br>AIN[5]  | -  | -                   |             | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
| 3   | 03/C7          | 7      | E1    | 9      | PA02 | EIC/<br>EXTIN<br>T[2] | -                    | ADC0/<br>AIN[0]  | -                | -  | DAC/<br>VOUT[<br>0] |             | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
| 4   | 04/D6          | 8      | F2    | 10     | PA03 | EIC/<br>EXTIN<br>T[3] | ANARE<br>F/<br>VREFA | ADC0/<br>AIN[1]  | -                | -  | -                   | X0/Y0       | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
|     | 05/D7          | 9      | F1    | 11     | PB04 | EIC/<br>EXTIN<br>T[4] | -                    | -                | ADC1/<br>AIN[6]  | -  | -                   | X22/Y2<br>2 | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
|     | 06/D8          | 10     | G1    | 12     | PB05 | EIC/<br>EXTIN<br>T[5] | -                    | -                | ADC1/<br>AIN[7]  | -  | -                   | X23/Y2<br>3 | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
|     |                | -      | G2    | 13     | PD00 | EIC/<br>EXTIN<br>T[0] | -                    | -                | ADC1/<br>AIN[14] | -  | -                   |             | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
|     |                | -      | H1    | 16     | PD01 | EIC/<br>EXTIN<br>T[1] | -                    | -                | ADC1/<br>AIN[15] | -  | -                   |             | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | -             |
|     | 09/E7          | 13     | H2    | 17     | PB06 | EIC/<br>EXTIN<br>T[6] | -                    | -                | ADC1/<br>AIN[8]  | -  | -                   | X24/Y2<br>4 | -          | -                      | -             | -   | -            | -                                        | -             | -                | -   | -    | -           | CCL/<br>IN[6] |

**Bits 5:0 – SECOND[5:0]** Second 0 – 59

# **DMAC – Direct Memory Access Controller**

#### 22.10.5 Next Descriptor Address

Name:DESCADDROffset:0x0CProperty:-

The DESCADDR register offset is relative to (BASEADDR or WRBADDR) + Channel Number \* 0x10

| Bit    | 31 | 30 | 29 | 28     | 27        | 26 | 25 | 24 |
|--------|----|----|----|--------|-----------|----|----|----|
|        |    |    |    | DESCAD | DR[31:24] |    |    |    |
| Access |    |    |    |        |           |    |    |    |
| Reset  |    |    |    |        |           |    |    |    |
|        |    |    |    |        |           |    |    |    |
| Bit    | 23 | 22 | 21 | 20     | 19        | 18 | 17 | 16 |
|        |    |    |    | DESCAD | DR[23:16] |    |    |    |
| Access |    |    |    |        |           |    |    |    |
| Reset  |    |    |    |        |           |    |    |    |
|        |    |    |    |        |           |    |    |    |
| Bit    | 15 | 14 | 13 | 12     | 11        | 10 | 9  | 8  |
|        |    |    |    | DESCAL | DR[15:8]  |    |    |    |
| Access |    |    |    |        |           |    |    |    |
| Reset  |    |    |    |        |           |    |    |    |
|        |    |    |    |        |           |    |    |    |
| Bit    | 7  | 6  | 5  | 4      | 3         | 2  | 1  | 0  |
|        |    |    |    | DESCA  | DDR[7:0]  |    |    |    |
| Access |    |    |    |        |           |    |    |    |
| Reset  |    |    |    |        |           |    |    |    |

#### Bits 31:0 – DESCADDR[31:0] Next Descriptor Address

This bit group holds the SRAM address of the next descriptor. The value must be 128-bit aligned. If the value of this SRAM register is 0x00000000, the transaction will be terminated when the DMAC tries to load the next transfer descriptor.

- 4. Write address of transmit buffer descriptor list and control information to GMAC register transmit buffer queue pointer.
- 5. The transmit circuits can then be enabled by writing to the Network Control register.

#### 24.7.1.4 Address Matching

The GMAC register pair hash address and the four Specific Address register pairs must be written with the required values. Each register pair comprises of a bottom register and top register, with the bottom register being written first. The address matching is disabled for a particular register pair after the bottom register has been written and re-enabled when the top register is written. Each register pair may be written at any time, regardless of whether the receive circuits are enabled or disabled.

As an example, to set Specific Address register 1 to recognize destination address 21:43:65:87:A9:CB, the following values are written to Specific Address register 1 bottom and Specific Address register 1 top:

- Specific Address register 1 bottom bits 31:0 (0x98): 0x8765\_4321.
- Specific Address register 1 top bits 31:0 (0x9C): 0x0000\_CBA9.

## 24.7.1.5 PHY Maintenance

The PHY Maintenance register is implemented as a shift register. Writing to the register starts a shift operation which is signalled as complete when bit two is set in the Network Status register (about 2000 MCK cycles later when bits 18:16 are set to 010 in the Network Configuration register). An interrupt is generated as this bit is set.

During this time, the MSB of the register is output on the MDIO pin and the LSB updated from the MDIO pin with each Management Data Clock (MDC) cycle. This causes the transmission of a PHY management frame on MDIO. See section 22.2.4.5 of the IEEE 802.3 standard.

Reading during the shift operation will return the current contents of the shift register. At the end of the management operation the bits will have shifted back to their original locations. For a read operation the data bits are updated with data read from the PHY. It is important to write the correct values to the register to ensure a valid PHY management frame is produced.

The Management Data Clock (MDC) should not toggle faster than 2.5 MHz (minimum period of 400 ns), as defined by the IEEE 802.3 standard. MDC is generated by dividing down MCK. Three bits in the Network Configuration register determine by how much MCK should be divided to produce MDC.

#### 24.7.1.6 Interrupts

There are 18 interrupt conditions that are detected within the GMAC. The conditions are ORed to make a single interrupt. Depending on the overall system design this may be passed through a further level of interrupt collection (interrupt controller). On receipt of the interrupt signal, the CPU enters the interrupt handler. Refer to the device interrupt controller documentation to identify that it is the GMAC that is generating the interrupt. To ascertain which interrupt, read the Interrupt Status register. Note that in the default configuration this register will clear itself after being read, though this may be configured to be write-one-to-clear if desired.

At reset all interrupts are disabled. To enable an interrupt, write to Interrupt Enable register with the pertinent interrupt bit set to 1. To disable an interrupt, write to Interrupt Disable register with the pertinent interrupt bit set to 1. To check whether an interrupt is enabled or disabled, read Interrupt Mask register. If the bit is set to 1, the interrupt is disabled.

#### 24.7.1.7 Transmitting Frames

The procedure to set up a frame for transmission is the following:

1. Enable transmit in the Network Control register.

#### 24.9.58 GMAC Octets Received Low Register

| Name:     | ORLO       |
|-----------|------------|
| Offset:   | 0x150      |
| Reset:    | 0x00000000 |
| Property: | Read-Only  |

When reading the Octets Transmitted and Octets Received Registers, bits [31:0] should be read prior to bits [47:32] to ensure reliable operation.

| Bit     | 31 | 30 | 29 | 28   | 27     | 26 | 25 | 24 |
|---------|----|----|----|------|--------|----|----|----|
| Γ       |    |    |    | RXO[ | 31:24] |    |    |    |
| Access  | R  | R  | R  | R    | R      | R  | R  | R  |
| Reset   | 0  | 0  | 0  | 0    | 0      | 0  | 0  | 0  |
| Bit     | 23 | 22 | 21 | 20   | 19     | 18 | 17 | 16 |
|         |    |    |    | RXO[ | 23:16] |    |    |    |
| Access  | R  | R  | R  | R    | R      | R  | R  | R  |
| Reset   | 0  | 0  | 0  | 0    | 0      | 0  | 0  | 0  |
| 5.4     | 45 |    | 10 | 10   |        | 10 | 0  | 0  |
| BIT     | 15 | 14 | 13 | 12   | 11     | 10 | 9  | 8  |
|         |    |    |    | RXO  | [15:8] |    |    |    |
| Access  | R  | R  | R  | R    | R      | R  | R  | R  |
| Reset   | 0  | 0  | 0  | 0    | 0      | 0  | 0  | 0  |
| Bit     | 7  | 6  | 5  | 4    | 3      | 2  | 1  | 0  |
| Б.<br>Г | 1  |    |    | RXC  | 0[7:0] | £  |    |    |
| Access  | R  | R  | R  | R    | R      | R  | R  | R  |
| Reset   | 0  | 0  | 0  | 0    | 0      | 0  | 0  | 0  |

#### Bits 31:0 - RXO[31:0] Received Octets

Received octets in frame without errors [31:0]. The number of octets received in valid frames of any type. This counter is 48-bits and is read through two registers. This count does not include octets from pause frames, and is only incremented if the frame is successfully filtered and copied to memory.

# **OSCCTRL – Oscillators Controller**

**Bit 18 – DPLLOTO** DPLL0 Lock Timeout 0: DPLL0 Lock time-out not detected.

1: DPLL0 Lock time-out detected.

**Bit 17 – DPLL0LCKF** DPLL0 Lock Fall 0: DPLL0 Lock fall edge not detected.

1: DPLL0 Lock fall edge detected.

**Bit 16 – DPLLOLCKR** DPLL0 Lock Rise 0: DPLL0 Lock rise edge not detected.

1: DPLL0 Lock fall edge detected.

**Bit 12 – DFLLRCS** DFLL Reference Clock Stopped 0: DFLL reference clock is running.

1: DFLL reference clock has stopped.

**Bit 11 – DFLLLCKC** DFLL Lock Coarse 0: No DFLL coarse lock detected.

1: DFLL coarse lock detected.

**Bit 10 – DFLLLCKF** DFLL Lock Fine 0: No DFLL fine lock detected.

1: DFLL fine lock detected.

**Bit 9 – DFLLOOB** DFLL Out Of Bounds 0: No DFLL Out Of Bounds detected.

1: DFLL Out Of Bounds detected.

Bit 8 – DFLLRDY DFLL Ready

0: DFLL is not ready.

1: DFLL is stable and ready to be used as a clock source.

#### Bit 5 – XOSCCKSW1 XOSC1 Clock Switch

0: XOSC1 is not switched and provides the external clock or crystal oscillator clock.

1: XOSC is switched and provides the safe clock.

#### Bit 4 – XOSCCKSW0 XOSC0 Clock Switch

0: XOSC0 is not switched and provides the external clock or crystal oscillator clock.

1: XOSC0 is switched and provides the safe clock.

#### Bit 3 – XOSCFAIL1 XOSC1 Clock Failure

- 0: XOSC1 failure not detected.
- 1: XOSC1 failure detected.

# SAMD5x/E5x Family Data Sheet SERCOM USART - SERCOM Synchronous and Asyn...

| D<br>(Data bits+Parity) | R <sub>SLOW</sub> [%] | R <sub>FAST</sub> [%] | Max. total error [%] | Recommended max. Rx error [%] |
|-------------------------|-----------------------|-----------------------|----------------------|-------------------------------|
| 5                       | 94.12                 | 107.69                | +5.88/-7.69          | ±2.5                          |
| 6                       | 94.92                 | 106.67                | +5.08/-6.67          | ±2.0                          |
| 7                       | 95.52                 | 105.88                | +4.48/-5.88          | ±2.0                          |
| 8                       | 96.00                 | 105.26                | +4.00/-5.26          | ±2.0                          |
| 9                       | 96.39                 | 104.76                | +3.61/-4.76          | ±1.5                          |
| 10                      | 96.70                 | 104.35                | +3.30/-4.35          | ±1.5                          |

#### Table 34-3. Asynchronous Receiver Error for 16-fold Oversampling

The following equations calculate the ratio of the incoming data rate and internal receiver baud rate:

$$R_{\text{SLOW}} = \frac{(D+1)S}{S-1+D\cdot S+S_F}$$
,  $R_{\text{FAST}} = \frac{(D+2)S}{(D+1)S+S_M}$ 

- *R*<sub>SLOW</sub> is the ratio of the slowest incoming data rate that can be accepted in relation to the receiver baud rate
- *R*<sub>FAST</sub> is the ratio of the fastest incoming data rate that can be accepted in relation to the receiver baud rate
- *D* is the sum of character size and parity size (D = 5 to 10 bits)
- S is the number of samples per bit (S = 16, 8 or 3)
- $S_F$  is the first sample number used for majority voting ( $S_F$  = 7, 3, or 2) when CTRLA.SAMPA=0.
- $S_M$  is the middle sample number used for majority voting ( $S_M = 8, 4, \text{ or } 2$ ) when CTRLA.SAMPA=0.

The recommended maximum Rx Error assumes that the receiver and transmitter equally divide the maximum total error. Its connection to the SERCOM Receiver error acceptance is depicted in this figure:

#### Figure 34-5. USART Rx Error Calculation



The recommendation values in the table above accommodate errors of the clock source and the baud generator. The following figure gives an example for a baud rate of 3Mbps:

# SAMD5x/E5x Family Data Sheet

# **QSPI - Quad Serial Peripheral Interface**

#### 37.8.10 Instruction Address

| Name:     | INSTRADDR  |
|-----------|------------|
| Offset:   | 0x30       |
| Reset:    | 0x00000000 |
| Property: | -          |

| Bit    | 31  | 30  | 29  | 28   | 27      | 26  | 25  | 24  |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
| [      |     |     |     | ADDR | [31:24] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
| Bit    | 23  | 22  | 21  | 20   | 19      | 18  | 17  | 16  |
| [      |     |     |     | ADDR | [23:16] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|        |     |     |     | ADDF | R[15:8] |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
|        |     |     |     | ADDI | R[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |

# Bits 31:0 – ADDR[31:0] Instruction Address

Address to send to the serial flash memory in the instruction frame.

### 39.8.16 Interrupt

| Name:     | IR         |
|-----------|------------|
| Offset:   | 0x50       |
| Reset:    | 0x00000000 |
| Property: | -          |

The flags are set when one of the listed conditions is detected (edge-sensitive). A flag is cleared by writing a 1 to the corresponding bit field. Writing a 0 has no effect. A hard reset will clear the register.

| Bit    | 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   |
|--------|------|------|------|------|------|------|------|------|
|        |      |      | ARA  | PED  | PEA  | WDI  | BO   | EW   |
| Access |      |      | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Reset  |      |      | 0    | 0    | 0    | 0    | 0    | 0    |
|        |      |      |      |      |      |      |      |      |
| Bit    | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|        | EP   | ELO  | BEU  | BEC  | DRX  | тоо  | MRAF | TSW  |
| Access | R/W  |
| Reset  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
|        |      |      |      |      |      |      |      |      |
| Bit    | 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    |
|        | TEFL | TEFF | TEFW | TEFN | TFE  | TCF  | TC   | HPM  |
| Access | R/W  |
| Reset  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
|        |      |      |      |      |      |      |      |      |
| Bit    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|        | RF1L | RF1F | RF1W | RF1N | RF0L | RF0F | RF0W | RF0N |
| Access | R/W  |
| Reset  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### Bit 29 - ARA Access to Reserved Address

| Value | Description                             |
|-------|-----------------------------------------|
| 0     | No access to reserved address occurred. |
| 1     | Access to reserved address occurred.    |

## Bit 28 - PED Protocol Error in Data Phase

| Value | Description                                              |
|-------|----------------------------------------------------------|
| 0     | No protocol error in data phase.                         |
| 1     | Protocol error in data phase detected (PSR.DLEC != 0,7). |

#### Bit 27 – PEA Protocol Error in Arbitration Phase

| Value | Description                                                    |
|-------|----------------------------------------------------------------|
| 0     | No protocol error in arbitration phase.                        |
| 1     | Protocol error in arbitration phase detected (PSR.LEC != 0,7). |

Bit 26 – WDI Watchdog Interrupt

#### 39.8.45 Tx Event FIFO Configuration

| Name:     | TXEFC            |
|-----------|------------------|
| Offset:   | 0xF0             |
| Reset:    | 0x00000000       |
| Property: | Write-restricted |

This register is write-restricted and only writable if bit fields CCCR.CCE = 1 and CCCR.INIT = 1.

| Bit    | 31  | 30  | 29  | 28   | 27             | 26     | 25  | 24  |
|--------|-----|-----|-----|------|----------------|--------|-----|-----|
|        |     |     |     |      | EFWI           | M[5:0] |     |     |
| Access |     |     | R/W | R/W  | R/W            | R/W    | R/W | R/W |
| Reset  |     |     | 0   | 0    | 0              | 0      | 0   | 0   |
| Bit    | 23  | 22  | 21  | 20   | 19             | 18     | 17  | 16  |
|        |     |     |     |      | EFS            | [5:0]  |     |     |
| Access |     |     | R   | R    | R              | R      | R   | R   |
| Reset  |     |     | 0   | 0    | 0              | 0      | 0   | 0   |
|        |     |     |     |      |                |        |     |     |
| Bit    | 15  | 14  | 13  | 12   | 11             | 10     | 9   | 8   |
|        |     |     |     | EFSA | [15:8]         |        |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W            | R/W    | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0              | 0      | 0   | 0   |
|        |     |     |     |      |                |        |     |     |
| Bit    | 7   | 6   | 5   | 4    | 3              | 2      | 1   | 0   |
|        |     |     |     | EFSA | <b>A</b> [7:0] |        |     |     |
| Access | R/W | R/W | R/W | R/W  | R/W            | R/W    | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0    | 0              | 0      | 0   | 0   |

#### Bits 29:24 – EFWM[5:0] Event FIFO Watermark

| Value  | Description                                            |
|--------|--------------------------------------------------------|
| 0      | Watermark interrupt disabled.                          |
| 1 - 32 | Level for Tx Event FIFO watermark interrupt (IR.TEFW). |
| >32    | Watermark interrupt disabled.                          |

#### Bits 21:16 - EFS[5:0] Event FIFO Size

The Tx Event FIFO elements are indexed from 0 to EFS - 1.

| Value  | Description                                   |
|--------|-----------------------------------------------|
| 0      | Tx Event FIFO disabled                        |
| 1 - 32 | Number of Tx Event FIFO elements.             |
| >32    | Values greater than 32 are interpreted as 32. |

## Bits 15:0 - EFSA[15:0] Event FIFO Start Address

Start address of Tx Event FIFO in Message RAM. When the CAN module addresses the Message RAM it addresses 32-bit words, not single bytes. The configurable start addresses are 32-bit word addresses, i.e. only bits 15 to 2 are evaluated, the two least significant bits are ignored. Bits 1 to 0 will always be read back as "00".

# CCL – Configurable Custom Logic

## Figure 41-3. Masked Input Selection



## Internal Feedback Inputs (FEEDBACK)

When selected (LUTCTRLx.INSELy=FEEDBACK), the Sequential (SEQ) output is used as input for the corresponding LUT.

The output from an internal sequential sub-module can be used as input source for the LUT, see figure below for an example for LUT0 and LUT1. The sequential selection for each LUT follows the formula:

IN[2N][i] = SEQ[N]

IN[2N+1][i] = SEQ[N]

With *N* representing the sequencer number and i=0,1,2 representing the LUT input index.

For details, refer to 41.6.2.7 Sequential Logic.

#### Figure 41-4. Feedback Input Selection



#### Linked LUT (LINK)

When selected (LUTCTRLx.INSELy=LINK), the subsequent LUT output is used as the LUT input (e.g., LUT2 is the input for LUT1), as shown in this figure:

CCL – Configurable Custom Logic

# 41.7 Register Summary

| Offset | Name     | Bit Pos. |             |             |         |         |             |       |         |       |  |
|--------|----------|----------|-------------|-------------|---------|---------|-------------|-------|---------|-------|--|
| 0x00   | CTRL     | 7:0      |             | RUNSTDBY    |         |         |             |       | ENABLE  | SWRST |  |
| 0x01   |          |          |             |             |         |         |             |       |         |       |  |
|        | Reserved |          |             |             |         |         |             |       |         |       |  |
| 0x03   |          |          |             |             |         |         |             |       |         |       |  |
| 0x04   | SEQCTRL0 | 7:0      |             |             |         |         | SEQSEL[3:0] |       |         |       |  |
| 0x05   | SEQCTRL1 | 7:0      |             |             |         |         |             | SEQS  | EL[3:0] |       |  |
| 0x06   |          |          |             |             |         |         |             |       |         |       |  |
|        | Reserved |          |             |             |         |         |             |       |         |       |  |
| 0x07   |          |          |             |             |         |         |             |       |         |       |  |
|        |          | 7:0      | EDGESEL     |             | FILTS   | EL[1:0] |             |       | ENABLE  |       |  |
| 0×08   |          | 15:8     |             | INSELx[3:0] |         |         | INSELx[3:0] |       |         |       |  |
| 0,00   | LOTOTILO | 23:16    |             | LUTEO       | LUTEI   | INVEI   | INSELx[3:0] |       |         |       |  |
|        |          | 31:24    |             | TRUTH[7:0]  |         |         |             |       |         |       |  |
|        |          | 7:0      | EDGESEL     |             | FILTS   | EL[1:0] |             |       | ENABLE  |       |  |
| 0×00   |          | 15:8     | INSELx[3:0] |             |         |         |             | INSEL | _x[3:0] |       |  |
| 0,000  | LOTOTIL  | 23:16    |             | LUTEO       | LUTEI   | INVEI   |             | INSEL | _x[3:0] |       |  |
|        |          | 31:24    | TRUTH[7:0]  |             |         |         |             |       |         |       |  |
|        |          | 7:0      | EDGESEL     |             | FILTS   | EL[1:0] |             |       | ENABLE  |       |  |
| 0×10   |          | 15:8     |             | INSEI       | _x[3:0] |         | INSELx[3:0] |       |         |       |  |
| 0,10   | LUTUTILZ | 23:16    |             | LUTEO       | LUTEI   | INVEI   |             | INSEL | _x[3:0] |       |  |
|        |          | 31:24    |             |             |         | TRUT    | H[7:0]      |       |         |       |  |
|        |          | 7:0      | EDGESEL     |             | FILTS   | EL[1:0] |             |       | ENABLE  |       |  |
| 0x14   |          | 15:8     |             | INSEI       | _x[3:0] |         | INSELx[3:0] |       |         |       |  |
| 0714   | LUIUIRLO | 23:16    |             | LUTEO       | LUTEI   | INVEI   | INSELx[3:0] |       |         |       |  |
|        |          | 31:24    |             |             |         | TRUT    | H[7:0]      |       |         |       |  |

# 41.8 Register Description

Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly.

Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to 41.5.8 Register Access Protection.

Some registers are enable-protected, meaning they can only be written when the peripheral is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description.

# SAMD5x/E5x Family Data Sheet

# Public Key Cryptography Controller (PUKCC)

| Parameter                           | Туре | Direction | Location                                    | Data Length        | Before<br>Executing the<br>Service   | After<br>Executing the<br>Service            |
|-------------------------------------|------|-----------|---------------------------------------------|--------------------|--------------------------------------|----------------------------------------------|
| pfu1ExpBase (see<br><b>Note 2</b> ) | pfu1 | I         | Any place<br>(see <b>Note</b><br><b>3</b> ) | u2ExpLength<br>+ 4 | Base of the<br>Exponent              | Base of the<br>Exponent<br>untouched         |
| u2ExpLength (see <b>Note 4</b> )    | u2   | I         | -                                           | -                  | Significant<br>length of<br>Exponent | Significant<br>length of<br>Exponent         |
| u1Blinding (see<br><b>Note 5</b> )  | u1   | I         | _                                           | _                  | Exponent<br>unblinding<br>value      | Exponent<br>unblinding<br>value<br>untouched |

## Note:

- 1. This zone contains the number to be exponentiated (u2ModLength bytes) and is used during the computations as a workspace (four 32-bit words longer than the number to be exponentiated). At the end of the computation, it contains the correct result of the operation.
- 2. The exponent must be given with a supplemental word on the LSB side (low addresses). This word shall be set to zero.
- 3. If the PUKCL\_EXPMOD\_EXPINPUKCCRAM option is not set, the location of the exponent MUST NOT be the Crypto RAM, even partially.
- 4. The u2ExpLength parameter does not take into account the supplemental word needed on the LSB side of the exponent.
- 5. It is possible to mask the exponent in memory using an 8-bits XOR mask value. Be aware that not only the exponent, but also the supplemental word has to be masked. If masking is not desired, then this parameter should be set to 0.

# 43.3.5.2.5 Options

The options are set by the u2Options input parameter, which is composed of:

- the mandatory Calculus Mode Option described in Table 43-51
- the mandatory Window Size Option described in Table 43-52
- the indication of the presence of the exponent in Crypto RAM

**Note:** Please check precisely if one part of the exponent is in Crypto RAM. If this is the case the PUKCL\_EXPMOD\_EXPINPUKCCRAM must be used.

The u2Options number is calculated by an "Inclusive OR" of the options. Some examples in C language are:

• Operation:Fast Modular Exponentiation with the window size equal to 1 and with no part of the Exponent in the Crypto RAM

PUKCL(u2Options) = PUKCL\_EXPMOD\_FASTRSA | PUKCL\_EXPMOD\_WINDOWSIZE\_1;

• Operation: Regular Modular Exponentiation with the window size equal to 2 and with one part of the Exponent in the Crypto RAM

```
PUKCL(u2Options) = PUKCL_EXPMOD_REGULARRSA | PUKCL_EXPMOD_WINDOWSIZE_2 |
PUKCL EXPMOD EXPINPUKCCRAM;
```

# SAMD5x/E5x Family Data Sheet

# ADC – Analog-to-Digital Converter

| Value | Description                                                            |
|-------|------------------------------------------------------------------------|
| 0     | DMA update of the Window Monitor Upper Threshold register is disabled. |
| 1     | DMA update of the Window Monitor Upper Threshold register is enabled.  |

#### Bit 5 – WINLT Window Monitor Lower Threshold

| Value | Description                                                            |
|-------|------------------------------------------------------------------------|
| 0     | DMA update of the Window Monitor Lower Threshold register is disabled. |
| 1     | DMA update of the Window Monitor Lower Threshold register is enabled.  |

#### Bit 4 – SAMPCTRL Sampling Time Control

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 0     | DMA update of the Sampling Time Control register is disabled. |
| 1     | DMA update of the Sampling Time Control register is enabled.  |

## Bit 3 – AVGCTRL Average Control

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 0     | DMA update of the Average Control register is disabled. |
| 1     | DMA update of the Average Control register is enabled.  |

# Bit 2 – REFCTRL Reference Control

| Value | Description                                               |
|-------|-----------------------------------------------------------|
| 0     | DMA update of the Reference Control register is disabled. |
| 1     | DMA update of the Reference Control register is enabled.  |

# Bit 1 – CTRLB Control B

| Value | Description                                       |
|-------|---------------------------------------------------|
| 0     | DMA update of the Control B register is disabled. |
| 1     | DMA update of the Control B register is enabled.  |

## Bit 0 – INPUTCTRL Input Control

| Value | Description                                           |
|-------|-------------------------------------------------------|
| 0     | DMA update of the Input Control register is disabled. |
| 1     | DMA update of the Input Control register is enabled.  |

Some registers are synchronized when read and/or written. Synchronization is denoted by the "Write-Synchronized" or the "Read-Synchronized" property in each individual register description. For details, refer to 47.6.8 Synchronization.

Some registers are enable-protected, meaning they can only be written when the peripheral is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description. Writing a '1' to this bit resets all registers in the TC, except DBGCTRL, to their initial state, and the TC will be disabled.

Writing a '1' to CTRLA.SWRST will always take precedence; all other writes in the same write-operation will be discarded.

Due to synchronization there is a delay from writing CTRLA.SWRST until the reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the reset is complete.

This bit is not enable protected.

| Value | Description                          |
|-------|--------------------------------------|
| 0     | There is no reset operation ongoing. |
| 1     | The reset operation is ongoing.      |

#### 48.7.3.5 Interrupt Enable Clear

Name:INTENCLROffset:0x08Reset:0x00Property:PAC Write-Protection

This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set register (INTENSET).

| Bit    | 7 | 6 | 5   | 4   | 3 | 2 | 1   | 0   |
|--------|---|---|-----|-----|---|---|-----|-----|
|        |   |   | MC1 | MC0 |   |   | ERR | OVF |
| Access |   |   | R/W | R/W |   |   | R/W | R/W |
| Reset  |   |   | 0   | 0   |   |   | 0   | 0   |

**Bit 5 – MC1** Match or Capture Channel x Interrupt Enable Writing a '0' to these bits has no effect.

Writing a '1' to MCx will clear the corresponding Match or Capture Channel x Interrupt Enable bit, which disables the Match or Capture Channel x interrupt.

| Value | Description                                           |
|-------|-------------------------------------------------------|
| 0     | The Match or Capture Channel x interrupt is disabled. |
| 1     | The Match or Capture Channel x interrupt is enabled.  |

Bit 4 – MC0 Match or Capture Channel x Interrupt Enable

Writing a '0' to these bits has no effect.

Writing a '1' to MCx will clear the corresponding Match or Capture Channel x Interrupt Enable bit, which disables the Match or Capture Channel x interrupt.

| Value | Description                                           |
|-------|-------------------------------------------------------|
| 0     | The Match or Capture Channel x interrupt is disabled. |
| 1     | The Match or Capture Channel x interrupt is enabled.  |

#### **Bit 1 – ERR** Error Interrupt Disable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will clear the Error Interrupt Enable bit, which disables the Error interrupt.

| Value | Description                      |
|-------|----------------------------------|
| 0     | The Error interrupt is disabled. |
| 1     | The Error interrupt is enabled.  |

Bit 0 – OVF Overflow Interrupt Disable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will clear the Overflow Interrupt Enable bit, which disables the Overflow interrupt request.

| Value | Description                         |
|-------|-------------------------------------|
| 0     | The Overflow interrupt is disabled. |
| 1     | The Overflow interrupt is enabled.  |

# TCC – Timer/Counter for Control Applications

## Bit 11 – DFS Non-Recoverable Debug Fault State Interrupt Flag

This flag is set on the next CLK\_TCC\_COUNT cycle after an Debug Fault State occurs.

Writing a '0' to this bit has no effect.

Writing a '1' to this bit clears the Debug Fault State interrupt flag.

#### Bit 3 – ERR Error Interrupt Flag

This flag is set if a new capture occurs on a channel when the corresponding Match or Capture Channel x interrupt flag is one. In which case there is nowhere to store the new capture.

Writing a '0' to this bit has no effect.

Writing a '1' to this bit clears the error interrupt flag.

#### Bit 2 – CNT Counter Interrupt Flag

This flag is set on the next CLK\_TCC\_COUNT cycle after a counter event occurs.

Writing a '0' to this bit has no effect.

Writing a '1' to this bit clears the CNT interrupt flag.

#### Bit 1 – TRG Retrigger Interrupt Flag

This flag is set on the next CLK\_TCC\_COUNT cycle after a counter retrigger occurs.

Writing a '0' to this bit has no effect.

Writing a '1' to this bit clears the re-trigger interrupt flag.

#### Bit 0 – OVF Overflow Interrupt Flag

This flag is set on the next CLK\_TCC\_COUNT cycle after an overflow condition occurs.

Writing a '0' to this bit has no effect.

Writing a '1' to this bit clears the Overflow interrupt flag.

# SAMD5x/E5x Family Data Sheet

**PDEC – Position Decoder** 

| Value | Description                      |
|-------|----------------------------------|
| 0     | The Error interrupt is disabled. |
| 1     | The Error interrupt is enabled.  |

Bit 0 – OVF Overflow/Underflow Interrupt Disable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will clear the Overflow Interrupt Disable/Enable bit, which disables the Overflow interrupt.

| Value | Description                         |
|-------|-------------------------------------|
| 0     | The Overflow interrupt is disabled. |
| 1     | The Overflow interrupt is enabled.  |



## Figure 56-12. Crystal Circuit With Internal, External and Parasitic Capacitance

Using this model the total capacitive load for the crystal can be calculated as shown in the equation below:

$$\sum C_{\text{tot}} = \frac{(C_{L1} + C_{P1} + C_{\text{EL1}})(C_{L2} + C_{P2} + C_{\text{EL2}})}{C_{L1} + C_{P1} + C_{\text{EL1}} + C_{L2} + C_{P2} + C_{\text{EL2}}}$$

where  $C_{tot}$  is the total load capacitance seen by the crystal. This value should be equal to the load capacitance value found in the crystal manufacturer datasheet.

The parasitic capacitance  $C_{ELn}$  can in most applications be disregarded as these are usually very small. If accounted for, these values are dependent on the PCB material and PCB layout.

For some crystal the internal capacitive load provided by the device itself can be enough. To calculate the total load capacitance in this case.  $C_{ELn}$  and  $C_{Pn}$  are both zero,  $C_{L1} = C_{L2} = C_L$ , and the equation reduces to the following:

$$\sum C_{\rm tot} = \frac{C_L}{2}$$

See the related links for equivalent internal pin capacitance values.

# 56.7 **Programming and Debug Ports**

For programming and/or debugging the SAM D5x/E5x, the device should be connected using the Serial Wire Debug, SWD, interface. Currently the SWD interface is supported by several Microchip and third party programmers and debuggers, like the Atmel-ICE, SAM-ICE or SAM D5x/E5x Xplained Pro (SAM D5x/E5x evaluation kit) Embedded Debugger.

Refer to the Atmel-ICE, SAM-ICE or SAM D5x/E5x Xplained Pro user guides for details on debugging and programming connections and options. For connecting to any other programming or debugging tool, refer to that specific programmer or debugger's user guide.

The SAM D5x/E5x Xplained Pro evaluation board supports programming and debugging through the onboard embedded debugger so no external programmer or debugger is needed.

**Note:** A pull-up resistor on the SWCLK pin is critical for reliable operation. Refer to related link for more information.

© 2018 Microchip Technology Inc.