



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 12                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 256 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 11x10b; D/A 1x5b                                                       |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 14-SOIC (0.154", 3.90mm Width)                                             |
| Supplier Device Package    | 14-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f15323-e-sl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Name                                                                       | Function              | Input<br>Type            | Output Type          | Description                                                                                        |  |  |
|----------------------------------------------------------------------------|-----------------------|--------------------------|----------------------|----------------------------------------------------------------------------------------------------|--|--|
| RA3/SS1 <sup>(1)</sup> /CLCIN0 <sup>(1)</sup> /VPP/MCLR/                   | RA3                   | TTL/ST                   | CMOS/OD              | General purpose I/O.                                                                               |  |  |
| IOCA3                                                                      | SS1 <sup>(1)</sup>    | TTL/ST                   | _                    | MSSP1 SPI slave select input.                                                                      |  |  |
|                                                                            | CLCIN0 <sup>(1)</sup> | TTL/ST                   | _                    | Configurable Logic Cell source input.                                                              |  |  |
|                                                                            | Vpp                   | HV                       | _                    | ICSP™ High-Voltage Programming mode entry input.                                                   |  |  |
|                                                                            | MCLR                  | ST                       |                      | Master clear input with internal weak pull up resistor.                                            |  |  |
|                                                                            | IOCA3                 | TTL/ST                   |                      | Interrupt-on-change input.                                                                         |  |  |
| RA4/ANA4/C1IN1-/T1G <sup>(1)</sup> /CLKOUT/                                | RA4                   | TTL/ST                   | CMOS/OD              | General purpose I/O.                                                                               |  |  |
| 000210044                                                                  | ANA4                  | AN                       | _                    | ADC Channel A4 input.                                                                              |  |  |
|                                                                            | C1IN1-                | AN                       |                      | Comparator 1 negative input.                                                                       |  |  |
|                                                                            | T1G <sup>(1)</sup>    | ST                       | _                    | Timer1 Gate input.                                                                                 |  |  |
|                                                                            | CLKOUT                | _                        | CMOS/OD              | Fosc/4 digital output (in non-crystal/resonator modes).                                            |  |  |
|                                                                            | OSC2                  | —                        | XTAL                 | External Crystal/Resonator (LP, XT, HS modes) driver of put.                                       |  |  |
|                                                                            | IOCA4                 | TTL/ST                   | _                    | Interrupt-on-change input.                                                                         |  |  |
| RA5/ANA5/ADACT <sup>(1)</sup> /T1CKI <sup>(1)</sup> /T2IN <sup>(1)</sup> / | RA5                   | TTL/ST                   | CMOS/OD              | General purpose I/O.                                                                               |  |  |
| OSC1/EIN/IOCA5                                                             | ANA5                  | AN                       | _                    | ADC Channel A5 input.                                                                              |  |  |
|                                                                            | ADACT <sup>(1)</sup>  | TTL/ST                   | —                    | ADC Auto-Conversion Trigger input.                                                                 |  |  |
|                                                                            | T1CKI <sup>(1)</sup>  | TTL/ST                   | _                    | Timer1 external digital clock input.                                                               |  |  |
|                                                                            | T2IN <sup>(1)</sup>   | TTL/ST                   | _                    | Timer2 external input.                                                                             |  |  |
|                                                                            | CCP1 <sup>(1)</sup>   | TTL/ST                   | CMOS/OD              | Capture/compare/PWM1 (default input location for capture function).                                |  |  |
|                                                                            | CCP2 <sup>(1)</sup>   | TTL/ST                   | CMOS/OD              | Capture/compare/PWM2 (default input location for capture function).                                |  |  |
|                                                                            | CLCIN1 <sup>(1)</sup> | TTL/ST                   |                      | Configurable Logic Cell source input.                                                              |  |  |
|                                                                            | CLKIN                 | TTL/ST                   | _                    | External digital clock input.                                                                      |  |  |
|                                                                            | OSC1                  | XTAL                     |                      | External Crystal/Resonator (LP, XT, HS modes) driver input.                                        |  |  |
|                                                                            | EIN                   | TTL/ST                   |                      | External digital clock input.                                                                      |  |  |
|                                                                            | IOCA5                 | TTL/ST                   |                      | Interrupt-on-change input.                                                                         |  |  |
| VDD                                                                        | VDD                   | Power                    | _                    | Positive supply voltage input.                                                                     |  |  |
| Vss                                                                        | Vss                   | Power                    | —                    | Ground reference.                                                                                  |  |  |
| Legend: AN = Analog input or outp<br>TTL = TTL compatible input            | ut CMOS =<br>t ST =   | CMOS cor<br>Christer Con | mpatible input or ou | utput OD = Open-Drain<br>AOS levels I <sup>2</sup> C = Schmitt Trigger input with I <sup>2</sup> C |  |  |

#### TABLE 1-2: PIC16(L)F15313 PINOUT DESCRIPTION (CONTINUED)

HV = High Voltage XTAL = Crystal levels
 Note 1: This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to Table 15-3 for details on which PORT pins may be used for this signal.

All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in Table 15-3.

3: This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.

4: These pins are configured for I<sup>2</sup>C logic levels. The SCLx/SDAx signals may be assigned to any of the RB1/RB2/RC3/RC4 pins. PPS assignments to the other pins (e.g., RA5) will operate, but input logic levels will be standard TTL/ST, as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds.

# 2.3 Master Clear (MCLR) Pin

The MCLR pin provides two specific device functions: Device Reset, and Device Programming and Debugging. If programming and debugging are not required in the end application, a direct connection to VDD may be all that is required. The addition of other components, to help increase the application's resistance to spurious Resets from voltage sags, may be beneficial. A typical configuration is shown in Figure 2-1. Other circuit designs may be implemented, depending on the application's requirements.

During programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the MCLR pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R1 and C1 will need to be adjusted based on the application and PCB requirements. For example, it is recommended that the capacitor, C1, be isolated from the MCLR pin during programming and debugging operations by using a jumper (Figure 2-2). The jumper is replaced for normal run-time operations.

Any components associated with the  $\overline{\text{MCLR}}$  pin should be placed within 0.25 inch (6 mm) of the pin.

#### FIGURE 2-2: EXAMPLE OF MCLR PIN CONNECTIONS



# 2.4 ICSP<sup>™</sup> Pins

The ICSPCLK and ICSPDAT pins are used for In-Circuit Serial Programming<sup>TM</sup> (ICSP<sup>TM</sup>) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of ohms, not to exceed 100 $\Omega$ .

Pull-up resistors, series diodes and capacitors on the ICSPCLK and ICSPDAT pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits, and pin input voltage high (VIH) and input low (VIL) requirements.

For device emulation, ensure that the "Communication Channel Select" (i.e., ICSPCLK/ICSPDAT pins), programmed into the device, matches the physical connections for the ICSP to the Microchip debugger/ emulator tool.

For more information on available Microchip development tools connection requirements, refer to **Section 39.0 "Development Support"**.

# 4.4 PCL and PCLATH

The Program Counter (PC) is 15 bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<14:8>) is not directly readable or writable and comes from PCLATH. On any Reset, the PC is cleared. Figure 4-3 shows the five situations for the loading of the PC.

FIGURE 4-3: LOADING OF PC IN DIFFERENT SITUATIONS



#### 4.4.1 MODIFYING PCL

Executing any instruction with the PCL register as the destination simultaneously causes the Program Counter PC<14:8> bits (PCH) to be replaced by the contents of the PCLATH register. This allows the entire contents of the program counter to be changed by writing the desired upper seven bits to the PCLATH register. When the lower eight bits are written to the PCL register, all 15 bits of the program counter will change to the values contained in the PCLATH register.

### 4.4.2 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When performing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256-byte block). Refer to Application Note AN556, *"Implementing a Table Read"* (DS00556).

#### 4.4.3 COMPUTED FUNCTION CALLS

A computed function CALL allows programs to maintain tables of functions and provide another way to execute state machines or look-up tables. When performing a table read using a computed function CALL, care should be exercised if the table location crosses a PCL memory boundary (each 256-byte block).

If using the CALL instruction, the PCH<2:0> and PCL registers are loaded with the operand of the CALL instruction. PCH<6:3> is loaded with PCLATH<6:3>.

The CALLW instruction enables computed calls by combining PCLATH and W to form the destination address. A computed CALLW is accomplished by loading the W register with the desired address and executing CALLW. The PCL register is loaded with the value of W and PCH is loaded with PCLATH.

#### 4.4.4 BRANCHING

The branching instructions add an offset to the PC. This allows relocatable code and code that crosses page boundaries. There are two forms of branching, BRW and BRA. The PC will have incremented to fetch the next instruction in both cases. When using either branching instruction, a PCL memory boundary may be crossed.

If using BRW, load the W register with the desired unsigned address and execute BRW. The entire PC will be loaded with the address PC + 1 + W.

If using BRA, the entire PC will be loaded with PC + 1 + the signed value of the operand of the BRA instruction.



# 4.5.2 OVERFLOW/UNDERFLOW RESET

If the STVREN bit in Configuration Words (Register 5-2) is programmed to '1', the device will be Reset if the stack is PUSHed beyond the sixteenth level or POPed beyond the first level, setting the appropriate bits (STKOVF or STKUNF, respectively) in the PCON register.

# 4.6 Indirect Addressing

The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the File Select Registers (FSR). If the FSRn address specifies one of the two INDFn registers, the read will return '0' and the write will not occur (though Status bits may be affected). The FSRn register value is created by the pair FSRnH and FSRnL.

The FSR registers form a 16-bit address that allows an addressing space with 65536 locations. These locations are divided into three memory regions:

- Traditional/Banked Data Memory
- Linear Data Memory
- Program Flash Memory

### FIGURE 9-3: QUARTZ CRYSTAL OPERATION (LP, XT OR HS MODE)



- Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
  - 2: Always verify oscillator performance over the VDD and temperature range that is expected for the application.
  - **3:** For oscillator design assistance, reference the following Microchip Application Notes:
    - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826)
    - AN849, "Basic PIC<sup>®</sup> Oscillator Design" (DS00849)
    - AN943, "Practical PIC<sup>®</sup> Oscillator Analysis and Design" (DS00943)
    - AN949, "Making Your Oscillator Work" (DS00949)

# FIGURE 9-4:

#### CERAMIC RESONATOR OPERATION (XT OR HS MODE)



# 9.2.1.3 Oscillator Start-up Timer (OST)

If the oscillator module is configured for LP, XT or HS modes, the Oscillator Start-up Timer (OST) counts 1024 oscillations from OSC1. This occurs following a Power-on Reset (POR), Brown-out Reset (BOR) or a wake-up from Sleep. The OST ensures that the oscillator circuit, using a quartz crystal resonator or ceramic resonator, has started and is providing a stable system clock to the oscillator module.

# 9.5 Register Definitions: Oscillator Control

#### REGISTER 9-1: OSCCON1: OSCILLATOR CONTROL REGISTER1

| U-0   | R/W-f/f <sup>(1)</sup>     | R/W-f/f <sup>(1)</sup> | R/W-f/f <sup>(1)</sup> | R/W-q/q                      | R/W-q/q | R/W-q/q | R/W-q/q |
|-------|----------------------------|------------------------|------------------------|------------------------------|---------|---------|---------|
| —     | NOSC<2:0> <sup>(2,3)</sup> |                        |                        | NDIV<3:0> <sup>(2,3,4)</sup> |         |         |         |
| bit 7 |                            |                        |                        |                              |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | f = determined by fuse setting                        |

| bit 7   | Unimplemented: Read as '0'                                                  |
|---------|-----------------------------------------------------------------------------|
| bit 6-4 | NOSC<2:0>: New Oscillator Source Request bits                               |
|         | The setting requests a source oscillator and PLL combination per Table 9-1. |
|         | POR value = RSTOSC (Register 5-1).                                          |
| bit 3-0 | NDIV<3:0>: New Divider Selection Request bits                               |
|         | The setting determines the new postscaler division ratio per Table 9-1.     |

#### Note 1: The default value (f/f) is set equal to the RSTOSC Configuration bits.

- 2: If NOSC is written with a reserved value (Table 9-1), the operation is ignored and neither NOSC nor NDIV is written.
- 3: When CSWEN = 0, this register is read-only and cannot be changed from the POR value.
- 4: When NOSC = 110 (HFINTOSC 4 MHz), the NDIV bits will default to '0010' upon Reset; for all other NOSC settings the NDIV bits will default to '0000' upon Reset.

#### REGISTER 9-2: OSCCON2: OSCILLATOR CONTROL REGISTER 2

| U-0   | R-n/n <sup>(2)</sup> |
|-------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| —     |                      | COSC<2:0>            |                      |                      | CDIV                 | <3:0>                |                      |
| bit 7 |                      |                      |                      |                      |                      |                      | bit 0                |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7 | Unimplemented: Read as '0' | , |
|-------|----------------------------|---|
|       |                            |   |

- bit 6-4 **COSC<2:0>:** Current Oscillator Source Select bits (read-only)
  - Indicates the current source oscillator and PLL combination per Table 9-1.
- bit 3-0 **CDIV<3:0>:** Current Divider Select bits (read-only) Indicates the current postscaler division ratio per Table 9-1.

**Note 1:** The POR value is the value present when user code execution begins.

**2:** The Reset value (n/n) is the same as the NOSC/NDIV bits.

# 11.4 Register Definitions: Voltage Regulator and DOZE Control

| U-0              | U-0   | U-0                | U-0  | U-0                                                  | U-0              | R/W-0/0 | U-1         |
|------------------|-------|--------------------|------|------------------------------------------------------|------------------|---------|-------------|
|                  | _     | _                  | —    | —                                                    |                  | VREGPM  | —           |
| bit 7            |       |                    |      |                                                      |                  |         | bit 0       |
|                  |       |                    |      |                                                      |                  |         |             |
| Legend:          |       |                    |      |                                                      |                  |         |             |
| R = Readable I   | bit   | W = Writable I     | bit  | U = Unimpler                                         | nented bit, read | as '0'  |             |
| u = Bit is uncha | anged | x = Bit is unknown |      | -n/n = Value at POR and BOR/Value at all other Reset |                  |         | ther Resets |
| '1' = Bit is set |       | '0' = Bit is clea  | ared |                                                      |                  |         |             |
|                  |       |                    |      |                                                      |                  |         |             |

# **REGISTER 11-1:** VREGCON: VOLTAGE REGULATOR CONTROL REGISTER<sup>(1)</sup>

bit 7-2 Unimplemented: Read as '0'

VREGPM: Voltage Regulator Power Mode Selection bit

1 = Low-Power Sleep mode enabled in Sleep<sup>(2)</sup>

Draws lowest current in Sleep, slower wake-up

0 = Normal Power mode enabled in Sleep<sup>(2)</sup>
 Draws higher current in Sleep, faster wake-up

bit 0 Unimplemented: Read as '1'. Maintain this bit set

Note 1: PIC16F15313/23 only.

bit 1

2: See Section 37.0 "Electrical Specifications".

| U-0              | U-0                                     | R/W-1/1           | R/W-1/1                                               | R/W-1/1      | R/W-1/1          | R/W-1/1  | R/W-1/1 |
|------------------|-----------------------------------------|-------------------|-------------------------------------------------------|--------------|------------------|----------|---------|
|                  | —                                       | ANSC5             | ANSC4                                                 | ANSC3        | ANSC2            | ANSC1    | ANSC0   |
| bit 7            |                                         |                   |                                                       |              |                  |          | bit 0   |
|                  |                                         |                   |                                                       |              |                  |          |         |
| Legend:          |                                         |                   |                                                       |              |                  |          |         |
| R = Readable     | bit                                     | W = Writable      | bit                                                   | U = Unimpler | nented bit, read | 1 as '0' |         |
| u = Bit is uncha | u = Bit is unchanged x = Bit is unknown |                   | -n/n = Value at POR and BOR/Value at all other Resets |              |                  |          |         |
| '1' = Bit is set |                                         | '0' = Bit is clea | ared                                                  |              |                  |          |         |

# REGISTER 14-12: ANSELC: PORTC ANALOG SELECT REGISTER

| bit 7-6 | Unimplemented: Read as '0' |  |
|---------|----------------------------|--|
|         |                            |  |

bit 5-0 ANSC<5:0>: Analog Select between Analog or Digital Function on Pins RC<5:0>, respectively<sup>(1)</sup> 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled. 0 = Digital I/O. Pin is assigned to port or digital special function.

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

# REGISTER 14-13: WPUC: WEAK PULL-UP PORTC REGISTER

| U-0   | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|-------|-----|---------|---------|---------|---------|---------|---------|
| —     | —   | WPUC5   | WPUC4   | WPUC3   | WPUC2   | WPUC1   | WPUC0   |
| bit 7 |     |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-6 | Unimplemented: Read as '0' |
|---------|----------------------------|
|---------|----------------------------|

bit 5-0 WPUC<5:0>: Weak Pull-up Register bits

1 = Pull-up enabled 0 = Pull-up disabled

© 2017 Microchip Technology Inc.







# 24.0 ZERO-CROSS DETECTION (ZCD) MODULE

The ZCD module detects when an A/C signal crosses through the ground potential. The actual zero crossing threshold is the zero crossing reference voltage, VCPINV, which is typically 0.75V above ground.

The connection to the signal to be detected is through a series current limiting resistor. The module applies a current source or sink to the ZCD pin to maintain a constant voltage on the pin, thereby preventing the pin voltage from forward biasing the ESD protection diodes. When the applied voltage is greater than the reference voltage, the module sinks current. When the applied voltage is less than the reference voltage, the module sources current. The current source and sink action keeps the pin voltage constant over the full range of the applied voltage. The ZCD module is shown in the simplified block diagram Figure 24-2.

The ZCD module is useful when monitoring an A/C waveform for, but not limited to, the following purposes:

- A/C period measurement
- · Accurate long term time measurement
- · Dimmer phase delayed drive
- Low EMI cycle switching

# 24.1 External Resistor Selection

The ZCD module requires a current limiting resistor in series with the external voltage source. The impedance and rating of this resistor depends on the external source peak voltage. Select a resistor value that will drop all of the peak voltage when the current through the resistor is nominally 300  $\mu$ A. Refer to Equation 24-1 and Figure 24-1. Make sure that the ZCD I/O pin internal weak pull-up is disabled so it does not interfere with the current source and sink.

#### EQUATION 24-1: EXTERNAL RESISTOR

$$RSERIES = \frac{VPEAK}{3 \times 10^{-4}}$$

FIGURE 24-1: EXTERNAL VOLTAGE



| R/M/_0/0         | R/W/_0/0                                                                                                                                                                                                                                      | R/M/_0/0                                                                                                                                | R/W_0/0                                            | R/M/_0/0                                     | R/\\/_0/0        | R/\\/_0/0        | R/\\/_0/0    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------|------------------|------------------|--------------|
| 11/00-0/0        | TOCS<2:0>                                                                                                                                                                                                                                     | 10/07-070                                                                                                                               |                                                    | 10/00/0                                      |                  | 10,00-0/0        | 10/07-0/0    |
| hit 7            | 1003~2.02                                                                                                                                                                                                                                     |                                                                                                                                         | TUASTINC                                           |                                              | TUCKF            | 3<3.0>           | hit          |
|                  |                                                                                                                                                                                                                                               |                                                                                                                                         |                                                    |                                              |                  |                  | DIL          |
| Legend:          |                                                                                                                                                                                                                                               |                                                                                                                                         |                                                    |                                              |                  |                  |              |
| R = Readable     | e bit                                                                                                                                                                                                                                         | W = Writable                                                                                                                            | bit                                                | U = Unimple                                  | mented bit, read | l as '0'         |              |
| u = Bit is unch  | nanged                                                                                                                                                                                                                                        | x = Bit is unknown                                                                                                                      |                                                    | -n/n = Value                                 | at POR and BO    | R/Value at all c | other Resets |
| '1' = Bit is set |                                                                                                                                                                                                                                               | '0' = Bit is cle                                                                                                                        | ared                                               |                                              |                  |                  |              |
| bit 7-5          | TOCS<2:0>:<br>111 = LC1_0<br>110 = Reserv<br>101 = MFINT<br>100 = LFINT<br>011 = HFINT<br>010 = Fosc/2<br>001 = TOCKI<br>000 = TOCKI                                                                                                          | Timer0 Clock S<br>out<br>'OSC (500 kHz<br>OSC<br>'OSC<br>4<br>PPS (Inverted)<br>PPS (True)                                              | Source select t                                    | pits                                         |                  |                  |              |
| bit 4            | <b>T0ASYNC:</b> T<br>1 = The input<br>0 = The input                                                                                                                                                                                           | MR0 Input Asy<br>It to the TMR0<br>It to the TMR0 of                                                                                    | nchronization<br>counter is not<br>counter is sync | Enable bit<br>synchronized<br>hronized to Fo | to system clock  | S                |              |
| bit 3-0          | <b>TOCKPS&lt;3:0</b><br>1111 = 1:327<br>1110 = 1:163<br>1101 = 1:819<br>1100 = 1:409<br>1011 = 1:204<br>1010 = 1:102<br>1001 = 1:512<br>1000 = 1:256<br>0111 = 1:126<br>0110 = 1:64<br>0101 = 1:32<br>0100 = 1:16<br>0011 = 1:2<br>0000 = 1:1 | <ul> <li>b): Prescaler R</li> <li>768</li> <li>384</li> <li>302</li> <li>306</li> <li>48</li> <li>24</li> <li>25</li> <li>33</li> </ul> | ate Select bit                                     |                                              |                  |                  |              |

| U-0                     | U-0                       | U-0               | R/W-0/u  | R/W-0/u         | R/W-0/u          | R/W-0/u        | R/W-0/u      |
|-------------------------|---------------------------|-------------------|----------|-----------------|------------------|----------------|--------------|
| _                       |                           | _                 |          |                 | GSS<4:0>         |                |              |
| bit 7                   |                           |                   |          |                 |                  |                | bit 0        |
|                         |                           |                   |          |                 |                  |                | 1            |
| Legend:                 |                           |                   |          |                 |                  |                |              |
| R = Readable            | bit                       | W = Writable bit  |          | U = Unimplen    | nented bit, read | d as '0'       |              |
| u = Bit is uncha        | anged                     | x = Bit is unkr   | iown     | -n/n = Value a  | at POR and BC    | R/Value at all | other Resets |
| '1' = Bit is set        |                           | '0' = Bit is clea | ared     | HC = Bit is cle | eared by hardw   | /are           |              |
|                         |                           |                   |          |                 |                  |                |              |
| bit 7-5                 | Unimplemen                | ted: Read as '    | D'       |                 |                  |                |              |
| bit 4-0                 | <b>GSS&lt;4:0&gt;:</b> Ti | imer1 Gate Sel    | ect bits |                 |                  |                |              |
|                         | 11111-1000                | 1 = Reserved      |          |                 |                  |                |              |
|                         | 10000 = LC4               | _out              |          |                 |                  |                |              |
| 01111 = LC3_out         |                           |                   |          |                 |                  |                |              |
| 01110 = LC2_out         |                           |                   |          |                 |                  |                |              |
|                         | 01101 = LC1               | _out              |          |                 |                  |                |              |
|                         | 00100 = ZCD               | 01_output         |          |                 |                  |                |              |
| 01011 = C2OUT_sync      |                           |                   |          |                 |                  |                |              |
|                         | 01010 = C10               | OUI_sync          |          |                 |                  |                |              |
|                         | 01001 = NCC               | JI_OUL            |          |                 |                  |                |              |
| $01000 = PVVM6_OUI$     |                           |                   |          |                 |                  |                |              |
| $00110 = PWW0_0ut$      |                           |                   |          |                 |                  |                |              |
| 00110 = PWM3  out       |                           |                   |          |                 |                  |                |              |
| 00100 = CCP2 out        |                           |                   |          |                 |                  |                |              |
| 00011 = CCP1 out        |                           |                   |          |                 |                  |                |              |
| 00010 = TMR2 postscaled |                           |                   |          |                 |                  |                |              |
|                         | 00001 = Time              | er0 overflow ou   | tput     |                 |                  |                |              |
|                         | 00000 = T1GPPS            |                   |          |                 |                  |                |              |
|                         |                           |                   |          |                 |                  |                |              |

# REGISTER 26-4: T1GATE TIMER1 GATE SELECT REGISTER

#### 27.5.2 HARDWARE GATE MODE

The Hardware Gate modes operate the same as the Software Gate mode except the TMRx\_ers external signal gates the timer. When used with the CCP the gating extends the PWM period. If the timer is stopped when the PWM output is high then the duty cycle is also extended.

When MODE<4:0> = 00001 then the timer is stopped when the external signal is high. When MODE<4:0> = 00010 then the timer is stopped when the external signal is low.

Figure 27-5 illustrates the Hardware Gating mode for MODE<4:0> = 00001 in which a high input level starts the counter.



|                                 | Rev: 10-0011988<br>5500/2014              |  |
|---------------------------------|-------------------------------------------|--|
| MODE                            | 0b00001                                   |  |
| TMRx_clk                        |                                           |  |
| TMRx_ers                        |                                           |  |
| PRx                             | 5                                         |  |
| TMR×                            | 0 (1)(2)(3)(4)(5)(0)(1)(2)(3)(4)(5)(0)(1) |  |
| TMRx_postscaled                 |                                           |  |
| PWM Duty<br>Cycle<br>PWM Output | 3                                         |  |

#### 32.4.4 SDA HOLD TIME

The hold time of the SDA pin is selected by the SDAHT bit of the SSP1CON3 register. Hold time is the time SDA is held valid after the falling edge of SCL. Setting the SDAHT bit selects a longer 300 ns minimum hold time and may help on buses with large capacitance.

| TABLE 32-1: | I <sup>2</sup> C BUS TERMS |
|-------------|----------------------------|
|-------------|----------------------------|

| TERM                | Description                                                                                                                                                                                        |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmitter         | The device which shifts data out onto the bus.                                                                                                                                                     |
| Receiver            | The device which shifts data in from the bus.                                                                                                                                                      |
| Master              | The device that initiates a transfer, generates clock signals and termi-<br>nates a transfer.                                                                                                      |
| Slave               | The device addressed by the master.                                                                                                                                                                |
| Multi-master        | A bus with more than one device that can initiate data transfers.                                                                                                                                  |
| Arbitration         | Procedure to ensure that only one master at a time controls the bus. Winning arbitration ensures that the message is not corrupted.                                                                |
| Synchronization     | Procedure to synchronize the<br>clocks of two or more devices on<br>the bus.                                                                                                                       |
| Idle                | No master is controlling the bus,<br>and both SDA and SCL lines are<br>high.                                                                                                                       |
| Active              | Any time one or more master devices are controlling the bus.                                                                                                                                       |
| Addressed<br>Slave  | Slave device that has received a matching address and is actively being clocked by a master.                                                                                                       |
| Matching<br>Address | Address byte that is clocked into a<br>slave that matches the value<br>stored in SSP1ADD.                                                                                                          |
| Write Request       | Slave receives a matching address with R/W bit clear, and is ready to clock in data.                                                                                                               |
| Read Request        | Master sends an address byte with<br>the R/W bit set, indicating that it<br>wishes to clock data out of the<br>Slave. This data is the next and all<br>following bytes until a Restart or<br>Stop. |
| Clock Stretching    | When a device on the bus hold SCL low to stall communication.                                                                                                                                      |
| Bus Collision       | Any time the SDA line is sampled<br>low by the module while it is out-<br>putting and expected high state.                                                                                         |

#### 32.4.5 START CONDITION

The  $I^2C$  specification defines a Start condition as a transition of SDA from a high to a low state while SCL line is high. A Start condition is always generated by the master and signifies the transition of the bus from an Idle to an active state. Figure 32-12 shows wave forms for Start and Stop conditions.

32.4.6 STOP CONDITION

A Stop condition is a transition of the SDA line from low-to-high state while the SCL line is high.

| Note: | At least one SCL low time must appear         |
|-------|-----------------------------------------------|
|       | before a Stop is valid, therefore, if the SDA |
|       | line goes low then high again while the SCL   |
|       | line stays high, only the Start condition is  |
|       | detected.                                     |

#### 32.4.7 RESTART CONDITION

A Restart is valid any time that a Stop would be valid. A master can issue a Restart if it wishes to hold the bus after terminating the current transfer. A Restart has the same effect on the slave that a Start would, resetting all slave logic and preparing it to clock in an address. The master may want to address the same or another slave. Figure 32-13 shows the wave form for a Restart condition.

In 10-bit Addressing Slave mode a Restart is required for the master to clock data out of the addressed slave. Once a slave has been fully addressed, matching both high and low address bytes, the master can issue a Restart and the high address byte with the R/W bit set. The slave logic will then hold the clock and prepare to clock out data.

#### 32.4.8 START/STOP CONDITION INTERRUPT MASKING

The SCIE and PCIE bits of the SSP1CON3 register can enable the generation of an interrupt in Slave modes that do not typically support this function. Slave modes where interrupt on Start and Stop detect are already enabled, these bits will have no effect.

#### 32.5.6 CLOCK STRETCHING

Clock stretching occurs when a device on the bus holds the SCL line low, effectively pausing communication. The slave may stretch the clock to allow more time to handle data or prepare a response for the master device. A master device is not concerned with stretching as anytime it is active on the bus and not transferring data it is stretching. Any stretching done by a slave is invisible to the master software and handled by the hardware that generates SCL.

The CKP bit of the SSP1CON1 register is used to control stretching in software. Any time the CKP bit is cleared, the module will wait for the SCL line to go low and then hold it. Setting CKP will release SCL and allow more communication.

#### 32.5.6.1 Normal Clock Stretching

Following an ACK if the R/W bit of SSP1STAT is set, a read request, the slave hardware will clear CKP. This allows the slave time to update SSP1BUF with data to transfer to the master. If the SEN bit of SSP1CON2 is set, the slave hardware will always stretch the clock after the ACK sequence. Once the slave is ready; CKP is set by software and communication resumes.

#### 32.5.6.2 10-bit Addressing Mode

In 10-bit Addressing mode, when the UA bit is set the clock is always stretched. This is the only time the SCL is stretched without CKP being cleared. SCL is released immediately after a write to SSP1ADD.

#### 32.5.6.3 Byte NACKing

When AHEN bit of SSP1CON3 is set; CKP is cleared by hardware after the eighth falling edge of SCL for a received matching address byte. When DHEN bit of SSP1CON3 is set; CKP is cleared after the eighth falling edge of SCL for received data.

Stretching after the eighth falling edge of SCL allows the slave to look at the received address or data and decide if it wants to ACK the received data.

# 32.5.7 CLOCK SYNCHRONIZATION AND THE CKP BIT

Any time the CKP bit is cleared, the module will wait for the SCL line to go low and then hold it. However, clearing the CKP bit will not assert the SCL output low until the SCL output is already sampled low. Therefore, the CKP bit will not assert the SCL line until an external  $I^2C$  master device has already asserted the SCL line. The SCL output will remain low until the CKP bit is set and all other devices on the  $I^2C$  bus have released SCL. This ensures that a write to the CKP bit will not violate the minimum high time requirement for SCL (see Figure 32-23).



FIGURE 32-23: CLOCK SYNCHRONIZATION TIMING

| LSLF             | Logical Left Shift                                                                                                                                                                                                                  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ]LSLF f{,d}                                                                                                                                                                                                          |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in \left[0,1\right] \end{array}$                                                                                                                                                         |
| Operation:       | $(f<7>) \rightarrow C$<br>$(f<6:0>) \rightarrow dest<7:1>$<br>$0 \rightarrow dest<0>$                                                                                                                                               |
| Status Affected: | C, Z                                                                                                                                                                                                                                |
| Description:     | The contents of register 'f' are shifted<br>one bit to the left through the Carry flag.<br>A '0' is shifted into the LSb. If 'd' is '0',<br>the result is placed in W. If 'd' is '1', the<br>result is stored back in register 'f'. |
|                  | C                                                                                                                                                                                                                                   |

| LSRF             | Logical Right Shift                                                                                                          |
|------------------|------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] LSRF f {,d}                                                                                                        |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in \left[ 0,1 \right] \end{array}$                                                |
| Operation:       | $\begin{array}{l} 0 \rightarrow dest < 7 > \\ (f < 7:1 >) \rightarrow dest < 6:0 >, \\ (f < 0 >) \rightarrow C, \end{array}$ |
| Status Affected: | C, Z                                                                                                                         |

Description:

The contents of register 'f' are shifted one bit to the right through the Carry flag. A '0' is shifted into the MSb. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is stored back in register 'f'.

|    |            | 1 1 | _ |
|----|------------|-----|---|
| 0▶ | register f |     | С |

| MOVF             | Move f                                                                                                                                                                                                                                                                            |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] MOVF f,d                                                                                                                                                                                                                                                                  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                 |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                                          |
| Status Affected: | Z                                                                                                                                                                                                                                                                                 |
| Description:     | The contents of register f is moved to<br>a destination dependent upon the<br>status of d. If $d = 0$ , destination is W<br>register. If $d = 1$ , the destination is file<br>register f itself. $d = 1$ is useful to test a<br>file register since status flag Z is<br>affected. |
| Words:           | 1                                                                                                                                                                                                                                                                                 |
| Cycles:          | 1                                                                                                                                                                                                                                                                                 |
| Example:         | MOVF FSR, 0                                                                                                                                                                                                                                                                       |
|                  | After Instruction<br>W = value in FSR register<br>Z = 1                                                                                                                                                                                                                           |





# TABLE 37-20: CONFIGURABLE LOGIC CELL (CLC) CHARACTERISTICS

| Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |         |                                             |               |          |      |          |                          |
|----------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------|---------------|----------|------|----------|--------------------------|
| Param.<br>No.                                                                                                        | Sym.    | Characteristic                              | Min.          | Typt     | Max. | Units    | Conditions               |
| CLC01*                                                                                                               | TCLCIN  | CLC input time                              | $\rightarrow$ | 7        | 105  | ns       | (Note 1)                 |
| CLC02*                                                                                                               | TCLC    | CLC module input to output propagation time | $\searrow$    | 24<br>12 |      | ns<br>ns | VDD = 1.8V<br>VDD > 3.6V |
| CLC03*                                                                                                               | TCLCOUT | CLC output time Rise Tione                  | —             | 107      |      | —        | (Note 1)                 |
|                                                                                                                      |         | Fall Time                                   | _             | 108      |      | _        | (Note 1)                 |
| CLC04*                                                                                                               | FCLCMAX | CLC maximum switching frequency             | —             | 32       | Fosc | MHz      |                          |

- \* These parameters are characterized but not/tested.
- † Data in "Typ" column is at 3.0%, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
- Note 1: See Table 37-10 for 105, 107 and 108 rise and fall times.

| Standard Operating Conditions (unless otherwise stated) |         |                            |              |            |      |       |                                             |  |
|---------------------------------------------------------|---------|----------------------------|--------------|------------|------|-------|---------------------------------------------|--|
| Param.<br>No.                                           | Symbol  | Characteristic             |              | Min.       | Max. | Units | Conditions                                  |  |
| SP100*                                                  | Тнідн   | Clock high time            | 100 kHz mode | 4.0        | —    | μS    | Device must operate at a minimum of 1.5 MHz |  |
|                                                         |         |                            | 400 kHz mode | 0.6        | —    | μs    | Device must operate at a minimum of 10 MHz  |  |
|                                                         |         |                            | SSP module   | 1.5Tcy     | _    |       |                                             |  |
| SP101*                                                  | TLOW    | Clock low time             | 100 kHz mode | 4.7        | —    | μS    | Device must operate at a minimum of 1.5 MHz |  |
|                                                         |         |                            | 400 kHz mode | 1.3        | —    | μS    | Device must operate at a minimum of 10 MHz  |  |
|                                                         |         |                            | SSP module   | 1.5TCY     | _    |       |                                             |  |
| SP102*                                                  | TR      | SDA and SCL rise<br>time   | 100 kHz mode | —          | 1000 | ns    |                                             |  |
|                                                         |         |                            | 400 kHz mode | 20 + 0.1CB | 300  | ns    | CB is specified to be from 10-400 pF        |  |
| SP103*                                                  | TF      | SDA and SCL fall time      | 100 kHz mode | —          | 250  | ns    |                                             |  |
|                                                         |         |                            | 400 kHz mode | 20 + 0.1Cв | 250  | ns    | CB is specified to be from 10-400 pF        |  |
| SP106*                                                  | THD:DAT | Data input hold time       | 100 kHz mode | 0          | _    | ns    |                                             |  |
|                                                         |         |                            | 400 kHz mode | 0          | 0.9  | μS    |                                             |  |
| SP107*                                                  | TSU:DAT | Data input setup time      | 100 kHz mode | 250        | _    | ns    | (Note 2)                                    |  |
|                                                         |         |                            | 400 kHz mode | 100        | _    | ns    |                                             |  |
| SP109*                                                  | ΤΑΑ     | Output valid from<br>clock | 100 kHz mode | —          | 3500 | ns    | (Note 1)                                    |  |
|                                                         |         |                            | 400 kHz mode | —          | _    | ns    |                                             |  |
| SP110*                                                  | TBUF    | Bus free time              | 100 kHz mode | 4.7        | _    | μS    | Time the bus must be free                   |  |
|                                                         |         |                            | 400 kHz mode | 1.3        | —    | μS    | before a new transmission<br>can start      |  |
| SP111                                                   | Св      | Bus capacitive loading     |              | —          | 400  | pF    |                                             |  |

# TABLE 37-25: I<sup>2</sup>C BUS DATA REQUIREMENTS

\* These parameters are characterized but not tested.

**Note 1:** As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions.

2: A Fast mode (400 kHz) I<sup>2</sup>C bus device can be used in a Standard mode (100 kHz) I<sup>2</sup>C bus system, but the requirement Tsu:DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the low period of the SCL signal, it must output the next data bit to the SDA line TR max. + Tsu:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification), before the SCL line is released.

# 8-Lead Plastic Dual Flat, No Lead Package (MF) - 3x3x0.9mm Body [DFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | MILLIMETERS |          |          |      |  |  |
|------------------------|-------------|----------|----------|------|--|--|
| Dimension              | Limits      | MIN      | NOM      | MAX  |  |  |
| Number of Pins         | N           | 8        |          |      |  |  |
| Pitch                  | е           |          | 0.65 BSC |      |  |  |
| Overall Height         | A           | 0.80     | 0.90     | 1.00 |  |  |
| Standoff               | A1          | 0.00     | 0.02     | 0.05 |  |  |
| Contact Thickness      | A3          | 0.20 REF |          |      |  |  |
| Overall Length         | D           |          | 3.00 BSC |      |  |  |
| Exposed Pad Width      | E2          | 1.34     | -        | 1.60 |  |  |
| Overall Width          | E           | 3.00 BSC |          |      |  |  |
| Exposed Pad Length     | D2          | 1.60     | -        | 2.40 |  |  |
| Contact Width          | b           | 0.25     | 0.30     | 0.35 |  |  |
| Contact Length         | L           | 0.20     | 0.30     | 0.55 |  |  |
| Contact-to-Exposed Pad | K           | 0.20     | -        | _    |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package may have one or more exposed tie bars at ends.

3. Package is saw singulated

4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-062C Sheet 2 of 2