

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | 8051                                                                        |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 67MHz                                                                       |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, LINbus, SPI, UART/USART, USB                     |
| Peripherals                | CapSense, DMA, POR, PWM, WDT                                                |
| Number of I/O              | 38                                                                          |
| Program Memory Size        | 32KB (32K x 8)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 1K x 8                                                                      |
| RAM Size                   | 4K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                |
| Data Converters            | A/D 16x12b; D/A 4x8b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 68-VFQFN Exposed Pad                                                        |
| Supplier Device Package    | 68-QFN (8x8)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c3665lti-044t |
|                            |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





#### Figure 2-3. 48-pin SSOP Part Pinout





Notes

- 5. Pins are Do Not Use (DNU) on devices without USB. The pin must be left floating.
- The center pad on the QFN package should be connected to digital ground (VSSD) for best mechanical, thermal, and electrical performance. If not connected to ground, it should be electrically floated and not connected to any other signal. For more information, see AN72845, Design Guidelines for QFN Devices.



Table 2-2 shows the pinout for the 72-pin CSP package. Since there are four  $V_{DDIO}$  pins, the set of I/O pins associated with any  $V_{DDIO}$  may sink up to 100 mA total, same as for the 100-pin and 68-pin devices.

| Table | 2-2.     | CSP | Pinout |
|-------|----------|-----|--------|
| Table | <u> </u> | 001 | i mout |

| Ball | Name   | Ball               | Name   | Ball | Name   |
|------|--------|--------------------|--------|------|--------|
| G6   | P2[5]  | F1                 | VDDD   | A5   | VDDA   |
| E5   | P2[6]  | E1                 | VSSD   | A6   | VSSD   |
| F5   | P2[7]  | E2                 | VCCD   | B6   | P12[2] |
| J7   | P12[4] | C1                 | P15[0] | C6   | P12[3] |
| H6   | P12[5] | C2                 | P15[1] | A7   | P0[0]  |
| J6   | VSSB   | D2                 | P3[0]  | B7   | P0[1]  |
| J5   | Ind    | D3                 | P3[1]  | B5   | P0[2]  |
| H5   | VBOOST | D4                 | P3[2]  | C5   | P0[3]  |
| J4   | VBAT   | D5                 | P3[3]  | A8   | VIO0   |
| H4   | VSSD   | B4                 | P3[4]  | D6   | P0[4]  |
| J3   | XRES_N | B3                 | P3[5]  | D7   | P0[5]  |
| H3   | P1[0]  | A1                 | VIO3   | C7   | P0[6]  |
| G3   | P1[1]  | B2                 | P3[6]  | C8   | P0[7]  |
| H2   | P1[2]  | A2                 | P3[7]  | E8   | VCCD   |
| J2   | P1[3]  | C3                 | P12[0] | F8   | VSSD   |
| G4   | P1[4]  | C4                 | P12[1] | G8   | VDDD   |
| G5   | P1[5]  | E3                 | P15[2] | E7   | P15[4] |
| J1   | VIO1   | E4                 | P15[3] | F7   | P15[5] |
| F4   | P1[6]  | B1 <sup>[12]</sup> | NC     | G7   | P2[0]  |
| F3   | P1[7]  | B8 <sup>[12]</sup> | NC     | H7   | P2[1]  |
| H1   | P12[6] | D1 <sup>[12]</sup> | NC     | H8   | P2[2]  |
| G1   | P12[7] | D8 <sup>[12]</sup> | NC     | F6   | P2[3]  |
| G2   | P15[6] | A3                 | VCCA   | E6   | P2[4]  |
| F2   | P15[7] | A4                 | VSSA   | J8   | VIO2   |

Figure 2-7 and Figure 2-8 on page 12 show an example schematic and an example PCB layout, for the 100-pin TQFP part, for optimal analog performance on a two-layer board.

- The two pins labeled VDDD must be connected together.
- The two pins labeled Vccd must be connected together, with capacitance added, as shown in Figure 2-7 and Power System on page 31. The trace between the two Vccd pins should be as short as possible.
- The two pins labeled VSSD must be connected together.

For information on circuit board layout issues for mixed signals, refer to the application note AN57821 - Mixed Signal Circuit Board Layout Considerations for PSoC® 3 and PSoC 5.

Notes

<sup>12.</sup> Pins are Do Not Use (DNU) on devices without USB. The pin must be left floating.

<sup>13.</sup> This feature on select devices only. See Ordering Information on page 120 for details.



#### 4.4.2 DMA Features

- 24 DMA channels
- Each channel has one or more transaction descriptors (TD) to configure channel behavior. Up to 128 total TDs can be defined
- TDs can be dynamically updated
- Eight levels of priority per channel
- Any digitally routable signal, the CPU, or another DMA channel, can trigger a transaction
- Each channel can generate up to two interrupts per transfer
- Transactions can be stalled or canceled
- Supports transaction size of infinite or 1 to 64 KB
- TDs may be nested and/or chained for complex transactions

#### 4.4.3 Priority Levels

The CPU always has higher priority than the DMA controller when their accesses require the same bus resources. Due to the system architecture, the CPU can never starve the DMA. DMA channels of higher priority (lower priority number) may interrupt current DMA transfers. In the case of an interrupt, the current transfer is allowed to complete its current transaction. To ensure latency limits when multiple DMA accesses are requested simultaneously, a fairness algorithm guarantees an interleaved minimum percentage of bus bandwidth for priority levels 2 through 7. Priority levels 0 and 1 do not take part in the fairness algorithm and may use 100% of the bus bandwidth. If a tie occurs on two DMA requests of the same priority level, a simple round robin method is used to evenly share the allocated bandwidth. The round robin allocation can be disabled for each DMA channel, allowing it to always be at the head of the line. Priority levels 2 to 7 are guaranteed the minimum bus bandwidth shown in Table 4-7 after the CPU and DMA priority levels 0 and 1 have satisfied their requirements.



| Priority Level | % Bus Bandwidth |
|----------------|-----------------|
| 0              | 100.0           |
| 1              | 100.0           |
| 2              | 50.0            |
| 3              | 25.0            |
| 4              | 12.5            |
| 5              | 6.2             |
| 6              | 3.1             |
| 7              | 1.5             |

When the fairness algorithm is disabled, DMA access is granted based solely on the priority level; no bus bandwidth guarantees are made.

#### 4.4.4 Transaction Modes Supported

The flexible configuration of each DMA channel and the ability to chain multiple channels allow the creation of both simple and complex use cases. General use cases include, but are not limited to:

#### 4.4.4.1 Simple DMA

In a simple DMA case, a single TD transfers data between a source and sink (peripherals or memory location). The basic timing diagrams of DMA read and write cycles shown in Figure 4-1. For more description on other transfer modes, refer to the Technical Reference Manual.

## Figure 4-1. DMA Timing Diagram



Basic DMA Read Transfer without wait states

## 4.4.4.2 Auto Repeat DMA

Auto repeat DMA is typically used when a static pattern is repetitively read from system memory and written to a peripheral. This is done with a single TD that chains to itself.

#### 4.4.4.3 Ping Pong DMA

A ping pong DMA case uses double buffering to allow one buffer to be filled by one client while another client is consuming the



data previously received in the other buffer. In its simplest form, this is done by chaining two TDs together so that each TD calls the opposite TD when complete.

#### 4.4.4.4 Circular DMA

Circular DMA is similar to ping pong DMA except it contains more than two buffers. In this case there are multiple TDs; after the last TD is complete it chains back to the first TD.



Figure 6-5. Power Mode Transitions



## 6.2.1.1 Active Mode

Active mode is the primary operating mode of the device. When in active mode, the active configuration template bits control which available resources are enabled or disabled. When a resource is disabled, the digital clocks are gated, analog bias currents are disabled, and leakage currents are reduced as appropriate. User firmware can dynamically control subsystem power by setting and clearing bits in the active configuration template. The CPU can disable itself, in which case the CPU is automatically reenabled at the next wakeup event.

When a wakeup event occurs, the global mode is always returned to active, and the CPU is automatically enabled, regardless of its template settings. Active mode is the default global power mode upon boot.

#### 6.2.1.2 Alternate Active Mode

Alternate Active mode is very similar to Active mode. In alternate active mode, fewer subsystems are enabled, to reduce power consumption. One possible configuration is to turn off the CPU and flash, and run peripherals at full speed.

#### 6.2.1.3 Sleep Mode

Sleep mode reduces power consumption when a resume time of 15  $\mu$ s is acceptable. The wake time is used to ensure that the regulator outputs are stable enough to directly enter active mode.

## 6.2.1.4 Hibernate Mode

In hibernate mode nearly all of the internal functions are disabled. Internal voltages are reduced to the minimal level to keep vital systems alive. Configuration state is preserved in hibernate mode and SRAM memory is retained. GPIOs configured as digital outputs maintain their previous values and external GPIO pin interrupt settings are preserved. The device can only return from hibernate mode in response to an external I/O interrupt. The resume time from hibernate mode is less than 100 µs.

To achieve an extremely low current, the hibernate regulator has limited capacity. This limits the frequency of any signal present on the input pins - no GPIO should toggle at a rate greater than 10 kHz while in hibernate mode. If pins must be toggled at a high rate while in a low power mode, use sleep mode instead.

## 6.2.1.5 Wakeup Events

Wakeup events are configurable and can come from an interrupt or device reset. A wakeup event restores the system to active mode. Firmware enabled interrupt sources include internally generated interrupts, power supervisor, central timewheel, and I/O interrupts. Internal interrupt sources can come from a variety of peripherals, such as analog comparators and UDBs. The central timewheel provides periodic interrupts to allow the system to wake up, poll peripherals, or perform real-time functions. Reset event sources include the external reset I/O pin (XRES), WDT, and precision reset (PRES).

#### 6.2.2 Boost Converter

Applications that use a supply voltage of less than 1.71 V, such as solar panels or single cell battery supplies, may use the on-chip boost converter to generate a minimum of 1.8 V supply voltage. The boost converter may also be used in any system that requires a higher operating voltage than the supply provides such as driving 5.0 V LCD glass in a 3.3 V system. With the addition of an inductor, Schottky diode, and capacitors, it produces a selectable output voltage sourcing enough current to operate the PSoC and other on-board components.

The boost converter accepts an input voltage  $V_{BAT}$  from 0.5 V to 3.6 V, and can start up with  $V_{BAT}$  as low as 0.5 V. The converter provides a user configurable output voltage of 1.8 to 5.0 V ( $V_{OUT}$ ) in 100 mV increments.  $V_{BAT}$  is typically less than  $V_{OUT}$ ; if  $V_{BAT}$  is greater than or equal to  $V_{OUT}$ , then  $V_{OUT}$  will be slightly less than  $V_{BAT}$  due to resistive losses in the boost converter. The block can deliver up to 50 mA ( $I_{BOOST}$ ) depending on configuration to both the PSoC device and external components. The sum of all current sinks in the design including the PSoC device, PSoC I/O pin loads, and external component loads must be less than the  $I_{BOOST}$  specified maximum current.

Four pins are associated with the boost converter: VBAT, VSSB, VBOOST, and IND. The boosted output voltage is sensed at the VBOOST pin and must be connected directly to the chip's supply inputs; VDDA, VDDD, and VDDIO if used to power the PSoC device.

The boost converter requires four components in addition to those required in a non-boost design, as shown in Figure 6-6 on page 34. A 22  $\mu$ F capacitor (C<sub>BAT</sub>) is required close to the VBAT pin to provide local bulk storage of the battery voltage and provide regulator stability. A diode between the battery and VBAT pin should not be used for reverse polarity protection because the diodes forward voltage drop reduces the V<sub>BAT</sub> voltage. Between the VBAT and IND pins, an inductor of  $4.7 \ \mu$ H, 10  $\mu$ H, or 22 µH is required. The inductor value can be optimized to increase the boost converter efficiency based on input voltage, output voltage, temperature, and current. Inductor size is determined by following the design guidance in this chapter and electrical specifications. The inductor must be placed within 1 cm of the VBAT and IND pins and have a minimum saturation current of 750 mA. Between the IND and VBOOST pins a Schottky diode must be placed within 1 cm of the pins. The Schottky diode shall have a forward current rating of at least 1.0 A and a reverse voltage of at least 20 V. A 22 µF bulk capacitor (CBOOST) must be connected close to VBOOST to provide regulator output stability. It is important to sum the total capacitance connected to the VBOOST pin and ensure the maximum C<sub>BOOST</sub> specification is not exceeded. All capacitors





#### 7.1.3 Example System Function Components

The following is a sample of the system function components available in PSoC Creator for the CY8C36 family. The exact amount of hardware resources (UDBs, DFB taps, SC/CT blocks, routing, RAM, flash) used by a component varies with the features selected in PSoC Creator for the component.

- CapSense
- LCD Drive
- LCD Control
- Filters

7.1.4 Designing with PSoC Creator

#### 7.1.4.1 More Than a Typical IDE

A successful design tool allows for the rapid development and deployment of both simple and complex designs. It reduces or eliminates any learning curve. It makes the integration of a new design into the production stream straightforward.

PSoC Creator is that design tool.

PSoC Creator is a full featured Integrated Development Environment (IDE) for hardware and software design. It is optimized specifically for PSoC devices and combines a modern, powerful software development platform with a sophisticated graphical design tool. This unique combination of tools makes PSoC Creator the most flexible embedded design platform available.

Graphical design entry simplifies the task of configuring a particular part. You can select the required functionality from an extensive catalog of components and place it in your design. All components are parameterized and have an editor dialog that allows you to tailor functionality to your needs.

PSoC Creator automatically configures clocks and routes the I/O to the selected pins and then generates APIs to give the application complete control over the hardware. Changing the PSoC device configuration is as simple as adding a new component, setting its parameters, and rebuilding the project.

At any stage of development you are free to change the hardware configuration and even the target processor. To retarget your application (hardware and software) to new devices, even from 8- to 32-bit families, just select the new device and rebuild.

You also have the ability to change the C compiler and evaluate an alternative. Components are designed for portability and are validated against all devices, from all families, and against all supported tool chains. Switching compilers is as easy as editing the from the project options and rebuilding the application with no errors from the generated APIs or boot code.

#### 7.1.4.2 Component Catalog

The component catalog is a repository of reusable design elements that select device functionality and customize your PSoC device. It is populated with an impressive selection of content; from simple primitives such as logic gates and device registers, through the digital timers, counters and PWMs, plus analog components such as ADC, DACs, and filters, and communication protocols, such as I<sup>2</sup>C, USB, and CAN. See Example Peripherals on page 44 for more details about available peripherals. All content is fully characterized and carefully documented in data sheets with code examples, AC/DC specifications, and user code ready APIs.

#### 7.1.4.3 Design Reuse

The symbol editor gives you the ability to develop reusable components that can significantly reduce future design time. Just draw a symbol and associate that symbol with your proven design. PSoC Creator allows for the placement of the new symbol anywhere in the component catalog along with the content provided by Cypress. You can then reuse your content as many times as you want, and in any number of projects, without ever having to revisit the details of the implementation.

#### 7.1.4.4 Software Development

Anchoring the tool is a modern, highly customizable user interface. It includes project management and integrated editors for C and assembler source code, as well the design entry tools.

Project build control leverages compiler technology from top commercial vendors such as ARM<sup>®</sup> Limited, Keil<sup>™</sup>, and CodeSourcery (GNU). Free versions of Keil C51 and GNU C Compiler (GCC) for ARM, with no restrictions on code size or end product distribution, are included with the tool distribution. Upgrading to more optimizing compilers is a snap with support for the professional Keil C51 product and ARM RealView<sup>™</sup> compiler.

#### 7.1.4.5 Nonintrusive Debugging

With JTAG (4-wire) and SWD (2-wire) debug connectivity available on all devices, the PSoC Creator debugger offers full control over the target device with minimum intrusion. Breakpoints and code execution commands are all readily available from toolbar buttons and an impressive lineup of windows—register, locals, watch, call stack, memory and peripherals—make for an unparalleled level of visibility into the system.

PSoC Creator contains all the tools necessary to complete a design, and then to maintain and extend that design for years to come. All steps of the design flow are carefully integrated and optimized for ease-of-use and to maximize productivity.



## 7.3 UDB Array Description

Figure 7-7 shows an example of a 16-UDB array. In addition to the array core, there are a DSI routing interfaces at the top and bottom of the array. Other interfaces that are not explicitly shown include the system interfaces for bus and clock distribution. The UDB array includes multiple horizontal and vertical routing channels each comprised of 96 wires. The wire connections to UDBs, at horizontal/vertical intersection and at the DSI interface are highly permutable providing efficient automatic routing in PSoC Creator. Additionally the routing allows wire by wire segmentation along the vertical and horizontal routing to further increase routing flexibility and capability.

#### Figure 7-7. Digital System Interface Structure



#### 7.3.1 UDB Array Programmable Resources

Figure 7-8 shows an example of how functions are mapped into a bank of 16 UDBs. The primary programmable resources of the UDB are two PLDs, one datapath and one status/control register. These resources are allocated independently, because they have independently selectable clocks, and therefore unused blocks are allocated to other unrelated functions.

An example of this is the 8-bit Timer in the upper left corner of the array. This function only requires one datapath in the UDB, and therefore the PLD resources may be allocated to another function. A function such as a Quadrature Decoder may require more PLD logic than one UDB can supply and in this case can utilize the unused PLD blocks in the 8-bit Timer UDB. Programmable resources in the UDB array are generally homogeneous so functions can be mapped to arbitrary boundaries in the array.



Figure 7-8. Function Mapping Example in a Bank of UDBs

## 7.4 DSI Routing Interface Description

The DSI routing interface is a continuation of the horizontal and vertical routing channels at the top and bottom of the UDB array core. It provides general purpose programmable routing between device peripherals, including UDBs, I/Os, analog peripherals, interrupts, DMA and fixed function peripherals.

Figure 7-9 illustrates the concept of the digital system interconnect, which connects the UDB array routing matrix with other device peripherals. Any digital core or fixed function peripheral that needs programmable routing is connected to this interface.

Signals in this category include:

- Interrupt requests from all digital peripherals in the system.
- DMA requests from all digital peripherals in the system.
- Digital peripheral data signals that need flexible routing to I/Os.
- Digital peripheral data signals that need connections to UDBs.
- Connections to the interrupt and DMA controllers.
- Connection to I/O pins.
- Connection to analog system digital signals.



## 8.3.2 LUT

The CY8C36 family of devices contains four LUTs. The LUT is a two input, one output lookup table that is driven by any one or two of the comparators in the chip. The output of any LUT is routed to the digital system interface of the UDB array. From the digital system interface of the UDB array, these signals can be connected to UDBs, DMA controller, I/O, or the interrupt controller.

The LUT control word written to a register sets the logic function on the output. The available LUT functions and the associated control word is shown in Table 8-2.

#### Table 8-2. LUT Function vs. Program Word and Inputs

| Control Word | Output (A and B are LUT inputs) |
|--------------|---------------------------------|
| 0000b        | FALSE ('0')                     |
| 0001b        | A AND B                         |
| 0010b        | A AND (NOT B)                   |
| 0011b        | A                               |
| 0100b        | (NOT A) AND B                   |
| 0101b        | В                               |
| 0110b        | A XOR B                         |
| 0111b        | A OR B                          |
| 1000b        | A NOR B                         |
| 1001b        | A XNOR B                        |
| 1010b        | NOT B                           |
| 1011b        | A OR (NOT B)                    |
| 1100b        | NOT A                           |
| 1101b        | (NOT A) OR B                    |
| 1110b        | A NAND B                        |
| 1111b        | <b>TRUE</b> ('1')               |

## 8.4 Opamps

The CY8C36 family of devices contain up to four general purpose opamps in a device.

#### Figure 8-6. Opamp



The opamp is uncommitted and can be configured as a gain stage or voltage follower, or output buffer on external or internal signals.

See Figure 8-7. In any configuration, the input and output signals can all be connected to the internal global signals and monitored with an ADC, or comparator. The configurations are implemented with switches between the signals and GPIO pins.

#### Figure 8-7. Opamp Configurations



The opamp has three speed modes, slow, medium, and fast. The slow mode consumes the least amount of quiescent power and the fast mode consumes the most power. The inputs are able to swing rail-to-rail. The output swing is capable of rail-to-rail operation at low current output, within 50 mV of the rails. When driving high current loads (about 25 mA) the output voltage may only get within 500 mV of the rails.

#### 8.5 Programmable SC/CT Blocks

The CY8C36 family of devices contains up to four switched capacitor/continuous time (SC/CT) blocks in a device. Each switched capacitor/continuous time block is built around a single rail-to-rail high bandwidth opamp.

Switched capacitor is a circuit design technique that uses capacitors plus switches instead of resistors to create analog functions. These circuits work by moving charge between capacitors by opening and closing different switches. Nonoverlapping in phase clock signals control the switches, so that not all switches are ON simultaneously.

The PSoC Creator tool offers a user friendly interface, which allows you to easily program the SC/CT blocks. Switch control and clock phase control configuration is done by PSoC Creator so users only need to determine the application use parameters such as gain, amplifier polarity,  $V_{\text{REF}}$  connection, and so on.



## 8.9 DAC

The CY8C36 parts contain up to four Digital to Analog Convertors (DACs). Each DAC is 8-bit and can be configured for either voltage or current output. The DACs support CapSense, power supply regulation, and waveform generation. Each DAC has the following features:

- Adjustable voltage or current output in 255 steps
- Programmable step size (range selection)
- Eight bits of calibration to correct ± 25% of gain error

- Source and sink option for current output
- High and low speed / power modes
- 8 Msps conversion rate for current output
- 1 Msps conversion rate for voltage output
- Monotonic in nature
- Data and strobe inputs can be provided by the CPU or DMA, or routed directly from the DSI
- Dedicated low-resistance output pin for high-current mode

#### Figure 8-11. DAC Block Diagram



#### 8.9.1 Current DAC

The current DAC (IDAC) can be configured for the ranges 0 to 31.875  $\mu$ A, 0 to 255  $\mu$ A, and 0 to 2.04 mA. The IDAC can be configured to source or sink current.

## 8.9.2 Voltage DAC

For the voltage DAC (VDAC), the current DAC output is routed through resistors. The two ranges available for the VDAC are 0 to 1.02 V and 0 to 4.08 V. In voltage mode any load connected to the output of a DAC should be purely capacitive (the output of the VDAC is not buffered).

#### 8.10 Up/Down Mixer

In continuous time mode, the SC/CT block components are used to build an up or down mixer. Any mixing application contains an input signal frequency and a local oscillator frequency. The polarity of the clock, Fclk, switches the amplifier between inverting or noninverting gain. The output is the product of the input and the switching function from the local oscillator, with frequency components at the local oscillator plus and minus the signal frequency (Fclk + Fin and Fclk – Fin) and reduced-level frequency components at odd integer multiples of the local oscillator frequency. The local oscillator frequency is provided by the selected clock source for the mixer.

Continuous time up and down mixing works for applications with input signals and local oscillator frequencies up to 1 MHz.

#### Figure 8-12. Mixer Configuration





## 9.3 Debug Features

Using the JTAG or SWD interface, the CY8C36 supports the following debug features:

- Halt and single-step the CPU
- View and change CPU and peripheral registers, and RAM addresses
- Eight program address breakpoints
- One memory access breakpoint—break on reading or writing any memory address and data value
- Break on a sequence of breakpoints (non recursive)
- Debugging at the full speed of the CPU
- Compatible with PSoC Creator and MiniProg3 programmer and debugger
- Standard JTAG programming and debugging interfaces make CY8C36 compatible with other popular third-party tools (for example, ARM / Keil)

## 9.4 Trace Features

The CY8C36 supports the following trace features when using JTAG or SWD:

- Trace the 8051 program counter (PC), accumulator register (ACC), and one SFR / 8051 core RAM register
- Trace depth up to 1000 instructions if all registers are traced, or 2000 instructions if only the PC is traced (on devices that include trace memory)
- Program address trigger to start tracing
- Trace windowing, that is, only trace when the PC is within a given range
- Two modes for handling trace buffer full: continuous (overwriting the oldest trace data) or break when trace buffer is full

## 9.5 Single Wire Viewer Interface

The SWV interface is closely associated with SWD but can also be used independently. SWV data is output on the JTAG interface's TDO pin. If using SWV, you must configure the device for SWD, not JTAG. SWV is not supported with the JTAG interface.

SWV is ideal for application debug where it is helpful for the firmware to output data similar to 'printf' debugging on PCs. The SWV is ideal for data monitoring, because it requires only a single pin and can output data in standard UART format or Manchester encoded format. For example, it can be used to tune a PID control loop in which the output and graphing of the three error terms greatly simplifies coefficient tuning.

The following features are supported in SWV:

- 32 virtual channels, each 32 bits long
- Simple, efficient packing and serializing protocol
- Supports standard UART format (N81)

## 9.6 Programming Features

The JTAG and SWD interfaces provide full programming support. The entire device can be erased, programmed, and verified. You can increase flash protection levels to protect firmware IP. Flash protection can only be reset after a full device erase. Individual flash blocks can be erased, programmed, and verified, if block security settings permit.

## 9.7 Device Security

PSoC 3 offers an advanced security feature called device security, which permanently disables all test, programming, and debug ports, protecting your application from external access. The device security is activated by programming a 32-bit key (0×50536F43) to a Write Once Latch (WOL).

The WOL is a type of nonvolatile latch (NVL). The cell itself is an NVL with additional logic wrapped around it. Each WOL device contains four bytes (32 bits) of data. The wrapper outputs a '1' if a super-majority (28 of 32) of its bits match a pre-determined pattern (0×50536F43); it outputs a '0' if this majority is not reached. When the output is 1, the Write Once NV latch locks the part out of Debug and Test modes; it also permanently gates off the ability to erase or alter the contents of the latch. Matching all bits is intentionally not required, so that single (or few) bit failures do not deassert the WOL output. The state of the NVL bits after wafer processing is truly random with no tendency toward 1 or 0.

The WOL only locks the part after the correct 32-bit key (0×50536F43) is loaded into the NVL's volatile memory, programmed into the NVL's nonvolatile cells, and the part is reset. The output of the WOL is only sampled on reset and used to disable the access. This precaution prevents anyone from reading, erasing, or altering the contents of the internal memory.

The user can write the key into the WOL to lock out external access only if no flash protection is set (see "Flash Security" on page 23). However, after setting the values in the WOL, a user still has access to the part until it is reset. Therefore, a user can write the key into the WOL, program the flash protection data, and then reset the part to lock it.

If the device is protected with a WOL setting, Cypress cannot perform failure analysis and, therefore, cannot accept RMAs from customers. The WOL can be read out through the SWD port to electrically identify protected parts. The user can write the key in WOL to lock out external access only if no flash protection is set. For more information on how to take full advantage of the security features in PSoC see the PSoC 3 TRM.

#### Disclaimer

Note the following details of the flash code protection features on Cypress devices.

Cypress products meet the specifications contained in their particular Cypress data sheets. Cypress believes that its family of products is one of the most secure families of its kind on the market today, regardless of how they are used. There may be methods, unknown to Cypress, that can breach the code protection features. Any of these methods, to our knowledge, would be dishonest and possibly illegal. Neither Cypress nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Cypress is willing to work with the customer who is concerned about the integrity of their code. Code protection is constantly evolving. We at Cypress are committed to continuously improving the code protection features of our products.



## 9.8 CSP Package Bootloader

A factory-installed bootloader program is included in all devices with CSP packages. The bootloader is compatible with PSoC Creator 3.0 bootloadable project files and has the following features:

- I<sup>2</sup>C-based
- SCLK and SDAT available at P1[6] and P1[7], respectively
- External pull-up resistors required
- I<sup>2</sup>C slave, address 4, data rate = 100 kbps
- Single application
- Wait two seconds for bootload command
- Other bootloader options are as set by the PSoC Creator 3.0 Bootloader Component default
- Occupies the bottom 9K of flash

For more information on this bootloader, see the following Cypress application notes:

- AN89611 PSoC<sup>®</sup> 3 AND PSoC 5LP Getting Started With Chip Scale Packages (CSP)
- AN73854 PSoC 3 and PSoC 5 LP Introduction to Bootloaders
- AN60317 PSoC 3 and PSoC 5 LP I<sup>2</sup>C Bootloader

Note that a PSOC Creator bootloadable project must be associated with .hex and .elf files for a bootloader project that is configured for the target device. Bootloader .hex and .elf files can be found at www.cypress.com/go/PSoC3datasheet.

The factory-installed bootloader can be overwritten using JTAG or SWD programming.



# **10. Development Support**

The CY8C36 family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit psoc.cypress.com/getting-started to find out more.

## 10.1 Documentation

A suite of documentation, supports the CY8C36 family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

**Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more.

**Component data sheets**: The flexibility of PSoC allows the creation of new peripherals (components) long after the device has gone into production. Component data sheets provide all of the information needed to select and use a particular component, including a functional description, API documentation, example code, and AC/DC specifications.

Application Notes: PSoC application notes discuss a particular application of PSoC in depth; examples include brushless DC motor control and on-chip filtering. Application notes often include example projects in addition to the application note document.

**Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers.

#### 10.2 Online

In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week.

#### 10.3 Tools

With industry standard cores, programming, and debugging interfaces, the CY8C36 family is part of a development tool ecosystem. Visit us at www.cypress.com/go/psoccreator for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits.



Figure 11-17. SIO Output High Voltage and Current, Unregulated Mode



Figure 11-19. SIO Output High Voltage and Current, Regulated Mode



Table 11-12. SIO AC Specifications

| Parameter | Description                                            | Conditions                               | Min | Тур | Max | Units |
|-----------|--------------------------------------------------------|------------------------------------------|-----|-----|-----|-------|
| TriseF    | Rise time in Fast Strong Mode (90/10%) <sup>[48]</sup> | Cload = 25 pF, V <sub>DDIO</sub> = 3.3 V | -   | -   | 12  | ns    |
| TfallF    | Fall time in Fast Strong Mode (90/10%) <sup>[48]</sup> | Cload = 25 pF, V <sub>DDIO</sub> = 3.3 V | -   | -   | 12  | ns    |
| TriseS    | Rise time in Slow Strong Mode (90/10%) <sup>[48]</sup> | Cload = 25 pF, V <sub>DDIO</sub> = 3.0 V | -   | -   | 75  | ns    |
| TfallS    | Fall time in Slow Strong Mode (90/10%) <sup>[48]</sup> | Cload = 25 pF, V <sub>DDIO</sub> = 3.0 V | -   | _   | 60  | ns    |

Note 48. Based on device characterization (Not production tested).



Figure 11-18. SIO Output Low Voltage and Current, Unregulated Mode



## 11.4.4 XRES

## Table 11-17. XRES DC Specifications

| Parameter       | Description                                                   | Conditions | Min                   | Тур | Max                   | Units |
|-----------------|---------------------------------------------------------------|------------|-----------------------|-----|-----------------------|-------|
| V <sub>IH</sub> | Input voltage high threshold                                  |            | $0.7 \times V_{DDIO}$ | -   | -                     | V     |
| V <sub>IL</sub> | Input voltage low threshold                                   |            | -                     | -   | $0.3 \times V_{DDIO}$ | V     |
| Rpullup         | Pull-up resistor                                              |            | 3.5                   | 5.6 | 8.5                   | kΩ    |
| C <sub>IN</sub> | Input capacitance <sup>[50]</sup>                             |            | -                     | 3   | -                     | pF    |
| V <sub>H</sub>  | Input voltage hysteresis<br>(Schmitt–Trigger) <sup>[50]</sup> |            | -                     | 100 | -                     | mV    |
| Idiode          | Current through protection diode to $V_{DDIO}$ and $V_{SSIO}$ |            | -                     | -   | 100                   | μA    |

## Table 11-18. XRES AC Specifications

| Parameter          | Description       | Conditions | Min | Тур | Max | Units |
|--------------------|-------------------|------------|-----|-----|-----|-------|
| T <sub>RESET</sub> | Reset pulse width |            | 1   | -   | -   | μs    |

## 11.5 Analog Peripherals

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

## 11.5.1 Opamp

### Table 11-19. Opamp DC Specifications

| Parameter         | Description                                 | Conditions                                                                                               | Min                     | Тур  | Max                     | Units |
|-------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|------|-------------------------|-------|
| V <sub>IOFF</sub> | Input offset voltage                        |                                                                                                          | -                       | -    | 2                       | mV    |
| V <sub>OS</sub>   | Input offset voltage                        |                                                                                                          | _                       |      | 2.5                     | mV    |
|                   |                                             | Operating temperature –40 °C to 70 °C                                                                    | _                       | I    | 2                       | mV    |
| TCV <sub>OS</sub> | Input offset voltage drift with temperature | Power mode = high                                                                                        | -                       | -    | ±30                     | µV/°C |
| Ge1               | Gain error, unity gain buffer mode          | Rload = 1 k $\Omega$                                                                                     | -                       | -    | ±0.1                    | %     |
| C <sub>IN</sub>   | Input capacitance                           | Routing from pin                                                                                         | -                       | -    | 18                      | pF    |
| V <sub>O</sub>    | Output voltage range                        | 1 mA, source or sink, power mode<br>= high                                                               | V <sub>SSA</sub> + 0.05 | -    | V <sub>DDA</sub> – 0.05 | V     |
| I <sub>OUT</sub>  | Output current capability, source or sink   | $V_{SSA}$ + 500 mV $\leq$ Vout $\leq$ V <sub>DDA</sub><br>-500 mV, V <sub>DDA</sub> > 2.7 V              | 25                      | -    | -                       | mA    |
|                   |                                             | $V_{SSA}$ + 500 mV $\leq$ Vout $\leq$ V <sub>DDA</sub><br>-500 mV, 1.7 V = V <sub>DDA</sub> $\leq$ 2.7 V | 16                      | Ι    | -                       | mA    |
| I <sub>DD</sub>   | Quiescent current                           | Power mode = min                                                                                         | -                       | 250  | 400                     | uA    |
|                   |                                             | Power mode = low                                                                                         | -                       | 250  | 400                     | uA    |
|                   |                                             | Power mode = med                                                                                         | -                       | 330  | 950                     | uA    |
|                   |                                             | Power mode = high                                                                                        | -                       | 1000 | 2500                    | uA    |
| CMRR              | Common mode rejection ratio                 |                                                                                                          | 80                      | -    | -                       | dB    |
| PSRR              | Power supply rejection ratio                | $V_{DDA} \ge 2.7 V$                                                                                      | 85                      | -    | -                       | dB    |
|                   |                                             | V <sub>DDA</sub> < 2.7 V                                                                                 | 70                      | -    | -                       | dB    |
| I <sub>IB</sub>   | Input bias current <sup>[50]</sup>          | 25 °C                                                                                                    | _                       | 10   | _                       | pА    |

#### Note

50. Based on device characterization (Not production tested).



## Table 11-37. PGA AC Specifications

| Parameter      | Description         | Conditions                                                     | Min | Тур | Max | Units     |
|----------------|---------------------|----------------------------------------------------------------|-----|-----|-----|-----------|
| BW1            | –3 dB bandwidth     | Power mode = high,<br>gain = 1, input = 100 mV<br>peak-to-peak | 6.7 | 8   | -   | MHz       |
| SR1            | Slew rate           | Power mode = high,<br>gain = 1, 20% to 80%                     | 3   | _   | _   | V/µs      |
| e <sub>n</sub> | Input noise density | Power mode = high,<br>V <sub>DDA</sub> = 5 V, at 100 kHz       | -   | 43  | _   | nV/sqrtHz |

# Figure 11-63. Bandwidth vs. Temperature, at Different Gain Settings, Power Mode = High



Figure 11-64. Noise vs. Frequency,  $V_{DDA} = 5 V$ , Power Mode = High



#### 11.5.11 Temperature Sensor

## Table 11-38. Temperature Sensor Specifications

| Parameter | Description          | Conditions              | Min | Тур | Max | Units |
|-----------|----------------------|-------------------------|-----|-----|-----|-------|
|           | Temp sensor accuracy | Range: –40 °C to +85 °C | -   | ±5  | 1   | °C    |

#### 11.5.12 LCD Direct Drive

## Table 11-39. LCD Direct Drive DC Specifications

| Parameter           | Description                                                                         | Conditions                                                                                                                                                                                 | Min | Тур                    | Max  | Units |
|---------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|------|-------|
| lcc                 | LCD system operating current                                                        | Device sleep mode with wakeup at 400-Hz rate to refresh LCDs, bus clock = 3 MHz, $V_{DDIO} = V_{DDA} = 3 V$ , 4 commons, 16 segments, 1/4 duty cycle, 50 Hz frame rate, no glass connected | _   | 38                     | -    | μΑ    |
| I <sub>CC SEG</sub> | Current per segment driver                                                          | Strong drive mode                                                                                                                                                                          | -   | 260                    | -    | μA    |
| V <sub>BIAS</sub>   | LCD bias range (V <sub>BIAS</sub> refers to the main output voltage(V0) of LCD DAC) | $V_{DDA} \geq 3~V$ and $V_{DDA} \geq V_{BIAS}$                                                                                                                                             | 2   | -                      | 5    | V     |
|                     | LCD bias step size                                                                  | $V_{DDA} \ge 3 \text{ V} \text{ and } V_{DDA} \ge V_{BIAS}$                                                                                                                                | _   | 9.1 × V <sub>DDA</sub> | -    | mV    |
|                     | LCD capacitance per<br>segment/common driver                                        | Drivers may be combined                                                                                                                                                                    | _   | 500                    | 5000 | pF    |
|                     | Long term segment offset                                                            |                                                                                                                                                                                            | _   | -                      | 20   | mV    |
| I <sub>OUT</sub>    | Output drive current per segment driver)                                            | $V_{DDIO}$ = 5.5V, strong drive mode                                                                                                                                                       | 355 | -                      | 710  | μA    |

#### Table 11-40. LCD Direct Drive AC Specifications

| Parameter        | Description    | Conditions | Min | Тур | Max | Units |
|------------------|----------------|------------|-----|-----|-----|-------|
| f <sub>LCD</sub> | LCD frame rate |            | 10  | 50  | 150 | Hz    |



## 11.6.3 Pulse Width Modulation

The following specifications apply to the Timer/Counter/PWM peripheral, in PWM mode. PWM components can also be implemented in UDBs; for more information, see the PWM component data sheet in PSoC Creator.

## Table 11-45. PWM DC Specifications

| Parameter | Description               | Conditions                                  | Min | Тур | Max | Units |
|-----------|---------------------------|---------------------------------------------|-----|-----|-----|-------|
|           | Block current consumption | 16-bit PWM, at listed input clock frequency | -   | _   | -   | μA    |
|           | 3 MHz                     |                                             | -   | 15  | -   | μA    |
|           | 12 MHz                    |                                             | -   | 60  | -   | μA    |
|           | 48 MHz                    |                                             | _   | 260 | -   | μA    |
|           | 67 MHz                    |                                             | _   | 350 | _   | μA    |

#### Table 11-46. Pulse Width Modulation (PWM) AC Specifications

| Parameter | Description                   | Conditions | Min | Тур | Max   | Units |
|-----------|-------------------------------|------------|-----|-----|-------|-------|
|           | Operating frequency           |            | DC  | -   | 67.01 | MHz   |
|           | Pulse width                   |            | 15  | -   | -     | ns    |
|           | Pulse width (external)        |            | 30  | _   | _     | ns    |
|           | Kill pulse width              |            | 15  | -   | -     | ns    |
|           | Kill pulse width (external)   |            | 30  | -   | -     | ns    |
|           | Enable pulse width            |            | 15  | -   | -     | ns    |
|           | Enable pulse width (external) |            | 30  | -   | -     | ns    |
|           | Reset pulse width             |            | 15  | _   | -     | ns    |
|           | Reset pulse width (external)  |            | 30  | -   | -     | ns    |

# 11.6.4 P<sup>2</sup>C

## Table 11-47. Fixed I<sup>2</sup>C DC Specifications

| Parameter | Description               | Conditions                       | Min | Тур | Max | Units |
|-----------|---------------------------|----------------------------------|-----|-----|-----|-------|
|           | Block current consumption | Enabled, configured for 100 kbps | _   | -   | 250 | μA    |
|           |                           | Enabled, configured for 400 kbps | _   | -   | 260 | μA    |
|           |                           | Wake from sleep mode             | _   | _   | 30  | μA    |

## Table 11-48. Fixed I<sup>2</sup>C AC Specifications

| Parameter | Description | Conditions | Min | Тур | Max | Units |
|-----------|-------------|------------|-----|-----|-----|-------|
|           | Bit rate    |            | -   | -   | 1   | Mbps  |

11.6.5 Controller Area Network

## Table 11-49. CAN DC Specifications<sup>[65]</sup>

| Parameter       | Description               | Conditions | Min | Тур | Max | Units |
|-----------------|---------------------------|------------|-----|-----|-----|-------|
| I <sub>DD</sub> | Block current consumption |            | _   | -   | 200 | μA    |

## Table 11-50. CAN AC Specifications<sup>[65]</sup>

| Parameter | Description | Conditions          | Min | Тур | Max | Units |
|-----------|-------------|---------------------|-----|-----|-----|-------|
|           | Bit rate    | Minimum 8 MHz clock | _   | _   | 1   | Mbit  |

Note

65. Refer to ISO 11898 specification for details.



## 11.6.6 Digital Filter Block

## Table 11-51. DFB DC Specifications

| Parameter | Description           | Conditions                     | Min | Тур  | Max  | Units |
|-----------|-----------------------|--------------------------------|-----|------|------|-------|
|           | DFB operating current | 64-tap FIR at F <sub>DFB</sub> |     |      |      |       |
|           |                       | 500 kHz (6.7 ksps)             | -   | 0.16 | 0.27 | mA    |
|           |                       | 1 MHz (13.4 ksps)              | -   | 0.33 | 0.53 | mA    |
|           |                       | 10 MHz (134 ksps)              | -   | 3.3  | 5.3  | mA    |
|           |                       | 48 MHz (644 ksps)              | -   | 15.7 | 25.5 | mA    |
|           |                       | 67 MHz (900 ksps)              | -   | 21.8 | 35.6 | mA    |

## Table 11-52. DFB AC Specifications

| Parameter        | Description             | Conditions | Min | Тур | Max   | Units |
|------------------|-------------------------|------------|-----|-----|-------|-------|
| F <sub>DFB</sub> | DFB operating frequency |            | DC  | -   | 67.01 | MHz   |

#### 11.6.7 USB

## Table 11-53. USB DC Specifications

| Parameter            | Description                                         | Conditions                                                                                          | Min  | Тур | Max  | Units |
|----------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|-----|------|-------|
| V <sub>USB_5</sub>   | Device supply (V <sub>DDD</sub> ) for USB operation | USB configured, USB regulator<br>enabled                                                            | 4.35 | _   | 5.25 | V     |
| V <sub>USB_3.3</sub> |                                                     | USB configured, USB regulator bypassed                                                              | 3.15 | _   | 3.6  | V     |
| V <sub>USB_3</sub>   |                                                     | USB configured, USB regulator bypassed <sup>[66]</sup>                                              | 2.85 | _   | 3.6  | V     |
| IUSB_Configured      | Device supply current in device                     | V <sub>DDD</sub> = 5 V, F <sub>CPU</sub> = 1.5 MHz                                                  | _    | 10  | -    | mA    |
|                      | active mode, bus clock and IMO = 24 MHz             | V <sub>DDD</sub> = 3.3 V, F <sub>CPU</sub> = 1.5 MHz                                                | -    | 8   | _    | mA    |
| IUSB_Suspended       | Device supply current in device sleep mode          | V <sub>DDD</sub> = 5 V, connected to USB<br>host, PICU configured to wake on<br>USB resume signal   | -    | 0.5 | -    | mA    |
|                      |                                                     | V <sub>DDD</sub> = 5 V, disconnected from<br>USB host                                               | -    | 0.3 | -    | mA    |
|                      |                                                     | V <sub>DDD</sub> = 3.3 V, connected to USB<br>host, PICU configured to wake on<br>USB resume signal | -    | 0.5 | -    | mA    |
|                      |                                                     | V <sub>DDD</sub> = 3.3 V, disconnected from<br>USB host                                             | -    | 0.3 | _    | mA    |





Figure 13-1. 48-pin (300 mil) SSOP Package Outline







# <u>NOTES</u>:

- 1. 🗱 HATCH AREA IS SOLDERABLE EXPOSED METAL.
- 2. REFERENCE JEDEC#: MO-220
- 3. PACKAGE WEIGHT: REFER TO PMDD SPEC.
- 4. ALL DIMENSIONS ARE IN MM [MIN/MAX]
- 5. PACKAGE CODE

| PART # | DESCRIPTION |
|--------|-------------|
| LT48D  | LEAD FREE   |





Figure 13-5. WLCSP Package (4.25 × 4.98 × 0.60 mm)



|          | on Title: PSo<br>t Number: 0 |                    | 6 Family Da        | atasheet Programmable System-on-Chip (PSoC <sup>®</sup> ) (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|------------------------------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision | ECN                          | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *M       | 3464258                      | 12/14/2011         | MKEA               | Updated Analog Global specs<br>Updated IDAC range<br>Updated IDAC range<br>Updated TIA section<br>Modified VDDIO description in Section 3<br>Added note on Sleep and Hibernate modes in the Power Modes section<br>Updated Boost Converter section<br>Updated conditions for Inductive boost AC specs<br>Added VDAC/IDAC noise graphs and specs<br>Added vDAC/IDAC noise graphs and specs<br>Added pin capacitance specs for ECO pins<br>Removed C <sub>L</sub> from 32 kHz External Crystal DC Specs table.<br>Added reference to AN54439 in Section 6.1.2.2<br>Deleted T_SWDO_hold row from the SWD Interface AC Specifications table<br>Removed Pin 46 connections in "Example Schematic for 100-pin TQFP Part with<br>Power Connections"<br>Updated Active Mode IDD description in Table 11-2.<br>Added I <sub>DDDR</sub> and I <sub>DDAR</sub> specs in Table 11-2.<br>Replaced "total device program time" with T <sub>PROG</sub> in Flash AC specs table<br>Added I <sub>GPIO</sub> , I <sub>SIO</sub> and I <sub>USBIO</sub> specs in Absolute Maximum Ratings<br>Added conditions to I <sub>CC</sub> spec in 32 kHz External Crystal DC Specs table.<br>Updated TCV <sub>OS</sub> value<br>Removed Boost Efficiency vs V <sub>OUT</sub> graph<br>Updated boost graphs<br>Updated USBIO Block diagram; added USBIO drive mode description<br>Updated VSBIO Block diagram<br>Changed max IMO startup time to 12 µs<br>Added note for I <sub>IL</sub> spec in USBIO DC specs table<br>Updated OFIO Block diagram<br>Updated VOItage reference specs<br>Added text explaining power supply ramp up in Section 11-4. |



| Description Title: PSoC <sup>®</sup> 3: CY8C36 Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> ) (continued) Document Number: 001-53413 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision                                                                                                                                                | ECN     | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *Т                                                                                                                                                      | 4188568 | 11/14/2013         | MKEA               | Added SIO Comparator Specifications.<br>Corrected typo in the $V_{REF}$ parameter in the Voltage Reference Specifications.<br>Added CSP information in Packaging and Ordering Information sections.<br>Updated delta-sigma $V_{OS}$ spec conditions.                                                                                                                                                                                                                          |
| *U                                                                                                                                                      | 4385782 | 05/21/2014         | MKEA               | Updated General Description and Features.<br>Added More Information and PSoC Creator sections.<br>Updated 100-pin TQFP package diagram.                                                                                                                                                                                                                                                                                                                                       |
| *V                                                                                                                                                      | 4708125 | 03/31/2015         | MKEA               | Added INL4 and DNL4 specs in VDAC DC Specifications.<br>Updated Figure 6-11.<br>Added second note after Figure 6-4.<br>Added a reference to Fig 6-1 in Section 6.1.1 and Section 6.1.2.<br>Updated Section 6.2.2.<br>Added Section 7.8.1.<br>Updated Boost specifications.                                                                                                                                                                                                    |
| *W                                                                                                                                                      | 4807497 | 06/23/2015         | MKEA               | Added reference to code examples in More Information.<br>Updated typ value of TWRITE from 2 to 10 in EEPROM AC specs table.<br>Changed "Device supply for USB operation" to "Device supply (VDDD) for USB<br>operation" in USB DC Specifications.<br>Clarified power supply sequencing and margin for VDDA and VDDD.<br>Updated Serial Wire Debug Interface with limitations of debugging on Port 15.<br>Updated Section 11.7.5.<br>Updated Delta-sigma ADC DC Specifications |
| *X                                                                                                                                                      | 4932879 | 09/24/2015         | MKEA               | Changed the Regulator Output Capacitor min and max from "-" to 0.9 and 1.1,<br>respectively.<br>Added reference to AN54439 in Section 11.9.3.<br>Added MHz ECO DC specs table.<br>Removed references to IPOR rearm issues in Section 6.3.1.1.<br>Table 6-1: Changed DSI Fmax to 33 MHz.<br>Figure 6-1: Changed External I/O or DSI to 0-33 MHz.<br>Table 11-10: Changed Fgpioin Max to 33 MHz.<br>Table 11-12: Changed Fsioin Max to 33 MHz.                                  |
| *Y                                                                                                                                                      | 5322536 | 06/27/2016         | MKEA               | Updated More Information.<br>Corrected typos in External Electrical Connections.<br>Added links to CAD Libraries in Section 2.                                                                                                                                                                                                                                                                                                                                                |