

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | 8051                                                                        |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 67MHz                                                                       |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, LINbus, SPI, UART/USART, USB                     |
| Peripherals                | CapSense, DMA, LCD, POR, PWM, WDT                                           |
| Number of I/O              | 62                                                                          |
| Program Memory Size        | 64KB (64K x 8)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 2K x 8                                                                      |
| RAM Size                   | 8K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                |
| Data Converters            | A/D 16x12b; D/A 4x8b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 100-LQFP                                                                    |
| Supplier Device Package    | 100-TQFP (14x14)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c3666axi-036t |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1. Architectural Overview

Introducing the CY8C36 family of ultra low-power, flash Programmable System-on-Chip (PSoC<sup>®</sup>) devices, part of a scalable 8-bit PSoC 3 and 32-bit PSoC 5 platform. The CY8C36 family provides configurable blocks of analog, digital, and interconnect circuitry around a CPU subsystem. The combination of a CPU with a flexible analog subsystem, digital subsystem, routing, and I/O enables a high level of integration in a wide variety of consumer, industrial, and medical applications.





Figure 1-1 illustrates the major components of the CY8C36 family. They are:

- 8051 CPU subsystem
- Nonvolatile subsystem
- Programming, debug, and test subsystem
- Inputs and outputs
- Clocking
- Power
- Digital subsystem
- Analog subsystem

PSoC's digital subsystem provides half of its unique configurability. It connects a digital signal from any peripheral to any pin through the digital system interconnect (DSI). It also provides functional flexibility through an array of small, fast, low-power UDBs. PSoC Creator provides a library of prebuilt and tested standard digital peripherals (UART, SPI, LIN, PRS, CRC, timer, counter, PWM, AND, OR, and so on) that are mapped to the UDB array. You can also easily create a digital circuit using boolean primitives by means of graphical design entry. Each UDB contains programmable array logic (PAL)/programmable logic device (PLD) functionality, together with a small state machine engine to support a wide variety of peripherals.





Figure 4-2. Interrupt Processing Timing Diagram

#### Notes

- 1: Interrupt triggered asynchronous to the clock
- 2: The PEND bit is set on next active clock edge to indicate the interrupt arrival
- 3: POST bit is set following the PEND bit
- 4: Interrupt request and the interrupt number sent to CPU core after evaluation priority (Takes 3 clocks)
- 5: ISR address is posted to CPU core for branching
- 6: CPU acknowledges the interrupt request
- 7: ISR address is read by CPU for branching
- 8, 9: PEND and POST bits are cleared respectively after receiving the IRA from core
- 10: IRA bit is cleared after completing the current instruction and starting the instruction execution from ISR location (Takes 7 cycles)
- 11: IRC is set to indicate the completion of ISR, Active int. status is restored with previous status

#### The total interrupt latency (ISR execution)

- = POST + PEND + IRQ + IRA + Completing current instruction and branching
- = 1+1+1+2+7 cycles
- = 12 cycles



## 6.2 Power System

The power system consists of separate analog, digital, and I/O supply pins, labeled VDDA, VDDD, and VDDIO×, respectively. It also includes two internal 1.8 V regulators that provide the digital (VCCD) and analog (VCCA) supplies for the internal core logic. The output pins of the regulators (VCCD and VCCA) and the

VDDIO pins must have capacitors connected as shown in Figure 6-4. The two VCCD pins must be shorted together, with as short a trace as possible, and connected to a  $1-\mu F \pm 10\% \times 5R$  capacitor. The power system also contains a sleep regulator, an  $I^2C$  regulator, and a hibernate regulator.



### Figure 6-4. PSoC Power System

## Notes

- The two VCCD pins must be connected together with as short a trace as possible. A trace under the device is recommended, as shown in Figure 2-8 on page 12.
- It is good practice to check the datasheets for your bypass capacitors, specifically the working voltage and the DC bias specifications. With some capacitors, the actual capacitance can decrease considerably when the DC bias (VDDX or VCCX in Figure 6-4) is a significant percentage of the rated working voltage.
- You can power the device in internally regulated mode, where the voltage applied to the VDDx pins is as high as 5.5 V, and the internal regulators provide the core voltages. In this mode, do not apply power to the VCCx pins, and do not tie the VDDx pins to the VCCx pins.
- You can also power the device in externally regulated mode, that is, by directly powering the VCCD and VCCA pins. In this configuration, the VDDD pins should be shorted to the VCCD pins and the VDDA pin should be shorted to the VCCA pin. The allowed supply range in this configuration is 1.71 V to 1.89 V. After power up in this configuration, the internal regulators are on by default, and should be disabled to reduce power consumption.



| Digital Input Path PRT[x]CTL PRT[x]DBL_SYNC_IN PRT[x]PS Digital System Input                                                                        | Naming Convention<br>'x' = Port Number<br>'y' = Pin Number |     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----|
| PICU[x]INTTYPE[y]  PICU[x]INTSTAT  Pin Interrupt Signal  PICU[x]INTSTAT                                                                             | Input Buffer Disable                                       |     |
| Digital Output Path PRT[x]SLW PRT[x]SYNC_OUT PRT[x]DR Digital System Output PRT[x]DM2 PRT[x]DM1 PRT[x]DM0 Bidirectional Control PRT[x]BIE PRT[x]BIE | Unive Slew Cnti                                            | PIN |
| Analog                                                                                                                                              | Switches                                                   |     |
| PRT[x]LCD_COM_SEG       PRT[x]LCD_EN       LCD Bias Bus                                                                                             | Display<br>Data<br>Logic & MUX                             |     |

# Figure 6-9. GPIO Block Diagram



## 8.3.2 LUT

The CY8C36 family of devices contains four LUTs. The LUT is a two input, one output lookup table that is driven by any one or two of the comparators in the chip. The output of any LUT is routed to the digital system interface of the UDB array. From the digital system interface of the UDB array, these signals can be connected to UDBs, DMA controller, I/O, or the interrupt controller.

The LUT control word written to a register sets the logic function on the output. The available LUT functions and the associated control word is shown in Table 8-2.

#### Table 8-2. LUT Function vs. Program Word and Inputs

| Control Word | Output (A and B are LUT inputs) |
|--------------|---------------------------------|
| 0000b        | <b>FALSE</b> ('0')              |
| 0001b        | A AND B                         |
| 0010b        | A AND (NOT B)                   |
| 0011b        | A                               |
| 0100b        | (NOT A) AND B                   |
| 0101b        | В                               |
| 0110b        | A XOR B                         |
| 0111b        | A OR B                          |
| 1000b        | A NOR B                         |
| 1001b        | A XNOR B                        |
| 1010b        | NOT <b>B</b>                    |
| 1011b        | A OR (NOT B)                    |
| 1100b        | NOT A                           |
| 1101b        | (NOT <b>A</b> ) OR <b>B</b>     |
| 1110b        | A NAND B                        |
| 1111b        | <b>TRUE</b> ('1')               |

## 8.4 Opamps

The CY8C36 family of devices contain up to four general purpose opamps in a device.

#### Figure 8-6. Opamp



The opamp is uncommitted and can be configured as a gain stage or voltage follower, or output buffer on external or internal signals.

See Figure 8-7. In any configuration, the input and output signals can all be connected to the internal global signals and monitored with an ADC, or comparator. The configurations are implemented with switches between the signals and GPIO pins.

#### Figure 8-7. Opamp Configurations



The opamp has three speed modes, slow, medium, and fast. The slow mode consumes the least amount of quiescent power and the fast mode consumes the most power. The inputs are able to swing rail-to-rail. The output swing is capable of rail-to-rail operation at low current output, within 50 mV of the rails. When driving high current loads (about 25 mA) the output voltage may only get within 500 mV of the rails.

#### 8.5 Programmable SC/CT Blocks

The CY8C36 family of devices contains up to four switched capacitor/continuous time (SC/CT) blocks in a device. Each switched capacitor/continuous time block is built around a single rail-to-rail high bandwidth opamp.

Switched capacitor is a circuit design technique that uses capacitors plus switches instead of resistors to create analog functions. These circuits work by moving charge between capacitors by opening and closing different switches. Nonoverlapping in phase clock signals control the switches, so that not all switches are ON simultaneously.

The PSoC Creator tool offers a user friendly interface, which allows you to easily program the SC/CT blocks. Switch control and clock phase control configuration is done by PSoC Creator so users only need to determine the application use parameters such as gain, amplifier polarity,  $V_{\text{REF}}$  connection, and so on.



The same opamps and block interfaces are also connectable to an array of resistors which allows the construction of a variety of continuous time functions.

The opamp and resistor array is programmable to perform various analog functions including

- Naked operational amplifier Continuous mode
- Unity-gain buffer Continuous mode
- Programmable gain amplifier (PGA) Continuous mode
- Transimpedance amplifier (TIA) Continuous mode
- Up/down mixer Continuous mode
- Sample and hold mixer (NRZ S/H) Switched cap mode
- First order analog to digital modulator Switched cap mode

#### 8.5.1 Naked Opamp

The Naked Opamp presents both inputs and the output for connection to internal or external signals. The opamp has a unity gain bandwidth greater than 6.0 MHz and output drive current up to 650  $\mu$ A. This is sufficient for buffering internal signals (such as DAC outputs) and driving external loads greater than 7.5 k $\Omega$ .

#### 8.5.2 Unity Gain

The Unity Gain buffer is a Naked Opamp with the output directly connected to the inverting input for a gain of 1.00. It has a -3 dB bandwidth greater than 6.0 MHz.

#### 8.5.3 PGA

The PGA amplifies an external or internal signal. The PGA can be configured to operate in inverting mode or noninverting mode. The PGA function may be configured for both positive and negative gains as high as 50 and 49 respectively. The gain is adjusted by changing the values of R1 and R2 as illustrated in Figure 8-8 on page 62. The schematic in Figure 8-8 on page 62 shows the configuration and possible resistor settings for the PGA. The gain is switched from inverting and non inverting by changing the shared select value of the both the input muxes. The bandwidth for each gain case is listed in Table 8-3.

#### Table 8-3. Bandwidth

| Gain | Bandwidth |
|------|-----------|
| 1    | 6.0 MHz   |
| 24   | 340 kHz   |
| 48   | 220 kHz   |
| 50   | 215 kHz   |

#### Figure 8-8. PGA Resistor Settings



The PGA is used in applications where the input signal may not be large enough to achieve the desired resolution in the ADC, or dynamic range of another SC/CT block such as a mixer. The gain is adjustable at runtime, including changing the gain of the PGA prior to each ADC sample.

#### 8.5.4 TIA

The Transimpedance Amplifier (TIA) converts an internal or external current to an output voltage. The TIA uses an internal feedback resistor in a continuous time configuration to convert input current to output voltage. For an input current I<sub>in</sub>, the output voltage is V<sub>REF</sub> - I<sub>in</sub> x R<sub>fb</sub>, where V<sub>REF</sub> is the value placed on the non inverting input. The feedback resistor Rfb is programmable between 20 K $\Omega$  and 1 M $\Omega$  through a configuration register. Table 8-4 shows the possible values of Rfb and associated configuration settings.

#### Table 8-4. Feedback Resistor Settings

| Configuration Word | Nominal $R_{fb}(K\Omega)$ |
|--------------------|---------------------------|
| 000b               | 20                        |
| 001b               | 30                        |
| 010b               | 40                        |
| 011b               | 60                        |
| 100b               | 120                       |
| 101b               | 250                       |
| 110b               | 500                       |
| 111b               | 1000                      |

#### Figure 8-9. Continuous Time TIA Schematic



The TIA configuration is used for applications where an external sensor's output is current as a function of some type of stimulus such as temperature, light, magnetic flux etc. In a common application, the voltage DAC output can be connected to the V<sub>REF</sub> TIA input to allow calibration of the external sensor bias current by adjusting the voltage DAC output voltage.

## 8.6 LCD Direct Drive

The PSoC Liquid Crystal Display (LCD) driver system is a highly configurable peripheral designed to allow PSoC to directly drive a broad range of LCD glass. All voltages are generated on chip, eliminating the need for external components. With a high multiplex ratio of up to 1/16, the CY8C36 family LCD driver system can drive a maximum of 736 segments. The PSoC LCD driver module was also designed with the conservative power budget of portable devices in mind, enabling different LCD drive modes and power down modes to conserve power.



# 9.1 JTAG Interface

The IEEE 1149.1 compliant JTAG interface exists on four or five pins (the nTRST pin is optional). The JTAG interface is used for programming the flash memory, debugging, I/O scan chains, and JTAG device chaining.

PSoC 3 has certain timing requirements to be met for entering programming mode through the JTAG interface. Due to these timing requirements, not all standard JTAG programmers, or standard JTAG file formats such as SVF or STAPL, can support

PSoC 3 programming. The list of programmers that support PSoC 3 programming is available at http://www.cypress.com/go/programming.

The JTAG clock frequency can be up to 14 MHz, or 1/3 of the CPU clock frequency for 8 and 16-bit transfers, or 1/5 of the CPU clock frequency for 32-bit transfers. By default, the JTAG pins are enabled on new devices but the JTAG interface can be disabled, allowing these pins to be used as GPIO instead.

#### Figure 9-1. JTAG Interface Connections between PSoC 3 and Programmer



The voltage levels of Host Programmer and the PSoC 3 voltage domains involved in Programming should be same. The Port 1 JTAG pins, XRES pin (XRES\_N or P1[2]) are powered by V<sub>DDI01</sub>. So, V<sub>DDI01</sub> of PSoC 3 should be at same voltage level as host V<sub>DD</sub>. Rest of PSoC 3 voltage domains (V<sub>DDD</sub>, V<sub>DDA</sub>, V<sub>DDI00</sub>, V<sub>DDI02</sub>, V<sub>DDI03</sub>) need not be at the same voltage level as host Programmer.

Vdda must be greater than or equal to all other power supplies (Vddd, Vddio's) in PSoC 3.

For Power cycle mode Programming, XRES pin is not required. But the Host programmer must have the capability to toggle power (Vddd, Vdda, All Vddio's) to PSoC 3. This may typically require external interface circuitry to toggle power which will depend on the programming setup. The power supplies can be brought up in any sequence, however, once stable, VDDA must be greater than or equal to all other supplies.

For JTAG Programming, Device reset can also be done without connecting to the XRES pin or Power cycle mode by using the TMS,TCK,TDI, TDO pins of PSoC 3, and writing to a specific register. But this requires that the DPS setting in NVL is not equal to "Debug Ports Disabled".

<sup>5</sup> By default, PSoC 3 is configured for 4-wire JTAG mode unless user changes the DPS setting. So the TMS pin is unidirectional. But if the DPS setting is changed to non-JTAG mode, the TMS pin in JTAG is bi-directional as the SWD Protocol has to be used for acquiring the PSoC 3 device initially. After switching from SWD to JTAG mode, the TMS pin will be uni-directional. In such a case, unidirectional buffer should not be used on TMS line.

nTRST JTAG pin (P1[5]) cannot be used to reset the JTAG TAP controller during first time programming of PSoC 3 as the default setting is 4-wire JTAG (nTRST disabled). Use the TMS, TCK pins to do a reset of JTAG TAP controller.

If XRES pin is used by host, P1[2] will be configured as XRES by default only for 48-pin devices (without dedicated XRES pin). For devices with dedicated XRES pin, P1[2] is GPIO pin by default. So use P1[2] as Reset pin only for 48-pin devices, but use dedicated XRES pin for rest of devices.



# **10. Development Support**

The CY8C36 family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit psoc.cypress.com/getting-started to find out more.

## 10.1 Documentation

A suite of documentation, supports the CY8C36 family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

**Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more.

**Component data sheets**: The flexibility of PSoC allows the creation of new peripherals (components) long after the device has gone into production. Component data sheets provide all of the information needed to select and use a particular component, including a functional description, API documentation, example code, and AC/DC specifications.

Application Notes: PSoC application notes discuss a particular application of PSoC in depth; examples include brushless DC motor control and on-chip filtering. Application notes often include example projects in addition to the application note document.

**Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers.

#### 10.2 Online

In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week.

#### 10.3 Tools

With industry standard cores, programming, and debugging interfaces, the CY8C36 family is part of a development tool ecosystem. Visit us at www.cypress.com/go/psoccreator for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits.



## Table 11-2. DC Specifications (continued)

| Parameter | Description                                           | Conditions                                             |                | Min | Typ <sup>[29]</sup> | Max | Units |
|-----------|-------------------------------------------------------|--------------------------------------------------------|----------------|-----|---------------------|-----|-------|
|           | Sleep Mode <sup>[32]</sup>                            |                                                        |                |     |                     |     |       |
|           | CPU = OFF                                             | V <sub>DD</sub> = V <sub>DDIO</sub> =                  | T = -40 °C     | _   | 1.1                 | 2.3 | μA    |
|           | RTC = ON (= ECO32K ON, in low-power                   | 4.5 V - 5.5 V                                          | T = 25 °C      | I   | 1.1                 | 2.2 |       |
|           | Sleep timer = ON (= II O ON at 1 kHz) <sup>[33]</sup> |                                                        | T = 85 °C      |     | 15                  | 30  |       |
|           | WDT = OFF                                             | V <sub>DD</sub> = V <sub>DDIO</sub> =                  | T = -40 °C     | -   | 1                   | 2.2 |       |
|           | $I^2C$ Wake = OFF                                     | 2.7 V – 3.6 V                                          | T = 25 °C      | -   | 1                   | 2.1 |       |
|           | Comparator = OFF<br>POR = ON                          |                                                        | T = 85 °C      |     | 12                  | 28  |       |
|           | Boost = OFF                                           | $V_{DD} = V_{DDIO} =$                                  | T = 25 °C      | -   | 2.2                 | 4.2 |       |
|           | SIO pins in single ended input, unregulated           | 1.71 V – 1.95 V <sup>[34]</sup>                        |                |     |                     |     |       |
|           | output mode                                           |                                                        | <b>T</b> 05 00 |     |                     |     |       |
|           | COMPARATOR = ON                                       | $V_{DD} = V_{DDIO} =$<br>27V - 36V <sup>[35]</sup>     | 1 = 25 °C      | _   | 2.2                 | 2.7 |       |
|           | RTC = OFF                                             | 2.7 V 0.0 V                                            |                |     |                     |     |       |
|           | Sleep timer = OFF                                     |                                                        |                |     |                     |     |       |
|           | WD  = OFF<br>$  ^2C Waka = OFF $                      |                                                        |                |     |                     |     |       |
|           | POR = ON                                              |                                                        |                |     |                     |     |       |
|           | Boost = OFF                                           |                                                        |                |     |                     |     |       |
|           | SIO pins in single ended input, unregulated           |                                                        |                |     |                     |     |       |
|           |                                                       |                                                        | T - 05 %O      |     | 2.2                 | 0.0 |       |
|           | CPU = OFF                                             | $v_{DD} = v_{DDIO} =$<br>2.7 V - 3.6 V <sup>[35]</sup> | 1 = 25 C       | -   | 2.2                 | 2.0 |       |
|           | RTC = OFF                                             |                                                        |                |     |                     |     |       |
|           | Sleep timer = OFF                                     |                                                        |                |     |                     |     |       |
|           | WDT = OFF<br>Comparator = OFF                         |                                                        |                |     |                     |     |       |
|           | POR = ON                                              |                                                        |                |     |                     |     |       |
|           | Boost = OFF                                           |                                                        |                |     |                     |     |       |
|           | SIO pins in single ended input, unregulated           |                                                        |                |     |                     |     |       |
|           | Hibernate Mode <sup>[32]</sup>                        |                                                        |                |     |                     |     |       |
|           | Hibernate mode current                                | Vpp = Vppio =                                          | T = -40 °C     | _   | 0.2                 | 1.5 | uА    |
|           | All regulators and oscillators off                    | 4.5 V - 5.5 V                                          | T = 25 °C      | _   | 0.5                 | 1.5 | Pr. 1 |
|           | SRAM retention                                        |                                                        | T = 85 °C      | _   | 4.1                 | 5.3 |       |
|           | Boost = OFF                                           | V <sub>DD</sub> = V <sub>DDO</sub> =                   | T = -40 °C     | _   | 0.2                 | 1.5 |       |
|           | SIO pins in single ended input, unregulated           | 2.7 V – 3.6 V                                          | T = 25 °C      | _   | 0.2                 | 1.5 | -     |
|           | output                                                |                                                        | T = 85 °C      | _   | 3.2                 | 4.2 | -     |
|           | mode                                                  | V <sub>DD</sub> = V <sub>DDO</sub> =                   | T = -40 °C     | _   | 0.2                 | 1.5 |       |
|           |                                                       | 1.71 V – 1.95 V <sup>[34]</sup>                        | T = 25 °C      | _   | 0.3                 | 1.5 | -     |
|           |                                                       |                                                        | T = 85 °C      | _   | 3.3                 | 4.3 | -     |
|           | Analog current consumption while device               | V <sub>DDA</sub> ≤ 3.6 V                               |                | _   | 0.3                 | 0.6 | mA    |
| DUAN      | is reset <sup>[36]</sup>                              | $V_{DDA} > 3.6 V$                                      |                | _   | 1.4                 | 3.3 | mA    |
| IDDDR     | Digital current consumption while device is           | V <sub>DDD</sub> ≤ 3.6 V                               |                | _   | 1.1                 | 3.1 | mA    |
|           | reset <sup>[36]</sup>                                 | V <sub>DDD</sub> > 3.6 V                               |                | _   | 0.7                 | 3.1 | mA    |

Notes

- If V<sub>CCD</sub> and V<sub>CCA</sub> are externally regulated, the voltage difference between V<sub>CCD</sub> and V<sub>CCA</sub> must be less than 50 mV.
   Sleep timer generates periodic interrupts to wake up the CPU. This specification applies only to those times that the CPU is off.
   Externally regulated mode.
   Based on device characterization (not production tested).
   Based on device characterization (not production tested).
   Based on device characterization (not production tested).



10, mA

# Figure 11-22. USBIO Output High Voltage and Current, GPIO Mode





# Table 11-15. USBIO AC Specifications

| Parameter | Description                                                 | Conditions                            | Min        | Тур | Max           | Units |
|-----------|-------------------------------------------------------------|---------------------------------------|------------|-----|---------------|-------|
| Tdrate    | Full-speed data rate average bit rate                       |                                       | 12 – 0.25% | 12  | 12 +<br>0.25% | MHz   |
| Tjr1      | Receiver data jitter tolerance to next transition           |                                       | -8         | -   | 8             | ns    |
| Tjr2      | Receiver data jitter tolerance to pair transition           |                                       | -5         | -   | 5             | ns    |
| Tdj1      | Driver differential jitter to next transition               |                                       | -3.5       | -   | 3.5           | ns    |
| Tdj2      | Driver differential jitter to pair transition               |                                       | -4         | -   | 4             | ns    |
| Tfdeop    | Source jitter for differential transition to SE0 transition |                                       | -2         | -   | 5             | ns    |
| Tfeopt    | Source SE0 interval of EOP                                  |                                       | 160        | -   | 175           | ns    |
| Tfeopr    | Receiver SE0 interval of EOP                                |                                       | 82         | -   | -             | ns    |
| Tfst      | Width of SE0 interval during differential transition        |                                       | -          | -   | 14            | ns    |
| Fgpio_out | GPIO mode output operating frequency                        | $3~V \leq V_{DDD} \leq 5.5~V$         | -          | -   | 20            | MHz   |
|           |                                                             | V <sub>DDD</sub> = 1.71 V             | _          | -   | 6             | MHz   |
| Tr_gpio   | Rise time, GPIO mode, 10%/90% V <sub>DDD</sub>              | V <sub>DDD</sub> > 3 V, 25 pF load    | _          | -   | 12            | ns    |
|           |                                                             | V <sub>DDD</sub> = 1.71 V, 25 pF load | _          | -   | 40            | ns    |
| Tf_gpio   | Fall time, GPIO mode, 90%/10% V <sub>DDD</sub>              | V <sub>DDD</sub> > 3 V, 25 pF load    | _          | -   | 12            | ns    |
|           |                                                             | V <sub>DDD</sub> = 1.71 V, 25 pF load | _          | _   | 40            | ns    |



## 11.4.4 XRES

# Table 11-17. XRES DC Specifications

| Parameter       | Description                                                                 | Conditions | Min                   | Тур | Max                        | Units |
|-----------------|-----------------------------------------------------------------------------|------------|-----------------------|-----|----------------------------|-------|
| V <sub>IH</sub> | Input voltage high threshold                                                |            | $0.7 \times V_{DDIO}$ | -   | -                          | V     |
| V <sub>IL</sub> | Input voltage low threshold                                                 |            | _                     | _   | 0.3 ×<br>V <sub>DDIO</sub> | V     |
| Rpullup         | Pull-up resistor                                                            |            | 3.5                   | 5.6 | 8.5                        | kΩ    |
| C <sub>IN</sub> | Input capacitance <sup>[50]</sup>                                           |            | _                     | 3   | _                          | pF    |
| V <sub>H</sub>  | Input voltage hysteresis<br>(Schmitt–Trigger) <sup>[50]</sup>               |            | -                     | 100 | -                          | mV    |
| ldiode          | Current through protection diode to $V_{\mbox{DDIO}}$ and $V_{\mbox{SSIO}}$ |            | -                     | _   | 100                        | μA    |

#### Table 11-18. XRES AC Specifications

| Parameter          | Description       | Conditions | Min | Тур | Max | Units |
|--------------------|-------------------|------------|-----|-----|-----|-------|
| T <sub>RESET</sub> | Reset pulse width |            | 1   | -   | -   | μs    |

## 11.5 Analog Peripherals

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

#### 11.5.1 Opamp

#### Table 11-19. Opamp DC Specifications

| Parameter         | Description                                 | Conditions                                                                                               | Min                     | Тур  | Max                     | Units |
|-------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|------|-------------------------|-------|
| V <sub>IOFF</sub> | Input offset voltage                        |                                                                                                          | -                       | _    | 2                       | mV    |
| V <sub>OS</sub>   | Input offset voltage                        |                                                                                                          | -                       | -    | 2.5                     | mV    |
|                   |                                             | Operating temperature –40 °C to 70 °C                                                                    | -                       | I    | 2                       | mV    |
| TCV <sub>OS</sub> | Input offset voltage drift with temperature | Power mode = high                                                                                        | -                       | -    | ±30                     | µV/°C |
| Ge1               | Gain error, unity gain buffer mode          | Rload = 1 k $\Omega$                                                                                     | -                       | -    | ±0.1                    | %     |
| C <sub>IN</sub>   | Input capacitance                           | Routing from pin                                                                                         | -                       | _    | 18                      | pF    |
| V <sub>O</sub>    | Output voltage range                        | 1 mA, source or sink, power mode<br>= high                                                               | V <sub>SSA</sub> + 0.05 | -    | V <sub>DDA</sub> – 0.05 | V     |
| I <sub>OUT</sub>  | Output current capability, source or sink   | $V_{SSA}$ + 500 mV $\leq$ Vout $\leq$ V <sub>DDA</sub><br>-500 mV, V <sub>DDA</sub> > 2.7 V              | 25                      | -    | _                       | mA    |
|                   |                                             | $V_{SSA}$ + 500 mV $\leq$ Vout $\leq$ V <sub>DDA</sub><br>-500 mV, 1.7 V = V <sub>DDA</sub> $\leq$ 2.7 V | 16                      | -    | _                       | mA    |
| I <sub>DD</sub>   | Quiescent current                           | Power mode = min                                                                                         | -                       | 250  | 400                     | uA    |
|                   |                                             | Power mode = low                                                                                         | -                       | 250  | 400                     | uA    |
|                   |                                             | Power mode = med                                                                                         | -                       | 330  | 950                     | uA    |
|                   |                                             | Power mode = high                                                                                        | -                       | 1000 | 2500                    | uA    |
| CMRR              | Common mode rejection ratio                 |                                                                                                          | 80                      | -    | -                       | dB    |
| PSRR              | Power supply rejection ratio                | $V_{DDA} \ge 2.7 V$                                                                                      | 85                      | -    | -                       | dB    |
|                   |                                             | V <sub>DDA</sub> < 2.7 V                                                                                 | 70                      | -    | -                       | dB    |
| I <sub>IB</sub>   | Input bias current <sup>[50]</sup>          | 25 °C                                                                                                    | -                       | 10   | -                       | pА    |

#### Note

50. Based on device characterization (Not production tested).



## 11.5.5 Comparator

## Table 11-26. Comparator DC Specifications

| Parameter                                                                                          | Description                                       | Conditions                                       | Min              | Тур | Max                     | Units |
|----------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------|------------------|-----|-------------------------|-------|
|                                                                                                    | Input offset voltage in fast mode                 | Factory trim, $V_{DDA}$ > 2.7 V, Vin ≥ 0.5 V     | -                |     | 10                      | mV    |
| Parameter         V <sub>OS</sub> V <sub>HYST</sub> V <sub>ICM</sub> CMRR         I <sub>CMP</sub> | Input offset voltage in slow mode                 | Factory trim, Vin $\ge 0.5 V$                    | -                |     | 9                       | mV    |
| V <sub>OS</sub>                                                                                    | Input offset voltage in fast mode <sup>[60]</sup> | Custom trim                                      | -                | -   | 4                       | mV    |
|                                                                                                    | Input offset voltage in slow mode <sup>[60]</sup> | Custom trim                                      | -                | -   | 4                       | mV    |
|                                                                                                    | Input offset voltage in ultra<br>low-power mode   | V <sub>DDA</sub> ≤ 4.6 V                         | -                | ±12 | -                       | mV    |
| V <sub>HYST</sub>                                                                                  | Hysteresis                                        | Hysteresis enable mode                           | -                | 10  | 32                      | mV    |
| V <sub>ICM</sub>                                                                                   | Input common mode voltage                         | High current / fast mode                         | V <sub>SSA</sub> | -   | V <sub>DDA</sub>        | V     |
|                                                                                                    |                                                   | Low current / slow mode                          | V <sub>SSA</sub> | -   | V <sub>DDA</sub>        | V     |
|                                                                                                    |                                                   | Ultra low power mode<br>V <sub>DDA</sub> ≤ 4.6 V | $V_{SSA}$        | -   | V <sub>DDA</sub> – 1.15 | V     |
| CMRR                                                                                               | Common mode rejection ratio                       |                                                  | -                | 50  | -                       | dB    |
| I <sub>CMP</sub>                                                                                   | High current mode/fast mode <sup>[61]</sup>       |                                                  | -                | -   | 400                     | μA    |
|                                                                                                    | Low current mode/slow mode <sup>[61]</sup>        |                                                  | _                | _   | 100                     | μA    |
|                                                                                                    | Ultra low-power mode <sup>[61]</sup>              | V <sub>DDA</sub> ≤ 4.6 V                         | -                | 6   | -                       | μA    |

## Table 11-27. Comparator AC Specifications

| Parameter         | Description                                         | Conditions                                                        | Min | Тур | Max | Units |
|-------------------|-----------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|-------|
|                   | Response time, high current mode <sup>[61]</sup>    | 50 mV overdrive, measured<br>pin-to-pin                           | -   | 75  | 110 | ns    |
| T <sub>RESP</sub> | Response time, low current mode <sup>[61]</sup>     | 50 mV overdrive, measured<br>pin-to-pin                           | -   | 155 | 200 | ns    |
|                   | Response time, ultra low-power mode <sup>[61]</sup> | 50 mV overdrive, measured<br>pin-to-pin, V <sub>DDA</sub> ≤ 4.6 V | -   | 55  | -   | μs    |

11.5.6 Current Digital-to-analog Converter (IDAC)

All specifications are based on use of the low-resistance IDAC output pins (see Pin Descriptions on page 12 for details). See the IDAC component data sheet in PSoC Creator for full electrical specifications and APIs.

Unless otherwise specified, all charts and graphs show typical values.

#### Table 11-28. IDAC DC Specifications

| Parameter        | Description                  | Conditions                                                                                        | Min | Тур    | Max | Units |
|------------------|------------------------------|---------------------------------------------------------------------------------------------------|-----|--------|-----|-------|
|                  | Resolution                   |                                                                                                   | -   | -      | 8   | bits  |
| I <sub>OUT</sub> | Output current at code = 255 | Range = 2.04 mA, code = 255, $V_{DDA} \ge 2.7$ V, Rload = 600 $\Omega$                            | -   | 2.04   | -   | mA    |
|                  |                              | Range = 2.04 mA, high speed mode, code = 255, V <sub>DDA</sub> $\leq$ 2.7 V, Rload = 300 $\Omega$ | -   | 2.04   | -   | mA    |
|                  |                              | Range = 255 $\mu$ A, code = 255, Rload<br>= 600 $\Omega$                                          | _   | 255    | _   | μA    |
|                  |                              | Range = 31.875 $\mu$ A, code = 255,<br>Rload = 600 $\Omega$                                       | _   | 31.875 | _   | μA    |
|                  | Monotonicity                 |                                                                                                   | -   | -      | Yes |       |

Notes

60. The recommended procedure for using a custom trim value for the on-chip comparators can be found in the TRM.61. Based on device characterization (Not production tested).





### 11.5.10 Programmable Gain Amplifier

The PGA is created using a SC/CT analog block; see the PGA component data sheet in PSoC Creator for full electrical specifications and APIs.

Unless otherwise specified, operating conditions are:

- Operating temperature = 25 °C for typical values
- Unless otherwise specified, all charts and graphs show typical values

### Table 11-36. PGA DC Specifications

| Parameter | Description                                    | Conditions                                                                        | Min                    | Тур | Max                     | Units       |
|-----------|------------------------------------------------|-----------------------------------------------------------------------------------|------------------------|-----|-------------------------|-------------|
| Vin       | Input voltage range                            | Power mode = minimum                                                              | V <sub>SSA</sub>       | -   | V <sub>DDA</sub>        | V           |
| Vos       | Input offset voltage                           | Power mode = high,<br>gain = 1                                                    | -                      | -   | 10                      | mV          |
| TCVos     | Input offset voltage drift<br>with temperature | Power mode = high,<br>gain = 1                                                    | -                      | -   | ±30                     | µV/°C       |
| Ge1       | Gain error, gain = 1                           |                                                                                   | _                      | -   | ±0.15                   | %           |
| Ge16      | Gain error, gain = 16                          |                                                                                   | _                      | -   | ±2.5                    | %           |
| Ge50      | Gain error, gain = 50                          |                                                                                   | _                      | -   | ±5                      | %           |
| Vonl      | DC output nonlinearity                         | Gain = 1                                                                          | -                      | -   | ±0.01                   | % of<br>FSR |
| Cin       | Input capacitance                              |                                                                                   | _                      | -   | 7                       | pF          |
| Voh       | Output voltage swing                           | Power mode = high,<br>gain = 1, Rload = 100 k $\Omega$<br>to V <sub>DDA</sub> / 2 | V <sub>DDA</sub> -0.15 | -   | -                       | V           |
| Vol       | Output voltage swing                           | Power mode = high,<br>gain = 1, Rload = 100 k $\Omega$<br>to V <sub>DDA</sub> / 2 | _                      | -   | V <sub>SSA</sub> + 0.15 | V           |
| Vsrc      | Output voltage under load                      | lload = 250 $\mu$ A, V <sub>DDA</sub> $\geq$ 2.7 V, power mode = high             | -                      | -   | 300                     | mV          |
| ldd       | Operating current                              | Power mode = high                                                                 | -                      | 1.5 | 1.65                    | mA          |
| PSRR      | Power supply rejection ratio                   |                                                                                   | 48                     | -   | _                       | dB          |

Figure 11-62. PGA Voffset Histogram, 4096 samples/ 1024 parts





# **11.6 Digital Peripherals**

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

## 11.6.1 Timer

The following specifications apply to the Timer/Counter/PWM peripheral in timer mode. Timers can also be implemented in UDBs; for more information, see the Timer component data sheet in PSoC Creator.

#### Table 11-41. Timer DC Specifications

| Parameter | Description               | Conditions                                    | Min | Тур | Max | Units |
|-----------|---------------------------|-----------------------------------------------|-----|-----|-----|-------|
|           | Block current consumption | 16-bit timer, at listed input clock frequency | -   | _   | -   | μA    |
|           | 3 MHz                     |                                               | -   | 15  | -   | μA    |
|           | 12 MHz                    |                                               | -   | 60  | -   | μA    |
|           | 48 MHz                    |                                               | -   | 260 | -   | μA    |
|           | 67 MHz                    |                                               | -   | 350 | -   | μA    |

#### Table 11-42. Timer AC Specifications

| Parameter | Description                    | Conditions | Min | Тур | Max   | Units |
|-----------|--------------------------------|------------|-----|-----|-------|-------|
|           | Operating frequency            |            | DC  | -   | 67.01 | MHz   |
|           | Capture pulse width (Internal) |            | 15  | -   | -     | ns    |
|           | Capture pulse width (external) |            | 30  | -   | -     | ns    |
|           | Timer resolution               |            | 15  | -   | -     | ns    |
|           | Enable pulse width             |            | 15  | -   | -     | ns    |
|           | Enable pulse width (external)  |            | 30  | -   | -     | ns    |
|           | Reset pulse width              |            | 15  | -   | -     | ns    |
|           | Reset pulse width (external)   |            | 30  | -   | -     | ns    |

#### 11.6.2 Counter

The following specifications apply to the Timer/Counter/PWM peripheral, in counter mode. Counters can also be implemented in UDBs; for more information, see the Counter component data sheet in PSoC Creator.

#### Table 11-43. Counter DC Specifications

| Parameter | Description               | Conditions                                      | Min | Тур | Max | Units |
|-----------|---------------------------|-------------------------------------------------|-----|-----|-----|-------|
|           | Block current consumption | 16–bit counter, at listed input clock frequency | -   | Ι   | -   | μA    |
|           | 3 MHz                     |                                                 | -   | 15  | -   | μA    |
|           | 12 MHz                    |                                                 | -   | 60  | -   | μA    |
|           | 48 MHz                    |                                                 | -   | 260 | -   | μA    |
|           | 67 MHz                    |                                                 | -   | 350 | -   | μA    |

#### Table 11-44. Counter AC Specifications

| Parameter | Description                   | Conditions | Min | Тур | Мах   | Units |
|-----------|-------------------------------|------------|-----|-----|-------|-------|
|           | Operating frequency           |            | DC  | -   | 67.01 | MHz   |
|           | Capture pulse                 |            | 15  | -   | -     | ns    |
|           | Resolution                    |            | 15  | -   | -     | ns    |
|           | Pulse width                   |            | 15  | -   | -     | ns    |
|           | Pulse width (external)        |            | 30  | -   | -     | ns    |
|           | Enable pulse width            |            | 15  | -   | -     | ns    |
|           | Enable pulse width (external) |            | 30  | -   | -     | ns    |
|           | Reset pulse width             |            | 15  | -   | -     | ns    |
|           | Reset pulse width (external)  |            | 30  | -   | -     | ns    |



# 11.7 Memory

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

11.7.1 Flash

## Table 11-55. Flash DC Specifications

| Parameter | Description               | Conditions           | Min  | Тур | Max | Units |
|-----------|---------------------------|----------------------|------|-----|-----|-------|
|           | Erase and program voltage | V <sub>DDD</sub> pin | 1.71 | -   | 5.5 | V     |

#### Table 11-56. Flash AC Specifications

| Parameter          | Description                                                                | Conditions                                                           | Min | Тур | Max | Units   |
|--------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|---------|
| T <sub>WRITE</sub> | Row write time (erase + program)                                           |                                                                      | -   | 15  | 20  | ms      |
| T <sub>ERASE</sub> | Row erase time                                                             |                                                                      | -   | 10  | 13  | ms      |
|                    | Row program time                                                           |                                                                      | -   | 5   | 7   | ms      |
| T <sub>BULK</sub>  | Bulk erase time (16 KB to 64 KB)                                           |                                                                      | -   | -   | 35  | ms      |
|                    | Sector erase time (8 KB to 16 KB)                                          |                                                                      | -   | -   | 15  | ms      |
| T <sub>PROG</sub>  | Total device programming time                                              | No overhead <sup>[67]</sup>                                          | -   | 1.5 | 2   | seconds |
|                    | Flash data retention time, retention period measured from last erase cycle | Average ambient temp.<br>$T_A \le 55$ °C, 100 K erase/program cycles | 20  | -   | _   | years   |
|                    |                                                                            | Average ambient temp. $T_A \le 85$ °C, 10 K erase/program cycles     | 10  | _   | -   |         |

## 11.7.2 EEPROM

#### Table 11-57. EEPROM DC Specifications

| Parameter | Description               | Conditions | Min  | Тур | Max | Units |
|-----------|---------------------------|------------|------|-----|-----|-------|
|           | Erase and program voltage |            | 1.71 | -   | 5.5 | V     |

#### Table 11-58. EEPROM AC Specifications

| Parameter          | Description                                                                 | Conditions                                                        | Min | Тур | Max | Units |
|--------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>WRITE</sub> | Single row erase/write cycle time                                           |                                                                   | -   | 10  | 20  | ms    |
|                    | EEPROM data retention time, retention period measured from last erase cycle | Average ambient temp, $T_A \le 25$ °C, 1M erase/program cycles    | 20  | -   | -   | years |
|                    |                                                                             | Average ambient temp, $T_A \le 55$ °C, 100 K erase/program cycles | 20  | -   | -   |       |
|                    |                                                                             | Average ambient temp. $T_A \le 85$ °C, 10 K erase/program cycles  | 10  | -   | -   |       |



# **12.1 Part Numbering Conventions**

PSoC 3 devices follow the part numbering convention described here. All fields are single character alphanumeric (0, 1, 2, ..., 9, A, B, ..., Z) unless stated otherwise.

| CY8Cabcdetg-xxx                                                                                                                                  |                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>a: Architecture</li> <li>a: PSoC 3</li> <li>5: PSoC 5</li> <li>b: Family group within architecture</li> <li>4: CY8C34 family</li> </ul> | <ul> <li>ef: Package code</li> <li>Two character alphanumeric</li> <li>AX: TQFP</li> <li>LT: QFN</li> <li>PV: SSOP</li> <li>FN: CSP</li> </ul> |
| <ul> <li>6: CY8C36 family</li> <li>8: CY8C38 family</li> <li>c: Speed grade</li> <li>4: 48 MHz</li> <li>6: 67 MHz</li> </ul>                     | <ul> <li>g: Temperature range</li> <li>C: commercial</li> <li>I: industrial</li> <li>A: automotive</li> </ul>                                  |
| ■ d: Flash capacity<br>□ 4: 16 KB<br>□ 5: 32 KB                                                                                                  | <ul> <li>xxx: Peripheral set</li> <li>Three character numeric</li> <li>No meaning is associated with these three characters.</li> </ul>        |

□ 6: 64 KB

| Example          | $\underbrace{CY8C}_{F} \stackrel{3}{} \stackrel{6}{} \stackrel{6}{} \stackrel{6}{} \stackrel{P}{} \stackrel{V}{} \stackrel{I}{} \stackrel{r}{} \stackrel{r}}{} \stackrel{r}{} \stackrel{r}{} \stackrel{r}{} \stackrel{r}{} \stackrel{r}{} \stackrel{r}{} \stackrel{r}{} \stackrel{r}{} \stackrel{r}}{} \stackrel{r}}{} \stackrel{r}{} \stackrel{r}}{} \stackrel{r}{} \stackrel{r}{} \stackrel{r}} \stackrel{r}{} \stackrel{r}} \stackrel{r}{} \stackrel{r}} \stackrel{r} \stackrel{r}} \stackrel{r} \stackrel{r}} \stackrel{r} \stackrel{r}} \stackrel{r} \stackrel{r} \stackrel{r}} \stackrel{r} \stackrel{r} \stackrel{r}} \stackrel{r} \stackrel{r} \stackrel{r}} \stackrel{r} \stackrel{r} \stackrel{r} \stackrel{r} \stackrel{r}} \stackrel{r} \stackrel{r} \stackrel{r}} \stackrel{r} \stackrel{\mathsf}} \stackrel{\mathsf}} \stackrel$ |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | Cypress Prefix                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3: PSoC 3        | Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6: CY8C36 Family | Family Group within Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6: 67 MHz        | Speed Grade                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6: 64 KB         | Flash Capacity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PV: SSOP         | Package Code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| I: Industrial    | Temperature Range ————————————————————————————————————                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                  | Peripheral Set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Tape and reel versions of these devices are available and are marked with a "T" at the end of the part number.

All devices in the PSoC 3 CY8C36 family comply to RoHS-6 specifications, demonstrating the commitment by Cypress to lead-free products. Lead (Pb) is an alloying element in solders that has resulted in environmental concerns due to potential toxicity. Cypress uses nickel-palladium-gold (NiPdAu) technology for the majority of leadframe-based packages.

A high level review of the Cypress Pb-free position is available on our website. Specific package information is also available. Package Material Declaration data sheets (PMDDs) identify all substances contained within Cypress packages. PMDDs also confirm the absence of many banned substances. The information in the PMDDs will help Cypress customers plan for recycling or other "end of life" requirements.



# 13. Packaging

# Table 13-1. Package Characteristics

| Parameter       | Description                          | Conditions | Min | Тур   | Max | Units   |
|-----------------|--------------------------------------|------------|-----|-------|-----|---------|
| T <sub>A</sub>  | Operating ambient temperature        |            | -40 | 25.00 | 85  | °C      |
| TJ              | Operating junction temperature       |            | -40 | -     | 100 | °C      |
| T <sub>JA</sub> | Package $\theta_{JA}$ (48-pin SSOP)  |            | -   | 49    | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (48-pin QFN)   |            | -   | 14    | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (68-pin QFN)   |            | -   | 15    | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (100-pin TQFP) |            | -   | 34    | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (48-pin SSOP)  |            | -   | 24    | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (48-pin QFN)   |            | -   | 15    | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (68-pin QFN)   |            | -   | 13    | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (100-pin TQFP) |            | -   | 10    | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (72-pin CSP)   |            | -   | 18    | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (72-pin CSP)   |            | _   | 0.13  | _   | °C/Watt |

# Table 13-2. Solder Reflow Peak Temperature

| Package      | Maximum Peak<br>Temperature | Maximum Time at Peak<br>Temperature |
|--------------|-----------------------------|-------------------------------------|
| 48-pin SSOP  | 260 °C                      | 30 seconds                          |
| 48-pin QFN   | 260 °C                      | 30 seconds                          |
| 68-pin QFN   | 260 °C                      | 30 seconds                          |
| 100-pin TQFP | 260 °C                      | 30 seconds                          |
| 72-pin CSP   | 260 °C                      | 30 seconds                          |

## Table 13-3. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2

| Package      | MSL   |
|--------------|-------|
| 48-pin SSOP  | MSL 3 |
| 48-pin QFN   | MSL 3 |
| 68-pin QFN   | MSL 3 |
| 100-pin TQFP | MSL 3 |
| 72-pin CSP   | MSL 1 |







#### Figure 13-4. 100-pin TQFP (14 × 14 × 1.4 mm) Package Outline





| Description Title: PSoC <sup>®</sup> 3: CY8C36 Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> ) (continued) Document Number: 001-53413 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision                                                                                                                                                | ECN     | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| *E                                                                                                                                                      | 2938381 | 05/27/10           | MKEA               | Replaced V <sub>DDIO</sub> with V <sub>DDD</sub> in USBIO diagram and specification tables, added<br>text in USBIO section of Electrical Specifications.<br>Added Table 13-2 (Package MSL)<br>Modified Tstorag condition and changed max spec to 100<br>Added bullet (Pass) under ALU (section 7.2.2.2)<br>Added figures for KHZECO and MHZECO in the External Oscillator section<br>Updated Figure 6-1(Clocking Subsystem diagram)<br>Removed CPUCLK_DIV in table 5-2, Deleted Clock Divider SFR subsection<br>Updated PSoC Creator Framework image<br>Updated SIO DC Specifications (V <sub>IH</sub> and V <sub>IL</sub> parameters)<br>Updated bullets in Clocking System and Clocking Distribution sections<br>Updated Figure 8-2<br>Updated PCB Layout and Schematic, updated as per MTRB review comments<br>Updated Table 6-3 (power changed to current)<br>In 32kHZ EC DC Specifications table, changed I <sub>CC</sub> Max to 0.25<br>In IMO DC Specifications table, updated Supply Current values<br>Updated GPIO DC Specs table |  |
| *F                                                                                                                                                      | 2958674 | 06/22/10           | SHEA               | Minor ECN to post data sheet to external website                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| *G                                                                                                                                                      | 2989685 | 08/04/10           | MKEA               | Added USBIO 22 ohm DP and DM resistors to Simplified Block Diagram<br>Added to Table 6-6 a footnote and references to same.<br>Added sentences to the resistive pull-up and pull-down description bullets.<br>Added sentence to Section 6.4.11, Adjustable Output Level.<br>Updated section 5.5 External Memory Interface<br>Updated Table 11-73 JTAG Interface AC Specifications<br>Updated Table 11-74 SWD Interface AC Specifications<br>Updated style changes as per the new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| *H                                                                                                                                                      | 3078568 | 11/04/10           | MKEA               | Updated "Current Digital-to-analog Converter (IDAC)" on page 94<br>Updated "Voltage Digital to Analog Converter (VDAC)" on page 99<br>Updated "DC Specifications" on page 72<br>Updated "Voltage Reference Specifications" on page 93                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| *]                                                                                                                                                      | 3107314 | 12/10/2010         | MKEA               | Updated delta-sigma tables and graphs.<br>Updated Flash AC specs<br>Formatted table 11.2.<br>Updated interrupt controller table<br>Updated transimpedance amplifier section<br>Updated SIO DC specs table<br>Updated Voltage Monitors DC Specifications table<br>Updated LCD Direct Drive DC specs table<br>Replaced the Discrete Time Mixer and Continuous Time Mixer tables with Mixer<br>DC and AC specs tables<br>Updated ESD <sub>HBM</sub> value.<br>Updated ESD <sub>HBM</sub> value.<br>Updated IDAC and VDAC sections<br>Removed ESO parts from ordering information<br>Changed USBIO pins from NC to DNU and removed redundant USBIO pin<br>description notes<br>Updated POR with brown out DC and AC specs<br>Updated PGA AC specs<br>Updated PGA AC specs<br>Updated opamp AC specs<br>Updated opamp AC specs<br>Updated Inductive boost regulator section<br>Delta sigma ADC spec updates<br>Updated comparator section<br>Removed buzz mode from Power Mode Transition diagram<br>Updated PGA ADC table                      |  |



# 18. Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## Products

| cypress.com/go/automotive |
|---------------------------|
| cypress.com/go/clocks     |
| cypress.com/go/interface  |
| cypress.com/go/powerpsoc  |
| cypress.com/go/memory     |
| cypress.com/go/psoc       |
| cypress.com/go/touch      |
| cypress.com/go/USB        |
| cypress.com/go/wireless   |
|                           |

# **PSoC<sup>®</sup> Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Community | Forums | Blogs | Video | Training

Technical Support cypress.com/go/support

© Cypress Semiconductor Corporation, 2009-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and ober countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware solely for use with Cypress hardware solely for use with Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-53413 Rev. \*Y

Revised June 27, 2016

ARM is a registered trademark, and Keil, and RealView are trademarks, of ARM Limited.