

Welcome to E-XFL.COM

Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

**Embedded - System On Chip (SoC)** refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

#### What are Embedded - System On Chip (SoC)?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

#### Details

EXFL

| Product Status          | Active                                                                    |
|-------------------------|---------------------------------------------------------------------------|
| Architecture            | MCU, FPGA                                                                 |
| Core Processor          | ARM® Cortex®-M3                                                           |
| Flash Size              | 512KB                                                                     |
| RAM Size                | 64KB                                                                      |
| Peripherals             | DMA, POR, WDT                                                             |
| Connectivity            | EBI/EMI, Ethernet, I <sup>2</sup> C, SPI, UART/USART                      |
| Speed                   | 80MHz                                                                     |
| Primary Attributes      | ProASIC®3 FPGA, 500K Gates, 11520 D-Flip-Flops                            |
| Operating Temperature   | 0°C ~ 85°C (TJ)                                                           |
| Package / Case          | 256-LBGA                                                                  |
| Supplier Device Package | 256-FPBGA (17x17)                                                         |
| Purchase URL            | https://www.e-xfl.com/product-detail/microchip-technology/a2f500m3g-fg256 |
|                         |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





Note: Architecture for A2F200



SmartFusion Family Overview

| rom file Save to file | ····                  |            | I Show BSR De           |
|-----------------------|-----------------------|------------|-------------------------|
| Port Name             | Macro Cell            | Pin Number | 1/O State (Output Only) |
| BIST                  | ADLIB:INBUF           | T2         | 1                       |
| BYPASS_IO             | ADLIB:INBUF           | K1         | 1                       |
| CLK                   | ADLIB:INBUF           | B1         | 1                       |
| ENOUT                 | ADLIB:INBUF           | J16        | 1                       |
| LED                   | ADLIB:OUTBUF          | M3         | 0                       |
| MONITOR[0]            | ADLIB:OUTBUF          | B5         | 0                       |
| MONITOR[1]            | ADLIB:OUTBUF          | C7         | Z                       |
| MONITOR[2]            | ADLIB:OUTBUF          | D9         | Z                       |
| MONITOR[3]            | ADLIB:OUTBUF          | D7         | Z                       |
| MONITOR[4]            | ADLIB:OUTBUF          | A11        | Z                       |
| OEa                   | ADLIB:INBUF           | E4         | Z                       |
| ОЕЬ                   | ADLIB:INBUF           | F1         | Z                       |
| OSC_EN                | ADLIB:INBUF           | К3         | Z                       |
| PAD[10]               | ADLIB:BIBUF_LVCMOS33U | M8         | Z                       |
| PAD[11]               | ADLIB:BIBUF_LVCMOS33D | R7         | Z                       |
| PAD[12]               | ADLIB:BIBUF_LVCMOS33U | D11        | Z                       |
| PAD[13]               | ADLIB:BIBUF_LVCMOS33D | C12        | Z                       |
| PAD[14]               | ADLIB:BIBUF_LVCMOS33U | R6         | Z                       |

#### *Figure 1-1* • I/O States During Programming Window

- 6. Click OK to return to the FlashPoint Programming File Generator window.
- Note: I/O States During programming are saved to the ADB and resulting programming files after completing programming file generation.

#### Standby Mode

 $P_{DYN} = P_{RC-OSC} + P_{LPXTAL-OSC}$ 

#### Time Keeping Mode

 $P_{DYN} = P_{LPXTAL-OSC}$ 

#### **Global Clock Dynamic Contribution**—**P**<sub>CLOCK</sub>

#### SoC Mode

 $P_{CLOCK} = (P_{AC1} + N_{SPINE} * P_{AC2} + N_{ROW} * PAC3 + N_{S-CELL} * P_{AC4}) * F_{CLK}$ 

N<sub>SPINE</sub> is the number of global spines used in the user design—guidelines are provided in the "Device Architecture" chapter of the *SmartFusion FPGA Fabric User's Guide.* 

N<sub>ROW</sub> is the number of VersaTile rows used in the design—guidelines are provided in the "Device Architecture" chapter of the *SmartFusion FPGA Fabric User's Guide*.

F<sub>CLK</sub> is the global clock signal frequency.

N<sub>S-CELL</sub> is the number of VersaTiles used as sequential modules in the design.

#### Standby Mode and Time Keeping Mode

 $P_{CLOCK} = 0 W$ 

#### Sequential Cells Dynamic Contribution—P<sub>S-CELL</sub>

#### SoC Mode

 $P_{S-CELL} = N_{S-CELL} * (P_{AC5} + (\alpha_1 / 2) * P_{AC6}) * F_{CLK}$ 

 $N_{S-CELL}$  is the number of VersaTiles used as sequential modules in the design. When a multi-tile sequential cell is used, it should be accounted for as 1.

 $\alpha_1$  is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-17 on page 2-18.

F<sub>CLK</sub> is the global clock signal frequency.

#### Standby Mode and Time Keeping Mode

 $P_{S-CELL} = 0 W$ 

#### Combinatorial Cells Dynamic Contribution—P<sub>C-CELL</sub>

#### SoC Mode

 $P_{C-CELL} = N_{C-CELL} * (\alpha_1 / 2) * P_{AC7} * F_{CLK}$ 

N<sub>C-CELL</sub> is the number of VersaTiles used as combinatorial modules in the design.

 $\alpha_1$  is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-17 on page 2-18.

F<sub>CLK</sub> is the global clock signal frequency.

#### Standby Mode and Time Keeping Mode

 $P_{C-CELL} = 0 W$ 

#### Routing Net Dynamic Contribution—P<sub>NET</sub>

#### SoC Mode

 $\mathsf{P}_{\mathsf{NET}} = (\mathsf{N}_{\mathsf{S}\text{-}\mathsf{CELL}} + \mathsf{N}_{\mathsf{C}\text{-}\mathsf{CELL}}) * (\alpha_1 / 2) * \mathsf{P}_{\mathsf{AC8}} * \mathsf{F}_{\mathsf{CLK}}$ 

N<sub>S-CELL</sub> is the number VersaTiles used as sequential modules in the design.

 $N_{C\mbox{-}C\mbox{-}E\mbox{-}L\mbox{-}L}$  is the number of VersaTiles used as combinatorial modules in the design.

 $\alpha_1$  is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-17 on page 2-18.

F<sub>CLK</sub> is the frequency of the clock driving the logic including these nets.

### 1.5 V LVCMOS (JESD8-11)

Low-Voltage CMOS for 1.5 V is an extension of the LVCMOS standard (JESD8-5) used for generalpurpose 1.5 V applications. It uses a 1.5 V input buffer and a push-pull output buffer.

| 1.5 V<br>LVCMOS   |           | VIL                   | VIH                   |           | VOL                   | VOH                   | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub>        | I <sub>OSH</sub>        | ١ <sub>IL</sub> | IIH |
|-------------------|-----------|-----------------------|-----------------------|-----------|-----------------------|-----------------------|-----------------|-----------------|-------------------------|-------------------------|-----------------|-----|
| Drive<br>Strength | Min.<br>V | Max.<br>V             | Min.<br>V             | Max.<br>V | Max.<br>V             | Min.<br>V             | mA              | mA              | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA²             | μA² |
| 2 mA              | -0.3      | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575     | 0.25*<br>VCCxxxxIOBx  | 0.75 *<br>VCCxxxxIOBx | 2               | 2               | 16                      | 13                      | 15              | 15  |
| 4 mA              | _<br>0.3  | 0.35*<br>VCCxxxxIOBx  | 0.65 *<br>VCCxxxxIOBx | 1.575     | 0.25*<br>VCCxxxxIOBx  | 0.75 *<br>VCCxxxxIOBx | 4               | 4               | 33                      | 25                      | 15              | 15  |
| 6 mA              | _<br>0.3  | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575     | 0.25*<br>VCCxxxxIOBx  | 0.75 *<br>VCCxxxxIOBx | 6               | 6               | 39                      | 32                      | 15              | 15  |
| 8 mA              | _<br>0.3  | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575     | 0.25* VCC             | 0.75 *<br>VCCxxxxIOBx | 8               | 8               | 55                      | 66                      | 15              | 15  |
| 12 mA             | _<br>0.3  | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575     | 0.25 *<br>VCCxxxxIOBx | 0.75 *<br>VCCxxxxIOBx | 12              | 12              | 55                      | 66                      | 15              | 15  |

#### Table 2-53 • Minimum and Maximum DC Input and Output Levels Applicable to FPGA I/O Banks

Notes:

1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

2. Currents are measured at 85°C junction temperature.

3. Software default selection highlighted in gray.

#### Table 2-54 • Minimum and Maximum DC Input and Output Levels Applicable to MSS I/O Banks

| 1.5 V<br>LVCMOS   |           | VIL                   | VIH                   |           | VOL                   | VOH                   | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub>        | I <sub>OSH</sub>        | IIL | I <sub>IH</sub> |
|-------------------|-----------|-----------------------|-----------------------|-----------|-----------------------|-----------------------|-----------------|-----------------|-------------------------|-------------------------|-----|-----------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V             | Min.<br>V             | Max.<br>V | Max.<br>V             | Min.<br>V             | mA              | mA              | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA² | μ <b>Α</b><br>2 |
| 2 mA              | -0.3      | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575     | 0.25 *<br>VCCxxxxIOBx | 0.75 *<br>VCCxxxxIOBx | 2               | 2               | 16                      | 13                      | 15  | 15              |

Notes:

1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

2. Currents are measured at 85°C junction temperature.

3. Software default selection highlighted in gray.



#### Figure 2-9 • AC Loading

#### Table 2-55 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | V <sub>REF</sub> (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|-----------------------------|------------------------|
| 0             | 1.5            | 0.75                 | -                           | 35                     |

\* Measuring point =  $V_{trip.}$  See Table 2-22 on page 2-24 for a complete table of trip points.

## static Microsemi.

SmartFusion DC and Switching Characteristics

#### *Table 2-88* • RAM512X18

| Parameter             | Description                                                                                                        | -1   | Std. | Units |
|-----------------------|--------------------------------------------------------------------------------------------------------------------|------|------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                 | 0.25 | 0.30 | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                  | 0.00 | 0.00 | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                | 0.09 | 0.11 | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                 | 0.06 | 0.07 | ns    |
| t <sub>DS</sub>       | Input data (WD) setup time                                                                                         | 0.19 | 0.22 | ns    |
| t <sub>DH</sub>       | Input data (WD) hold time                                                                                          | 0.00 | 0.00 | ns    |
| t <sub>CKQ1</sub>     | Clock High to new data valid on RD (output retained, WMODE = 0)                                                    | 2.19 | 2.63 | ns    |
| t <sub>CKQ2</sub>     | Clock High to new data valid on RD (pipelined)                                                                     | 0.91 | 1.09 | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—applicable to opening edge | 0.38 | 0.43 | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address—applicable to opening edge | 0.44 | 0.50 | ns    |
| t <sub>RSTBQ</sub>    | RESET Low to data out Low on RD (flow-through)                                                                     | 0.94 | 1.12 | ns    |
|                       | RESET Low to data out Low on RD (pipelined)                                                                        | 0.94 | 1.12 | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                      | 0.29 | 0.35 | ns    |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                     | 1.52 | 1.83 | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                          | 0.22 | 0.22 | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                   | 3.28 | 3.28 | ns    |
| F <sub>MAX</sub>      | Maximum clock frequency                                                                                            | 305  | 305  | MHz   |

Notes:

1. For more information, refer to the Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs application note.

2. For the derating values at specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-9 for derating values.

### **Voltage Regulator**

| Symbol              | Parameter                    | Test Conditions       |                                                         | Min.  | Тур. | Max.  | Unit |
|---------------------|------------------------------|-----------------------|---------------------------------------------------------|-------|------|-------|------|
| V <sub>OUT</sub>    | Output voltage               | T <sub>J</sub> = 25°C |                                                         | 1.425 | 1.5  | 1.575 | V    |
| V <sub>OS</sub>     | Output offset voltage        | T <sub>J</sub> = 25°C |                                                         |       | 11   |       | mV   |
| ICC33A              | Operation current            | T <sub>J</sub> = 25°C | I <sub>LOAD</sub> = 1 mA                                |       | 3.4  |       | mA   |
|                     |                              |                       | I <sub>LOAD</sub> = 100 mA                              |       | 11   |       | mA   |
|                     |                              |                       | I <sub>LOAD</sub> = 0.5 A                               |       | 21   |       | mA   |
| ΔV <sub>OUT</sub>   | Load regulation              | T <sub>J</sub> = 25°C | I <sub>LOAD</sub> = 1 mA to 0.5 A                       |       | 5.8  |       | mV   |
| ΔV <sub>OUT</sub>   | Line regulation              | T <sub>J</sub> = 25°C | VCC33A = 2.97 V to 3.63 V<br>I <sub>LOAD</sub> = 1 mA   |       | 5.3  |       | mV/V |
|                     |                              |                       | VCC33A = 2.97 V to 3.63 V<br>I <sub>LOAD</sub> = 100 mA |       | 5.3  |       | mV/V |
|                     |                              |                       | VCC33A = 2.97 V to 3.63 V<br>I <sub>LOAD</sub> = 500mA  |       | 5.3  |       | mV/V |
|                     | Dropout voltage <sup>1</sup> | T <sub>J</sub> = 25°C | I <sub>LOAD</sub> = 1 mA                                |       | 0.63 |       | V    |
|                     |                              |                       | I <sub>LOAD</sub> = 100 mA                              |       | 0.84 |       | V    |
|                     |                              |                       | I <sub>LOAD</sub> = 0.5 A                               |       | 1.35 |       | V    |
| I <sub>PTBASE</sub> | PTBase current               | T <sub>J</sub> = 25°C | I <sub>LOAD</sub> = 1 mA                                |       | 48   |       | μA   |
|                     |                              |                       | I <sub>LOAD</sub> = 100 mA                              |       | 736  |       | μA   |
|                     |                              |                       | I <sub>LOAD</sub> = 0.5 A                               |       | 12   |       | mA   |
|                     | Startup time <sup>2</sup>    | T <sub>J</sub> = 25°C |                                                         |       | 200  |       | μs   |

#### Table 2-99 • Voltage Regulator

Notes:

1. Dropout voltage is defined as the minimum VCC33A voltage. The parameter is specified with respect to the output voltage. The specification represents the minimum input-to-output differential voltage required to maintain regulation.

2. Assumes 10 µF.



### User I/O Naming Conventions

The naming convention used for each FPGA user I/O is Gmn/IOuxwByVz, where:

**Gmn** is only used for I/Os that also have CCC access—i.e., global pins. Refer to the "Global I/O Naming Conventions" section on page 5-6.

 $\mathbf{u} = I/O$  pair number in bank, starting at 00 from the northwest I/O bank and proceeding in a clockwise direction.

x = P (positive) or N (negative) or S (single-ended) or R (regular, single-ended).

 $\mathbf{w} = D$  (Differential Pair), P (Pair), or S (Single-Ended). D (Differential Pair) if both members of the pair are bonded out to adjacent pins or are separated only by one GND or NC pin; P (Pair) if both members of the pair are bonded out but do not meet the adjacency requirement; or S (Single-Ended) if the I/O pair is not bonded out. For Differential Pairs (D), adjacency for ball grid packages means only vertical or horizontal. Diagonal adjacency does not meet the requirements for a true differential pair.

B = Bank

y = Bank number starting at 0 from northwest I/O bank and incrementing clockwise.

V = Reference voltage

**z** = VREF mini bank number.

The FPGA user I/O pin functions as an input, output, tristate or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected. Unused I/O pins are disabled by Libero SoC software and include a weak pull-up resistor. During power-up, the used I/O pins are tristated with no pull-up or pull-down resistors until I/O enable (there is a delay after voltage stabilizes, and different I/O banks power up sequentially to avoid a surge of ICCI).

Unused I/Os are configured as follows:

- Output buffer is disabled (with tristate value of high impedance)
- Input buffer is disabled (with tristate value of high impedance)
- Weak pull-up is programmed

Some of these pins are also multiplexed with integrated peripherals in the MSS (Ethernet MAC and external memory controller).

All unused MSS I/Os are tristated by default (with output buffer disabled). However, you can configure it as weak pull-up or pull-down by using Libero SoC I/O attributor window. The Schmitt trigger is disabled. Essentially, I/Os have the reset values as defined in Table 19-25 IOMUX\_n\_CR, in the *SmartFusion Microcontroller Subsystem User's Guide*.

By default, during programming I/Os become tristated and weakly pulled up to VCCxxxxIOBx. You can modify the I/O states during programming in FlashPro. For more details, refer to "Specifying I/O States During Programming" on page 1-3. With the VCCI and VCC supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration. For more information, see the SmartFusion FPGA User I/Os section in the *SmartFusion FPGA Fabric User's Guide*.



| TQ144      |                 |  |  |  |  |
|------------|-----------------|--|--|--|--|
| Pin Number | A2F060 Function |  |  |  |  |
| 37         | VCC33AP         |  |  |  |  |
| 38         | VCC33N          |  |  |  |  |
| 39         | SDD0            |  |  |  |  |
| 40         | GNDA            |  |  |  |  |
| 41         | GNDAQ           |  |  |  |  |
| 42         | GNDAQ           |  |  |  |  |
| 43         | ADC0            |  |  |  |  |
| 44         | ADC1            |  |  |  |  |
| 45         | ADC2            |  |  |  |  |
| 46         | ADC3            |  |  |  |  |
| 47         | ADC4            |  |  |  |  |
| 48         | ADC5            |  |  |  |  |
| 49         | ADC6            |  |  |  |  |
| 50         | ADC7            |  |  |  |  |
| 51         | ADC8            |  |  |  |  |
| 52         | ADC9            |  |  |  |  |
| 53         | ADC10           |  |  |  |  |
| 54         | NC              |  |  |  |  |
| 55         | NC              |  |  |  |  |
| 56         | NC              |  |  |  |  |
| 57         | GND15ADC0       |  |  |  |  |
| 58         | VCC15ADC0       |  |  |  |  |
| 59         | GND33ADC0       |  |  |  |  |
| 60         | VCC33ADC0       |  |  |  |  |
| 61         | GND33ADC0       |  |  |  |  |
| 62         | VAREF0          |  |  |  |  |
| 63         | ABPS0           |  |  |  |  |
| 64         | ABPS1           |  |  |  |  |
| 65         | CM0             |  |  |  |  |
| 66         | TM0             |  |  |  |  |
| 67         | GNDTM0          |  |  |  |  |
| 68         | GNDAQ           |  |  |  |  |
| 69         | GNDA            |  |  |  |  |
| 70         | GNDVAREF        |  |  |  |  |
| 71         | VAREFOUT        |  |  |  |  |
| 72         | PU_N            |  |  |  |  |

**CS288** Pin A2F060 Function A2F200 Function A2F500 Function No. VCCFPGAIOB0 VCCFPGAIOB0 VCCFPGAIOB0 A1 A2 GNDQ GNDQ GNDQ A3 EMC CLK/IO00NDB0V0 EMC CLK/GAA0/IO00NDB0V0 EMC CLK/GAA0/IO02NDB0V0 EMC RW N/IO00PDB0V0 EMC RW N/GAA1/IO00PDB0V0 EMC RW N/GAA1/IO02PDB0V0 A4 A5 GND GND GND EMC CS1 N/GAB1/IO01PDB0V0 EMC CS1 N/GAB1/IO05PDB0V0 A6 EMC CS1 N/IO01PDB0V0 A7 EMC CS0 N/IO01NDB0V0 EMC CS0 N/GAB0/IO01NDB0V0 EMC CS0 N/GAB0/IO05NDB0V0 A8 EMC AB[0]/IO04NPB0V0 EMC AB[0]/IO04NPB0V0 EMC AB[0]/IO06NPB0V0 A9 VCCFPGAIOB0 VCCFPGAIOB0 VCCFPGAIOB0 EMC AB[4]/IO06NDB0V0 EMC AB[4]/IO06NDB0V0 EMC AB[4]/IO10NDB0V0 A10 A11 EMC AB[8]/IO08NPB0V0 EMC AB[8]/IO08NPB0V0 EMC AB[8]/IO13NPB0V0 A12 EMC AB[14]/IO11NPB0V0 EMC AB[14]/IO11NPB0V0 EMC AB[14]/IO15NPB0V0 A13 GND GND GND EMC AB[18]/IO13NDB0V0 EMC AB[18]/IO13NDB0V0 EMC AB[18]/IO18NDB0V0 A14 EMC AB[24]/IO16NDB0V0 A15 EMC AB[24]/IO16NDB0V0 EMC AB[24]/IO20NDB0V0 A16 EMC AB[25]/IO16PDB0V0 EMC AB[25]/IO16PDB0V0 EMC AB[25]/IO20PDB0V0 A17 VCCFPGAIOB0 VCCFPGAIOB0 VCCFPGAIOB0 A18 EMC AB[20]/IO14NDB0V0 EMC AB[20]/IO14NDB0V0 EMC AB[20]/IO21NDB0V0 A19 EMC AB[21]/IO14PDB0V0 EMC AB[21]/IO14PDB0V0 EMC AB[21]/IO21PDB0V0 A20 GNDQ GNDQ GNDQ GND GND GND A21 AA1 ADC1 ABPS1 ABPS1 AA2 **GNDAQ** GNDAQ GNDAQ AA3 GNDA GNDA GNDA AA4 VCC33N VCC33N VCC33N AA5 SDD0 SDD0 SDD0 AA6 ADC0 ABPS0 ABPS0 AA7 **GNDTM0** NC **GNDTM0** AA8 NC ABPS2 ABPS2 AA9 VAREF0 VAREF0 NC AA10 NC GND15ADC0 GND15ADC0

Notes:

🔨 🗇 Microsemi

Pin Descriptions

1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device.

Pin Descriptions

🔨 Microsemi

| Pin | FG256                |                           |                           |  |  |  |  |
|-----|----------------------|---------------------------|---------------------------|--|--|--|--|
| No. | A2F060 Function      | A2F200 Function           | A2F500 Function           |  |  |  |  |
| F14 | IO21NDB1V0           | GCB0/IO27NDB1V0           | GCB0/IO34NDB1V0           |  |  |  |  |
| F15 | GND                  | GND                       | GND                       |  |  |  |  |
| F16 | VCCENVM              | VCCENVM                   | VCCENVM                   |  |  |  |  |
| G1  | EMC_DB[8]/IO40NDB5V0 | EMC_DB[8]/GEC0/IO63NDB5V0 | EMC_DB[8]/GEC0/IO80NDB5V0 |  |  |  |  |
| G2  | EMC_DB[7]/IO39PDB5V0 | EMC_DB[7]/GEB1/IO62PDB5V0 | EMC_DB[7]/GEB1/IO79PDB5V0 |  |  |  |  |
| G3  | EMC_DB[6]/IO39NDB5V0 | EMC_DB[6]/GEB0/IO62NDB5V0 | EMC_DB[6]/GEB0/IO79NDB5V0 |  |  |  |  |
| G4  | GFC2/IO41PDB5V0      | GFC2/IO67PDB5V0           | GFC2/IO84PDB5V0           |  |  |  |  |
| G5  | IO41NDB5V0           | IO67NDB5V0                | IO84NDB5V0                |  |  |  |  |
| G6  | GND                  | GND                       | GND                       |  |  |  |  |
| G7  | VCC                  | VCC                       | VCC                       |  |  |  |  |
| G8  | GND                  | GND                       | GND                       |  |  |  |  |
| G9  | VCC                  | VCC                       | VCC                       |  |  |  |  |
| G10 | GND                  | GND                       | GND                       |  |  |  |  |
| G11 | VCCFPGAIOB1          | VCCFPGAIOB1               | VCCFPGAIOB1               |  |  |  |  |
| G12 | VPP                  | VPP                       | VPP                       |  |  |  |  |
| G13 | TRSTB                | TRSTB                     | TRSTB                     |  |  |  |  |
| G14 | TMS                  | TMS                       | TMS                       |  |  |  |  |
| G15 | TCK                  | ТСК                       | ТСК                       |  |  |  |  |
| G16 | GNDENVM              | GNDENVM                   | GNDENVM                   |  |  |  |  |
| H1  | GND                  | GND                       | GND                       |  |  |  |  |
| H2  | EMC_DB[5]/IO38PPB5V0 | EMC_DB[5]/GEA1/IO61PPB5V0 | EMC_DB[5]/GEA1/IO78PPB5V0 |  |  |  |  |
| H3  | VCCFPGAIOB5          | VCCFPGAIOB5               | VCCFPGAIOB5               |  |  |  |  |
| H4  | EMC_DB[1]/IO36PDB5V0 | EMC_DB[1]/GEB2/IO59PDB5V0 | EMC_DB[1]/GEB2/IO76PDB5V0 |  |  |  |  |
| H5  | EMC_DB[0]/IO36NDB5V0 | EMC_DB[0]/GEA2/IO59NDB5V0 | EMC_DB[0]/GEA2/IO76NDB5V0 |  |  |  |  |
| H6  | VCCFPGAIOB5          | VCCFPGAIOB5               | VCCFPGAIOB5               |  |  |  |  |
| H7  | GND                  | GND                       | GND                       |  |  |  |  |
| H8  | VCC                  | VCC                       | VCC                       |  |  |  |  |
| H9  | GND                  | GND                       | GND                       |  |  |  |  |
| H10 | VCC                  | VCC                       | VCC                       |  |  |  |  |
| H11 | GND                  | GND                       | GND                       |  |  |  |  |
| H12 | VJTAG                | VJTAG                     | VJTAG                     |  |  |  |  |

Notes:

1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device.

🌜 Microsemi.

SmartFusion Customizable System-on-Chip (cSoC)

|            | FG484                        |                              |  |  |  |
|------------|------------------------------|------------------------------|--|--|--|
| Pin Number | A2F200 Function              | A2F500 Function              |  |  |  |
| B3         | NC                           | NC                           |  |  |  |
| B4         | NC                           | NC                           |  |  |  |
| B5         | VCCFPGAIOB0                  | VCCFPGAIOB0                  |  |  |  |
| B6         | EMC_RW_N/GAA1/IO00PDB0V0     | EMC_RW_N/GAA1/IO02PDB0V0     |  |  |  |
| B7         | NC                           | IO04PPB0V0                   |  |  |  |
| B8         | VCCFPGAIOB0                  | VCCFPGAIOB0                  |  |  |  |
| B9         | EMC_BYTEN[0]/GAC0/IO02NDB0V0 | EMC_BYTEN[0]/GAC0/IO07NDB0V0 |  |  |  |
| B10        | EMC_AB[2]/IO05NDB0V0         | EMC_AB[2]/IO09NDB0V0         |  |  |  |
| B11        | EMC_AB[3]/IO05PDB0V0         | EMC_AB[3]/IO09PDB0V0         |  |  |  |
| B12        | EMC_AB[6]/IO07NDB0V0         | EMC_AB[6]/IO12NDB0V0         |  |  |  |
| B13        | EMC_AB[14]/IO11NDB0V0        | EMC_AB[14]/IO15NDB0V0        |  |  |  |
| B14        | EMC_AB[15]/IO11PDB0V0        | EMC_AB[15]/IO15PDB0V0        |  |  |  |
| B15        | VCCFPGAIOB0                  | VCCFPGAIOB0                  |  |  |  |
| B16        | EMC_AB[18]/IO13NDB0V0        | EMC_AB[18]/IO18NDB0V0        |  |  |  |
| B17        | EMC_AB[19]/IO13PDB0V0        | EMC_AB[19]/IO18PDB0V0        |  |  |  |
| B18        | VCCFPGAIOB0                  | VCCFPGAIOB0                  |  |  |  |
| B19        | GBB0/IO18NDB0V0              | GBB0/IO24NDB0V0              |  |  |  |
| B20        | GBB1/IO18PDB0V0              | GBB1/IO24PDB0V0              |  |  |  |
| B21        | GND                          | GND                          |  |  |  |
| B22        | GBA2/IO20PDB1V0              | GBA2/IO27PDB1V0              |  |  |  |
| C1         | EMC_DB[14]/GAB2/IO71NDB5V0   | EMC_DB[14]/GAB2/IO88NDB5V0   |  |  |  |
| C2         | NC                           | NC                           |  |  |  |
| C3         | NC                           | NC                           |  |  |  |
| C4         | NC                           | IO01NDB0V0                   |  |  |  |
| C5         | NC                           | IO01PDB0V0                   |  |  |  |
| C6         | EMC_CLK/GAA0/IO00NDB0V0      | EMC_CLK/GAA0/IO02NDB0V0      |  |  |  |
| C7         | NC                           | IO03PPB0V0                   |  |  |  |
| C8         | NC                           | IO04NPB0V0                   |  |  |  |
| C9         | EMC_BYTEN[1]/GAC1/IO02PDB0V0 | EMC_BYTEN[1]/GAC1/IO07PDB0V0 |  |  |  |
| C10        | EMC_OEN1_N/IO03PDB0V0        | EMC_OEN1_N/IO08PDB0V0        |  |  |  |
| C11        | GND                          | GND                          |  |  |  |
| C12        | VCCFPGAIOB0                  | VCCFPGAIOB0                  |  |  |  |
| C13        | EMC_AB[8]/IO08NDB0V0         | EMC_AB[8]/IO13NDB0V0         |  |  |  |
| C14        | EMC_AB[16]/IO12NDB0V0        | EMC_AB[16]/IO17NDB0V0        |  |  |  |

Notes:

1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device.



|            | FG484                      |                            |  |  |  |
|------------|----------------------------|----------------------------|--|--|--|
| Pin Number | A2F200 Function            | A2F500 Function            |  |  |  |
| C15        | EMC_AB[17]/IO12PDB0V0      | EMC_AB[17]/IO17PDB0V0      |  |  |  |
| C16        | EMC_AB[24]/IO16NDB0V0      | EMC_AB[24]/IO20NDB0V0      |  |  |  |
| C17        | EMC_AB[22]/IO15NDB0V0      | EMC_AB[22]/IO19NDB0V0      |  |  |  |
| C18        | EMC_AB[23]/IO15PDB0V0      | EMC_AB[23]/IO19PDB0V0      |  |  |  |
| C19        | GBA0/IO19NPB0V0            | GBA0/IO23NPB0V0            |  |  |  |
| C20        | NC                         | NC                         |  |  |  |
| C21        | GBC2/IO21PDB1V0            | GBC2/IO30PDB1V0            |  |  |  |
| C22        | GBB2/IO20NDB1V0            | GBB2/IO27NDB1V0            |  |  |  |
| D1         | GND                        | GND                        |  |  |  |
| D2         | EMC_DB[12]/IO70NDB5V0      | EMC_DB[12]/IO87NDB5V0      |  |  |  |
| D3         | EMC_DB[13]/GAC2/IO70PDB5V0 | EMC_DB[13]/GAC2/IO87PDB5V0 |  |  |  |
| D4         | NC                         | NC                         |  |  |  |
| D5         | NC                         | NC                         |  |  |  |
| D6         | GND                        | GND                        |  |  |  |
| D7         | NC                         | IO00NPB0V0                 |  |  |  |
| D8         | NC                         | IO03NPB0V0                 |  |  |  |
| D9         | GND                        | GND                        |  |  |  |
| D10        | EMC_OEN0_N/IO03NDB0V0      | EMC_OEN0_N/IO08NDB0V0      |  |  |  |
| D11        | EMC_AB[10]/IO09NDB0V0      | EMC_AB[10]/IO11NDB0V0      |  |  |  |
| D12        | EMC_AB[11]/IO09PDB0V0      | EMC_AB[11]/IO11PDB0V0      |  |  |  |
| D13        | EMC_AB[9]/IO08PDB0V0       | EMC_AB[9]/IO13PDB0V0       |  |  |  |
| D14        | GND                        | GND                        |  |  |  |
| D15        | GBC1/IO17PPB0V0            | GBC1/IO22PPB0V0            |  |  |  |
| D16        | EMC_AB[25]/IO16PDB0V0      | EMC_AB[25]/IO20PDB0V0      |  |  |  |
| D17        | GND                        | GND                        |  |  |  |
| D18        | GBA1/IO19PPB0V0            | GBA1/IO23PPB0V0            |  |  |  |
| D19        | NC                         | NC                         |  |  |  |
| D20        | NC                         | NC                         |  |  |  |
| D21        | IO21NDB1V0                 | IO30NDB1V0                 |  |  |  |
| D22        | GND                        | GND                        |  |  |  |
| E1         | GFC2/IO67PPB5V0            | GFC2/IO84PPB5V0            |  |  |  |
| E2         | VCCFPGAIOB5                | VCCFPGAIOB5                |  |  |  |
| E3         | GFA2/IO68PDB5V0            | GFA2/IO85PDB5V0            |  |  |  |
| E4         | GND                        | GND                        |  |  |  |

Notes:

1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device.

🕓 Microsemi.

SmartFusion Customizable System-on-Chip (cSoC)

|            | FG484           |                 |
|------------|-----------------|-----------------|
| Pin Number | A2F200 Function | A2F500 Function |
| L9         | VCC             | VCC             |
| L10        | GND             | GND             |
| L11        | VCC             | VCC             |
| L12        | GND             | GND             |
| L13        | VCC             | VCC             |
| L14        | GND             | GND             |
| L15        | VCC             | VCC             |
| L16        | GND             | GND             |
| L17        | GNDQ            | GNDQ            |
| L18        | GDA2/IO33NDB1V0 | GDA2/IO42NDB1V0 |
| L19        | VCCFPGAIOB1     | VCCFPGAIOB1     |
| L20        | GDB1/IO30PDB1V0 | GDB1/IO39PDB1V0 |
| L21        | GDB0/IO30NDB1V0 | GDB0/IO39NDB1V0 |
| L22        | GDC2/IO32PDB1V0 | GDC2/IO41PDB1V0 |
| M1         | NC              | IO71PDB5V0      |
| M2         | NC              | IO71NDB5V0      |
| M3         | VCCFPGAIOB5     | VCCFPGAIOB5     |
| M4         | NC              | IO72NPB5V0      |
| M5         | GNDQ            | GNDQ            |
| M6         | NC              | IO68PDB5V0      |
| M7         | GND             | GND             |
| M8         | VCC             | VCC             |
| M9         | GND             | GND             |
| M10        | VCC             | VCC             |
| M11        | GND             | GND             |
| M12        | VCC             | VCC             |
| M13        | GND             | GND             |
| M14        | VCC             | VCC             |
| M15        | GND             | GND             |
| M16        | VCCFPGAIOB1     | VCCFPGAIOB1     |
| M17        | NC              | NC              |
| M18        | GDB2/IO33PDB1V0 | GDB2/IO42PDB1V0 |
| M19        | VJTAG           | VJTAG           |
| M20        | GND             | GND             |

Notes:

1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device.

🔌 Microsemi.

SmartFusion Customizable System-on-Chip (cSoC)

|            | FG484             |                   |
|------------|-------------------|-------------------|
| Pin Number | A2F200 Function   | A2F500 Function   |
| P11        | GND               | GND               |
| P12        | VCC               | VCC               |
| P13        | GND               | GND               |
| P14        | VCC               | VCC               |
| P15        | GND               | GND               |
| P16        | VCCFPGAIOB1       | VCCFPGAIOB1       |
| P17        | TDI               | TDI               |
| P18        | ТСК               | ТСК               |
| P19        | GND               | GND               |
| P20        | TMS               | TMS               |
| P21        | TDO               | TDO               |
| P22        | TRSTB             | TRSTB             |
| R1         | MSS_RESET_N       | MSS_RESET_N       |
| R2         | VCCFPGAIOB5       | VCCFPGAIOB5       |
| R3         | GPIO_1/IO46RSB4V0 | GPIO_1/IO55RSB4V0 |
| R4         | NC                | NC                |
| R5         | NC                | NC                |
| R6         | NC                | NC                |
| R7         | NC                | NC                |
| R8         | GND               | GND               |
| R9         | VCC               | VCC               |
| R10        | GND               | GND               |
| R11        | VCC               | VCC               |
| R12        | GND               | GND               |
| R13        | VCC               | VCC               |
| R14        | GND               | GND               |
| R15        | VCC               | VCC               |
| R16        | JTAGSEL           | JTAGSEL           |
| R17        | NC                | NC                |
| R18        | NC                | NC                |
| R19        | NC                | NC                |
| R20        | NC                | NC                |
| R21        | VCCFPGAIOB1       | VCCFPGAIOB1       |
| R22        | NC                | NC                |

Notes:

1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device.



|            | FG484                 |                       |
|------------|-----------------------|-----------------------|
| Pin Number | A2F200 Function       | A2F500 Function       |
| T1         | GND                   | GND                   |
| T2         | VCCMSSIOB4            | VCCMSSIOB4            |
| Т3         | GPIO_8/IO39RSB4V0     | GPIO_8/IO48RSB4V0     |
| T4         | GPIO_11/IO57RSB4V0    | GPIO_11/IO66RSB4V0    |
| Т5         | GND                   | GND                   |
| Т6         | MAC_CLK               | MAC_CLK               |
| Τ7         | VCCMSSIOB4            | VCCMSSIOB4            |
| Т8         | VCC33SDD0             | VCC33SDD0             |
| Т9         | VCC15A                | VCC15A                |
| T10        | GNDAQ                 | GNDAQ                 |
| T11        | GND33ADC0             | GND33ADC0             |
| T12        | ADC7                  | ADC7                  |
| T13        | NC                    | TM4                   |
| T14        | NC                    | VAREF2                |
| T15        | VAREFOUT              | VAREFOUT              |
| T16        | VCCMSSIOB2            | VCCMSSIOB2            |
| T17        | SPI_1_DO/GPIO_24      | SPI_1_DO/GPIO_24      |
| T18        | GND                   | GND                   |
| T19        | NC                    | NC                    |
| T20        | NC                    | NC                    |
| T21        | VCCMSSIOB2            | VCCMSSIOB2            |
| T22        | GND                   | GND                   |
| U1         | GND                   | GND                   |
| U2         | GPIO_5/IO42RSB4V0     | GPIO_5/IO51RSB4V0     |
| U3         | GPIO_10/IO58RSB4V0    | GPIO_10/IO67RSB4V0    |
| U4         | VCCMSSIOB4            | VCCMSSIOB4            |
| U5         | MAC_RXD[1]/IO53RSB4V0 | MAC_RXD[1]/IO62RSB4V0 |
| U6         | NC                    | NC                    |
| U7         | VCC33AP               | VCC33AP               |
| U8         | VCC33N                | VCC33N                |
| U9         | CM1                   | CM1                   |
| U10        | VAREF0                | VAREF0                |
| U11        | GND33ADC1             | GND33ADC1             |
| U12        | ADC4                  | ADC4                  |

Notes:

1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device.



# 6 – Datasheet Information

## **List of Changes**

The following table shows important changes made in this document for each revision.

| Revision                       | Changes                                                                                                                                                                                                                                                                                                                        | Page  |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Revision 13<br>(March 2015)    | Updated Unused MSS I/O Configuration information in "User I/O Naming Conventions" (SAR 62994).                                                                                                                                                                                                                                 | 5-7   |
|                                | Updated Table 2-90: "eNVM Block Timing, Worst Commercial Case Conditions: $T_J = 85^{\circ}$ C, VCC = 1.425 V".                                                                                                                                                                                                                | 2-76  |
|                                | Changed the maximum clock frequency for the control logic – 5 cycles to 50 MHz for A2F060 and A2F200 devices (SAR 63920).                                                                                                                                                                                                      |       |
|                                | Added the following Note:                                                                                                                                                                                                                                                                                                      |       |
|                                | "Moving from 5:1:1:1 mode to 6:1:1:1 mode results in throughput change that is dependent on the system functionality. When the Cortex-M3 code is executed from eNVM - with sequential firmware (sequential address reads), the throughput reduction can be around 10%" (SAR 63920).                                            |       |
| Revision 12<br>(November 2013) | CS288 package dimensions added to "SmartFusion cSoC Package Sizes Dimensions" table (SAR 43730).                                                                                                                                                                                                                               | 1-111 |
|                                | Added "Typical Programming and Erase Times" table (SAR 43732).                                                                                                                                                                                                                                                                 | 4-9   |
|                                | Definition of Ethernet MAC clarified in the "General Description" section (SAR 50083).                                                                                                                                                                                                                                         | 1-1   |
|                                | Clarified GC and GF global inputs in "Global I/O Naming Conventions" section and link to SF Fabric UG added (SAR 42802).                                                                                                                                                                                                       | 5-6   |
| Revision 11                    | Modified the description for VAREF0 in the "User-Defined Supply Pins"(SAR 30204).                                                                                                                                                                                                                                              | 5-5   |
| (September 2013)               | Updated the "Pin Assignment Tables" section with a note for A2F500, all packages with GCAx saying: "Signal assigned to those pins as a CLKBUF or CLKBUF_LVPECL or CLKBUF_LVDS goes through a glitchless mux. In order for the glitchless mux to operate correctly, the signal must be a free-running clock signal (SAR 45985). | 5-18  |

## **Microsemi**.

SmartFusion Customizable System-on-Chip (cSoC)

| Revision                       | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                    | Page |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Revision 10<br>(continued)     | Corrected the Start-up time unit from "ms" to "µs" in Table 2-99 • Voltage Regulator (SAR 39395).                                                                                                                                                                                                                                                                                                                                          | 2-87 |
|                                | Added the "References" section for "SmartFusion Development Tools" (SAR 43460).                                                                                                                                                                                                                                                                                                                                                            | 3-1  |
|                                | Updated the "References" section for Programming (SAR 43304). Added the "Application Notes on IAP Programming Technique" section (SAR 43458).                                                                                                                                                                                                                                                                                              | 4-9  |
|                                | A note was added to the "Supply Pins" table, referring to the <i>SmartFusion cSoC Board Design Guidelines</i> application note for details on VCCPLLx capacitor recommendations (SAR 42183).                                                                                                                                                                                                                                               | 5-1  |
|                                | In the "Supply Pins" section, the VPP capacitor value section has been modified to:<br>"For proper programming, $0.01\mu$ F, and $0.1\mu$ F to $1\mu$ F capacitors, (both rated at 16 V)<br>are to be connected in parallel across VPP and GND, and positioned as close to the<br>FPGA pins as possible." (SAR 43569).                                                                                                                     | 5-1  |
|                                | In the "User-Defined Supply Pins" section, added description 'These pins are located in Bank-2 (GPIO_16 to GPIO_31) for A2F060, A2F200, and A2F500 devices.' for GPIO_x (SAR 28595).                                                                                                                                                                                                                                                       | 5-5  |
|                                | Updated the MAINXIN and MAINXOUT pin descriptions in the "Special Function Pins" section to read "If an external RC network or clock input is used, the RC components are connected to the MAINXIN pin, with MAINXOUT left floating. When the main crystal oscillator is not being used, MAINXIN and MAINXOUT pins can be left floating." (SAR 42807).                                                                                     | 5-8  |
|                                | Live at Power-Up (LAPU) has been replaced with 'Instant On'.                                                                                                                                                                                                                                                                                                                                                                               | NA   |
| Revision 9<br>(September 2012) | The number of signal conditioning blocks (SCBs) for A2F500 in the "SmartFusion cSoC Family Product Table" was corrected to 4. Previously it had incorrectly been listed as 2 (SAR 39536).                                                                                                                                                                                                                                                  | Ш    |
|                                | The "Product Ordering Codes" section was revised to clarify that only one eNVM size for each device is currently available (SAR 40333).                                                                                                                                                                                                                                                                                                    | VI   |
|                                | Information pertaining to analog I/Os was added to the "Specifying I/O States During Programming" section on page 1-3 (SAR 34836).                                                                                                                                                                                                                                                                                                         | 1-3  |
|                                | The formulas in the table notes for Table 2-29 • I/O Weak Pull-Up/Pull-Down Resistances were corrected (SAR 34757).                                                                                                                                                                                                                                                                                                                        | 2-27 |
|                                | Maximum values for VIL and VIH were corrected in LVPECL Table 2-66 • Minimum and Maximum DC Input and Output Levels (SAR 37695).                                                                                                                                                                                                                                                                                                           | 2-43 |
|                                | Minimum pulse width High and Low values were added to the tables in the "Global Tree Timing Characteristics" section. The maximum frequency for global clock parameter was removed from these tables because a frequency on the global is only an indication of what the global network can do. There are other limiters such as the SRAM, I/Os, and PLL. SmartTime software should be used to determine the design frequency (SAR 29270). | 2-59 |
|                                | The temperature range for accuracy in Table 2-83 • Electrical Characteristics of the RC Oscillator was changed from "0°C to 85°C" to "-40°C to 100°C" (SAR 33670). The units for jitter were changed from ps to ps RMS (SAR 34270).                                                                                                                                                                                                        | 2-61 |
|                                | In Table 2-84 • Electrical Characteristics of the Main Crystal Oscillator, the output jitter for the 10 MHz crystal was corrected from 50 ps RMS to 1 ns RS (SAR 32939). Values for the startup time of VILXTAL were added (SAR 25248).                                                                                                                                                                                                    | 2-62 |
|                                | In Table 2-85 • Electrical Characteristics of the Low Power Oscillator, output jitter was changed from 50 ps RMS to 30 ps RMS (SAR 32939). A value for ISTBXTAL standby current was added (SAR 25249). Startup time for a test load of 30 pF was added (SAR 27436).                                                                                                                                                                        | 2-62 |



Datasheet Information

| Revision                  | Changes                                                                                                                                                                                                                                                                                                                                                                                                           | Page            |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Revision 7<br>(continued) | The following sentence was removed from the "I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial)" section because it is incorrect (SAR 31047):                                                                                                                                                                                                                              | 2-4             |
|                           | "The many different supplies can power up in any sequence with minimized current spikes or surges."                                                                                                                                                                                                                                                                                                               |                 |
|                           | Table 2-8 • Quiescent Supply Current Characteristics was divided into two tables: one for power supplies configurations and one for quiescent supply current. SoC mode was added to both tables (SAR 26378) and VCOMPLAx was removed from Table 2-8 • Power Supplies Configuration (SAR 29591). Quiescent supply current values were updated in Table 2-9 • Quiescent Supply Current Characteristics (SAR 33067). | 2-10            |
|                           | The "Total Static Power Consumption— $P_{STAT}$ " section was revised: " $N_{eNVM-BLOCKS}$ * $P_{DC4}$ " was removed from the equation for $P_{STAT}$ (SAR 33067).                                                                                                                                                                                                                                                | 2-14            |
|                           | Table 2-14 • Different Components Contributing to Dynamic Power Consumption in SmartFusion cSoCs and Table 2-15 • Different Components Contributing to the Static Power Consumption in SmartFusion cSoCs were revised to reflect updates in the SmartFusion power calculator (SARs 26405, 33067).                                                                                                                 | 2-12,<br>2-13   |
|                           | Table 2-82 • A2F060 Global Resource is new (SAR 33132).                                                                                                                                                                                                                                                                                                                                                           | 2-61            |
|                           | Output duty cycle was corrected to 50% in Table 2-83 • Electrical Characteristics of the RC Oscillator. It was incorrectly noted as 1% previously. Operating current for 3.3 domain was added (SAR 32940).                                                                                                                                                                                                        | 2-61            |
|                           | Table 2-86 • SmartFusion CCC/PLL Specification was revised to add information and   measurements regarding CCC output peak-to-peak period jitter (SAR 32996).                                                                                                                                                                                                                                                     | 2-63            |
|                           | The port names in the SRAM "Timing Waveforms", SRAM "Timing Characteristics" tables, Figure 2-38 • FIFO Reset, and the FIFO "Timing Waveforms" tables were revised to ensure consistency with the software names (SAR 29991).                                                                                                                                                                                     | 2-66 to<br>2-75 |
|                           | Table 2-90 • eNVM Block Timing, Worst Commercial Case Conditions: $T_J = 85^{\circ}C$ , VCC = 1.425 V was revised to correct the maximum frequencies (SAR 32410).                                                                                                                                                                                                                                                 | 2-76            |
|                           | Table 2-97 • Comparator Performance Specifications was moved to the "SmartFusion DC and Switching Characteristics" section from the SmartFusion Programmable Analog User's Guide because the information is extracted from characterization (SAR 24298).                                                                                                                                                          | 2-84            |
|                           | The hysteresis section in Table 2-97 • Comparator Performance Specifications was revised (SAR 33158).                                                                                                                                                                                                                                                                                                             | 2-84            |
|                           | The "SmartFusion Development Tools" was extensively updated (SAR 33216).                                                                                                                                                                                                                                                                                                                                          | 3-1             |
|                           | The text following Table 4-2 • JTAG Pin Descriptions was updated to add information on control of the JTAGSEL pin. Manual jumpers on the evaluation and development kits allow manual selection of this function for J-Link and ULINK debuggers (SAR 25592).                                                                                                                                                      | 4-7             |