Welcome to **E-XFL.COM** **Embedded - System On Chip (SoC):** The Heart of Modern Embedded Systems **Embedded - System On Chip (SoC)** refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)?** **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |-------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Architecture | MCU, FPGA | | Core Processor | ARM® Cortex®-M3 | | Flash Size | 512KB | | RAM Size | 64KB | | Peripherals | DMA, POR, WDT | | Connectivity | Ethernet, I <sup>2</sup> C, SPI, UART/USART | | Speed | 80MHz | | Primary Attributes | ProASIC®3 FPGA, 500K Gates, 11520 D-Flip-Flops | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/a2f500m3g-pg208 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Product Ordering Codes** Note: \*Most devices in the SmartFusion cSoC family can be ordered with the Y suffix. Devices with a package size greater or equal to 5x5 mm are supported. Contact your local Microsemi SoC Products Group sales representative for more information. # **Temperature Grade Offerings** | SmartFusion cSoC | A2F060 | A2F200 | A2F500 | |------------------|--------|--------|--------| | TQ144 | C, I | - | - | | PQ208 | - | C, I | C, I | | CS288 | C, I | C, I | C, I | | FG256 | C, I | C, I | C, I | | FG484 | - | C, I | C, I | #### Notes: - 1. C = Commercial Temperature Range: 0°C to 85°C Junction - 2. I = Industrial Temperature Range: -40°C to 100°C Junction VI Revision 13 | SmartFusion Family Overview | |---------------------------------------------------------------------------------------------------| | Introduction | | SmartFusion DC and Switching Characteristics | | General Specifications | | Calculating Power Dissipation | | User I/O Characteristics | | VersaTile Characteristics 2-55 | | Global Resource Characteristics | | RC Oscillator | | Main and Lower Power Crystal Oscillator 2-62 Clock Conditioning Circuits 2-63 | | FPGA Fabric SRAM and FIFO Characteristics | | Embedded Nonvolatile Memory Block (eNVM) | | Embedded FlashROM (eFROM) | | JTAG 1532 Characteristics | | Programmable Analog Specifications 2-78 | | Serial Peripheral Interface (SPI) Characteristics | | Inter-Integrated Circuit (I <sup>2</sup> C) Characteristics | | SmartFusion Development Tools | | Types of Design Tools | | SmartFusion Ecosystem | | Middleware | | References | | SmartEugian Brogramming | | SmartFusion Programming In-System Programming | | In-System Programming4-7 In-Application Programming4-8 | | Typical Programming and Erase Times | | References | | | | Pin Descriptions | | Supply Pins | | User-Defined Supply Pins 5-5 Global I/O Naming Conventions 5-6 | | User Pins | | Special Function Pins | | JTAG Pins | | Microcontroller Subsystem (MSS) 5-12 | | Analog Front-End (AFE) | | Analog Front-End Pin-Level Function Multiplexing 5-16 | | TQ144 5-18 | | CS288 | | PQ208 | | FG256 | | 7-0404 5-52 | | Datasheet Information | | List of Changes | # 1 – SmartFusion Family Overview # Introduction The SmartFusion<sup>®</sup> family of cSoCs builds on the technology first introduced with the Fusion mixed signal FPGAs. SmartFusion cSoCs are made possible by integrating FPGA technology with programmable high-performance analog and hardened ARM Cortex-M3 microcontroller blocks on a flash semiconductor process. The SmartFusion cSoC takes its name from the fact that these three discrete technologies are integrated on a single chip, enabling the lowest cost of ownership and smallest footprint solution to you. # **General Description** # Microcontroller Subsystem (MSS) The MSS is composed of a 100 MHz Cortex-M3 processor and integrated peripherals, which are interconnected via a multi-layer AHB bus matrix (ABM). This matrix allows the Cortex-M3 processor, FPGA fabric master, Ethernet media access controller (MAC), when available, and peripheral DMA (PDMA) controller to act as masters to the integrated peripherals, FPGA fabric, embedded nonvolatile memory (eNVM), embedded synchronous RAM (eSRAM), external memory controller (EMC), and analog compute engine (ACE) blocks. SmartFusion cSoCs of different densities offer various sets of integrated peripherals. Available peripherals include SPI, I<sup>2</sup>C, and UART serial ports, embedded FlashROM (EFROM), 10/100 Ethernet MAC, timers, phase-locked loops (PLLs), oscillators, real-time counters (RTC), and peripheral DMA controller (PDMA). # **Programmable Analog** ## Analog Front-End (AFE) SmartFusion cSoCs offer an enhanced analog front-end compared to Fusion devices. The successive approximation register analog-to-digital converters (SAR ADC) are similar to those found on Fusion devices. SmartFusion cSoC also adds first order sigma-delta digital-to-analog converters (SDD DAC). SmartFusion cSoCs can handle multiple analog signals simultaneously with its signal conditioning blocks (SCBs). SCBs are made of a combination of active bipolar prescalers (ABPS), comparators, current monitors and temperature monitors. ABPS modules allow larger bipolar voltages to be fed to the ADC. Current monitors take the voltage across an external sense resistor and convert it to a voltage suitable for the ADC input range. Similarly, the temperature monitor reads the current through an external PN-junction (diode or transistor) and converts it internally for the ADC. The SCB also includes comparators to monitor fast signal thresholds without using the ADC. The output of the comparators can be fed to the analog compute engine or the ADC. # Analog Compute Engine (ACE) The mixed signal blocks found in SmartFusion cSoCs are controlled and connected to the rest of the system via a dedicated processor called the analog compute engine (ACE). The role of the ACE is to offload control of the analog blocks from the Cortex-M3, thus offering faster throughput or better power consumption compared to a system where the main processor is in charge of monitoring the analog resources. The ACE is built to handle sampling, sequencing, and post-processing of the ADCs, DACs, and SCBs. #### Standby Mode P<sub>DYN</sub> = P<sub>RC-OSC</sub> + P<sub>LPXTAL-OSC</sub> ## Time Keeping Mode $P_{DYN} = P_{LPXTAL-OSC}$ ## Global Clock Dynamic Contribution—P<sub>CLOCK</sub> #### SoC Mode $P_{CLOCK} = (P_{AC1} + N_{SPINE} * P_{AC2} + N_{ROW} * PAC3 + N_{S-CELL} * P_{AC4}) * F_{CLK}$ N<sub>SPINE</sub> is the number of global spines used in the user design—guidelines are provided in the "Device Architecture" chapter of the *SmartFusion FPGA Fabric User's Guide*. N<sub>ROW</sub> is the number of VersaTile rows used in the design—guidelines are provided in the "Device Architecture" chapter of the *SmartFusion FPGA Fabric User's Guide*. F<sub>CLK</sub> is the global clock signal frequency. N<sub>S-CFLL</sub> is the number of VersaTiles used as sequential modules in the design. ### Standby Mode and Time Keeping Mode P<sub>CLOCK</sub> = 0 W ## Sequential Cells Dynamic Contribution—P<sub>S-CELL</sub> #### SoC Mode $$P_{S-CELL} = N_{S-CELL} * (P_{AC5} + (\alpha_1 / 2) * P_{AC6}) * F_{CLK}$$ N<sub>S-CELL</sub> is the number of VersaTiles used as sequential modules in the design. When a multi-tile sequential cell is used, it should be accounted for as 1. $\alpha_1$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-17 on page 2-18. F<sub>CLK</sub> is the global clock signal frequency. #### Standby Mode and Time Keeping Mode $P_{S-CELL} = 0 W$ ## Combinatorial Cells Dynamic Contribution—P<sub>C-CFL</sub> #### SoC Mode $$P_{C-CELL} = N_{C-CELL} * (\alpha_1 / 2) * P_{AC7} * F_{CLK}$$ $\ensuremath{N_{\text{C-CELL}}}$ is the number of VersaTiles used as combinatorial modules in the design. $\alpha_1$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-17 on page 2-18. F<sub>CLK</sub> is the global clock signal frequency. #### Standby Mode and Time Keeping Mode $P_{C-CELL} = 0 W$ ## Routing Net Dynamic Contribution—P<sub>NET</sub> #### SoC Mode $$P_{NET} = (N_{S-CELL} + N_{C-CELL}) * (\alpha_1 / 2) * P_{AC8} * F_{CLK}$$ N<sub>S-CFL1</sub> is the number VersaTiles used as sequential modules in the design. $N_{\text{C-CELL}}$ is the number of VersaTiles used as combinatorial modules in the design. $\alpha_{\text{1}}$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-17 on page 2-18. F<sub>Cl K</sub> is the frequency of the clock driving the logic including these nets. Table 2-24 • Summary of I/O Timing Characteristics—Software Default Settings -1 Speed Grade, Worst Commercial-Case Conditions: T<sub>J</sub> = 85°C, Worst Case VCC = 1.425 V, Worst-Case VCCxxxxIOBx (per standard) Applicable to FPGA I/O Banks, Assigned to EMC I/O Pins | I/O Standard | Drive Strength | Slew Rate | Capacitive Load (pF) | External Resistor $(\Omega)$ | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>PY</sub> (ns) | t <sub>EOUT</sub> (ns) | t <sub>ZL</sub> (ns) | t <sub>ZH</sub> (ns) | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | t <sub>ZLS</sub> (ns) | t <sub>ZHS</sub> (ns) | Units | |-------------------------------|-------------------|-----------|----------------------|------------------------------|------------------------|----------------------|-----------------------|----------------------|------------------------|----------------------|----------------------|----------------------|----------------------|-----------------------|-----------------------|-------| | 3.3 V LVTTL /<br>3.3 V LVCMOS | 12 mA | High | 35 | _ | 0.50 | 2.81 | 0.03 | 0.81 | 0.32 | 2.86 | 2.23 | 2.55 | 2.82 | 4.58 | 3.94 | ns | | 2.5 V LVCMOS | 12 mA | High | 35 | _ | 0.50 | 2.73 | 0.03 | 1.03 | 0.32 | 2.88 | 2.69 | 2.62 | 2.70 | 4.60 | 4.41 | ns | | 1.8 V LVCMOS | 12 mA | High | 35 | _ | 0.50 | 2.81 | 0.03 | 0.95 | 0.32 | 2.87 | 2.38 | 2.92 | 3.18 | 4.58 | 4.10 | ns | | 1.5 V LVCMOS | 12 mA | High | 35 | _ | 0.50 | 3.24 | 0.03 | 1.12 | 0.32 | 3.30 | 2.79 | 3.10 | 3.27 | 5.02 | 4.50 | ns | | 3.3 V PCI | Per PCI spec | High | 10 | 25 <sup>1</sup> | 0.50 | 2.11 | 0.03 | 0.68 | 0.32 | 2.15 | 1.57 | 2.55 | 2.82 | 3.87 | 3.28 | ns | | 3.3 V PCI-X | Per PCI-X<br>spec | High | 10 | 25 <sup>1</sup> | 0.50 | 2.11 | 0.03 | 0.64 | 0.32 | 2.15 | 1.57 | 2.55 | 2.82 | 3.87 | 3.28 | ns | | LVDS | 24 mA | High | - | - | 0.50 | 1.53 | 0.03 | 1.55 | _ | _ | _ | _ | _ | _ | - | ns | | LVPECL | 24 mA | High | - | _ | 0.50 | 1.46 | 0.03 | 1.46 | _ | _ | _ | _ | _ | _ | - | ns | #### Notes: - Resistance is used to measure I/O propagation delays as defined in PCI specifications. See Figure 2-10 on page 2-39 for connectivity. This resistor is not required during normal operation. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-9 for derating values. Table 2-25 • Summary of I/O Timing Characteristics—Software Default Settings -1 Speed Grade, Worst Commercial-Case Conditions: T<sub>J</sub> = 85°C, Worst Case VCC = 1.425 V, Worst-Case VCCxxxxIOBx (per standard) Applicable to MSS I/O Banks | I/O Standard | Drive Strength | Slew Rate | Capacitive Load (pF) | External Resistor | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>PY</sub> (ns) | t <sub>PYS</sub> (ns) | t <sub>EOUT</sub> (ns) | t <sub>ZL</sub> (ns) | t <sub>ZH</sub> (ns) | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | Units | |-------------------------------|----------------|-----------|----------------------|-------------------|------------------------|----------------------|-----------------------|----------------------|-----------------------|------------------------|----------------------|----------------------|----------------------|----------------------|-------| | 3.3 V LVTTL /<br>3.3 V LVCMOS | 8 mA | High | 10 | - | 0.18 | 1.92 | 0.07 | 0.78 | 1.09 | 0.18 | 1.96 | 1.55 | 1.83 | 2.04 | ns | | 2.5 V LVCMOS | 8 mA | High | 10 | _ | 0.18 | 1.96 | 0.07 | 0.99 | 1.16 | 0.18 | 2.00 | 1.82 | 1.82 | 1.93 | ns | | 1.8 V LVCMOS | 4 mA | High | 10 | _ | 0.18 | 2.31 | 0.07 | 0.91 | 1.37 | 0.18 | 2.35 | 2.27 | 1.84 | 1.87 | ns | | 1.5 V LVCMOS | 2 mA | High | 10 | _ | 0.18 | 2.70 | 0.07 | 1.07 | 1.55 | 0.18 | 2.75 | 2.67 | 1.87 | 1.85 | ns | #### Notes: - Resistance is used to measure I/O propagation delays as defined in PCI specifications. See Figure 2-10 on page 2-39 for connectivity. This resistor is not required during normal operation. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-9 for derating values. # Single-Ended I/O Characteristics ## 3.3 V LVTTL / 3.3 V LVCMOS Low-Voltage Transistor–Transistor Logic (LVTTL) is a general-purpose standard (EIA/JESD) for 3.3 V applications. It uses an LVTTL input buffer and push-pull output buffer. Table 2-35 • Minimum and Maximum DC Input and Output Levels Applicable to FPGA I/O Banks | 3.3 V LVTTL /<br>3.3 V LVCMOS | v | TL. | ٧ | TH . | VOL | VOH | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>osh</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------------|-----------------|-------------------------|-------------------------|-----------------|-----------------| | Drive Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA <sup>2</sup> | μ <b>Α</b> 2 | | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 27 | 25 | 15 | 15 | | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 27 | 25 | 15 | 15 | | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 54 | 51 | 15 | 15 | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 15 | 15 | | 12 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | 109 | 103 | 15 | 15 | | 16 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 16 | 16 | 127 | 132 | 15 | 15 | | 24 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 24 | 24 | 181 | 268 | 10 | 10 | #### Notes: - 1. Currents are measured at 100°C junction temperature and maximum voltage. - 2. Currents are measured at 85°C junction temperature. - 3. Software default selection highlighted in gray. Table 2-36 • Minimum and Maximum DC Input and Output Levels Applicable to MSS I/O Banks | 3.3 V LVTTL /<br>3.3 V LVCMOS | ٧ | 'IL | ٧ | IH | VOL | VOH | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>OSH</sub> | I₁∟ | I <sub>IH</sub> | |-------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------------|-----------------|-------------------------|-------------------------|--------------|-------------------------| | Drive Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mΑ | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>Α</b> 2 | μ <b>Α</b> <sup>2</sup> | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 15 | 15 | #### Notes: - 1. Currents are measured at 100°C junction temperature and maximum voltage. - 2. Currents are measured at 85°C junction temperature. - 3. Software default selection highlighted in gray. Figure 2-6 • AC Loading Table 2-37 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | V <sub>REF</sub> (typ.) (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|-----------------------------|------------------------| | 0 | 3.3 | 1.4 | - | 35 | Note: \*Measuring point = $V_{trip}$ . See Table 2-22 on page 2-24 for a complete table of trip points. 2-30 Revision 13 ## 1.5 V LVCMOS (JESD8-11) Low-Voltage CMOS for 1.5 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.5 V applications. It uses a 1.5 V input buffer and a push-pull output buffer. Table 2-53 • Minimum and Maximum DC Input and Output Levels Applicable to FPGA I/O Banks | 1.5 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------|-----------|-----------------------|-----------------------|-----------|-----------------------|-----------------------|-----------------|-----------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mΑ | | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA <sup>2</sup> | μ <b>Α</b> 2 | | 2 mA | -0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575 | 0.25*<br>VCCxxxxIOBx | 0.75 *<br>VCCxxxxIOBx | 2 | 2 | 16 | 13 | 15 | 15 | | 4 mA | 0.3 | 0.35*<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575 | 0.25*<br>VCCxxxxIOBx | 0.75 *<br>VCCxxxxIOBx | 4 | 4 | 33 | 25 | 15 | 15 | | 6 mA | -<br>0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575 | 0.25*<br>VCCxxxxIOBx | 0.75 *<br>VCCxxxxIOBx | 6 | 6 | 39 | 32 | 15 | 15 | | 8 mA | -<br>0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575 | 0.25* VCC | 0.75 *<br>VCCxxxxIOBx | 8 | 8 | 55 | 66 | 15 | 15 | | 12 mA | 0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575 | 0.25 *<br>VCCxxxxIOBx | 0.75 *<br>VCCxxxxIOBx | 12 | 12 | 55 | 66 | 15 | 15 | #### Notes: - 1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 2. Currents are measured at 85°C junction temperature. - 3. Software default selection highlighted in gray. Table 2-54 • Minimum and Maximum DC Input and Output Levels Applicable to MSS I/O Banks | 1.5 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>OSH</sub> | Ι <sub>Ι</sub> | Ι <sub>ΙΗ</sub> | |-------------------|-----------|-----------------------|-----------------------|-----------|-----------------------|-----------------------|-----------------|-----------------|-------------------------|------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mΑ | | Max.<br>mA <sup>1</sup> | | μA <sup>2</sup> | μ <b>A</b> | | 2 mA | -0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.575 | 0.25 *<br>VCCxxxxIOBx | 0.75 *<br>VCCxxxxIOBx | 2 | 2 | 16 | 13 | 15 | 15 | #### Notes: - 1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 2. Currents are measured at 85°C junction temperature. - 3. Software default selection highlighted in gray. Figure 2-9 • AC Loading Table 2-55 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | V <sub>REF</sub> (typ.) (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|-----------------------------|------------------------| | 0 | 1.5 | 0.75 | _ | 35 | <sup>\*</sup> Measuring point = $V_{trip}$ . See Table 2-22 on page 2-24 for a complete table of trip points. Table 2-66 • Minimum and Maximum DC Input and Output Levels | DC Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | |--------------|--------------------------------|-------|------|-------|------|-------|------|-------| | VCCFPGAIOBx | Supply Voltage | 3. | 3.0 | | .3 | 3 | .6 | V | | VOL | Output Low Voltage | 0.96 | 1.27 | 1.06 | 1.43 | 1.30 | 1.57 | V | | VOH | Output High Voltage | 1.8 | 2.11 | 1.92 | 2.28 | 2.13 | 2.41 | V | | VIL, VIH | Input Low, Input High Voltages | 0 | 3.6 | 0 | 3.6 | 0 | 3.6 | V | | VODIFF | Differential Output Voltage | 0.625 | 0.97 | 0.625 | 0.97 | 0.625 | 0.97 | V | | VOCM | Output Common-Mode Voltage | 1.762 | 1.98 | 1.762 | 1.98 | 1.762 | 1.98 | V | | VICM | Input Common-Mode Voltage | 1.01 | 2.57 | 1.01 | 2.57 | 1.01 | 2.57 | V | | VIDIFF | Input Differential Voltage | 300 | | 300 | | 300 | | mV | ## Table 2-67 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | V <sub>REF</sub> (typ.) (V) | | |---------------|----------------|----------------------|-----------------------------|--| | 1.64 | 1.94 | Cross point | - | | <sup>\*</sup> Measuring point = $V_{trip.}$ See Table 2-22 on page 2-24 for a complete table of trip points. ## **Timing Characteristics** Table 2-68 • LVPECL Worst Commercial-Case Conditions: $T_J$ = 85°C, Worst-Case VCC = 1.425 V, Worst-Case VCCFPGAIOBx = 3.0 V Applicable to FPGA I/O Banks, I/O Assigned to EMC I/O Pins | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.60 | 1.76 | 0.04 | 1.76 | ns | | <b>–1</b> | 0.50 | 1.46 | 0.03 | 1.46 | ns | ## Notes: - For the derating values at specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-9 for derating values. - 2. The above mentioned timing parameters correspond to 24mA drive strength. Figure 2-20 • Input DDR Timing Diagram # **Timing Characteristics** Table 2-75 • Input DDR Propagation Delays Worst Commercial-Case Conditions: T<sub>J</sub> = 85°C, Worst Case VCC = 1.425 V | Parameter | Description | -1 | Units | |-------------------------|------------------------------------------------------|------|-------| | t <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR for Input DDR | 0.39 | ns | | t <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF for Input DDR | 0.28 | ns | | t <sub>DDRISUD</sub> | Data Setup for Input DDR | 0.29 | ns | | t <sub>DDRIHD</sub> | Data Hold for Input DDR | 0.00 | ns | | t <sub>DDRICLR2Q1</sub> | Asynchronous Clear-to-Out Out_QR for Input DDR | 0.58 | ns | | t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR | 0.47 | ns | | t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal time for Input DDR | 0.00 | ns | | t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery time for Input DDR | | ns | | t <sub>DDRIWCLR</sub> | Asynchronous Clear Minimum Pulse Width for Input DDR | | ns | | t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width High for Input DDR | | ns | | t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width Low for Input DDR | 0.32 | ns | | F <sub>DDRIMAX</sub> | Maximum Frequency for Input DDR | 350 | MHz | Note: For derating values at specific junction temperature and voltage-supply levels, refer to Table 2-7 on page 2-9 for derating values. 2-52 Revision 13 Figure 2-22 • Output DDR Timing Diagram ## **Timing Characteristics** Table 2-77 • Output DDR Propagation Delays Worst Commercial-Case Conditions: T<sub>J</sub> = 85°C, Worst-Case VCC = 1.425 V | Parameter | Description | -1 | Units | |-------------------------|-------------------------------------------------------|------|-------| | t <sub>DDROCLKQ</sub> | Clock-to-Out of DDR for Output DDR | 0.71 | ns | | t <sub>DDROSUD1</sub> | Data_F Data Setup for Output DDR | 0.38 | ns | | t <sub>DDROSUD2</sub> | Data_R Data Setup for Output DDR | 0.38 | ns | | t <sub>DDROHD1</sub> | Data_F Data Hold for Output DDR | 0.00 | ns | | t <sub>DDROHD2</sub> | Data_R Data Hold for Output DDR | 0.00 | ns | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out for Output DDR | 0.81 | ns | | t <sub>DDROREMCLR</sub> | Asynchronous Clear Removal Time for Output DDR | 0.00 | ns | | t <sub>DDRORECCLR</sub> | Asynchronous Clear Recovery Time for Output DDR | 0.23 | ns | | t <sub>DDROWCLR1</sub> | Asynchronous Clear Minimum Pulse Width for Output DDR | 0.22 | ns | | t <sub>DDROCKMPWH</sub> | Clock Minimum Pulse Width High for the Output DDR | 0.36 | ns | | t <sub>DDROCKMPWL</sub> | Clock Minimum Pulse Width Low for the Output DDR | 0.32 | ns | | F <sub>DDOMAX</sub> | Maximum Frequency for the Output DDR | 350 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-9 for derating values. 2-54 Revision 13 # **VersaTile Characteristics** # **VersaTile Specifications as a Combinatorial Module** The SmartFusion library offers all combinations of LUT-3 combinatorial functions. In this section, timing characteristics are presented for a sample of the library. For more details, refer to the *IGLOO/e, Fusion, ProASIC3/E, and SmartFusion Macro Library Guide*. Figure 2-23 • Sample of Combinatorial Cells Figure 2-24 • Timing Model and Waveforms 2-56 Revision 13 # **Timing Characteristics** Table 2-87 • RAM4K9 Worst Commercial-Case Conditions: T<sub>J</sub> = 85°C, Worst-Case VCC = 1.425 V | Parameter | Description | -1 | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|------|------|-------| | t <sub>AS</sub> | Address setup time | 0.25 | 0.30 | ns | | t <sub>AH</sub> | Address hold time | 0.00 | 0.00 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.15 | 0.17 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.10 | 0.12 | ns | | t <sub>BKS</sub> | BLK setup time | 0.24 | 0.28 | ns | | t <sub>BKH</sub> | BLK hold time | 0.02 | 0.02 | ns | | t <sub>DS</sub> | Input data (DIN) setup time | 0.19 | 0.22 | ns | | t <sub>DH</sub> | Input data (DIN) hold time | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on DOUT (output retained, WMODE = 0) | 1.81 | 2.18 | ns | | | Clock High to new data valid on DOUT (flow-through, WMODE = 1) | 2.39 | 2.87 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on DOUT (pipelined) | 0.91 | 1.09 | ns | | t <sub>C2CWWH</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address—applicable to rising edge | 0.23 | 0.26 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—applicable to opening edge | 0.34 | 0.38 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address— applicable to opening edge | | 0.42 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on DOUT (flow-through) | 0.94 | 1.12 | ns | | | RESET Low to Data Out Low on DOUT (pipelined) | 0.94 | 1.12 | ns | | t <sub>REMRSTB</sub> | RESET removal | | 0.35 | ns | | t <sub>RECRSTB</sub> | RESET recovery | | 1.83 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | | 0.22 | ns | | t <sub>CYC</sub> | Clock cycle time | 3.28 | 3.28 | ns | | F <sub>MAX</sub> | Maximum clock frequency | 305 | 305 | MHz | #### Notes: For more information, refer to the Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs application note. <sup>2.</sup> For the derating values at specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-9 for derating values. # **Temperature Monitor** Unless otherwise noted, temperature monitor performance is specified with a 2N3904 diode-connected bipolar transistor from National Semiconductor or Infineon Technologies, nominal power supply voltages, with the output measured using the internal voltage reference with the internal ADC in 12-bit mode and 62.5 Ksps. After digital compensation. Unless otherwise noted, the specifications pertain to conditions where the SmartFusion cSoC and the sensing diode are at the same temperature. Table 2-94 • Temperature Monitor Performance Specifications | Specification | Test Conditions | | Typical | Max. | Units | |----------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|---------|--------|--------| | Input diode temperature range | | -55 | | 150 | °C | | | | 233.2 | | 378.15 | K | | Temperature sensitivity | | | 2.5 | | mV/K | | Intercept | Extrapolated to 0K | | 0 | | V | | Input referred temperature offset error | At 25°C (298.15K) | | ±1 | 1.5 | °C | | Gain error | Slope of BFSL vs. 2.5 mV/K | | ±1 | 2.5 | % nom. | | Overall accuracy | Peak error from ideal transfer function | | ±2 | ±3 | °C | | Input referred noise | At 25°C (298.15K) – no output averaging | | 4 | | °C rms | | Output current | Idle mode | | 100 | | μA | | | Final measurement phases | | 10 | | μA | | Analog settling time | Measured to 0.1% of final value, (with ADC load) | | | | | | | From TM_STB (High) | 5 | | | μs | | | From ADC_START (High) | 5 | | 105 | μs | | AT parasitic capacitance | | | | 500 | pF | | Power supply rejection ratio | DC (0-10 KHz) | 1.2 | 0.7 | | °C/V | | Input referred temperature sensitivity error | Variation due to device temperature (–40°C to +100°C). External temperature sensor held constant. | | 0.005 | 0.008 | °C/°C | | Temperature monitor (TM) | VCC33A | | 200 | | μA | | operational power supply current requirements (per temperature | VCC33AP | | 150 | | μA | | monitor instance, not including ADC or VAREFx) | VCC15A | | 50 | | μA | Note: All results are based on averaging over 64 samples. # **Voltage Regulator** Table 2-99 • Voltage Regulator | Symbol | Parameter | | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------|------------------------------|-----------------------|---------------------------------------------------------|-------|------|-------|------| | V <sub>OUT</sub> | Output voltage | T <sub>J</sub> = 25°C | | 1.425 | 1.5 | 1.575 | V | | Vos | Output offset voltage | T <sub>J</sub> = 25°C | | | 11 | | mV | | ICC33A | Operation current | T <sub>J</sub> = 25°C | I <sub>LOAD</sub> = 1 mA | | 3.4 | | mA | | | | | I <sub>LOAD</sub> = 100 mA | | 11 | | mA | | | | | I <sub>LOAD</sub> = 0.5 A | | 21 | | mA | | ΔV <sub>OUT</sub> | Load regulation | T <sub>J</sub> = 25°C | I <sub>LOAD</sub> = 1 mA to 0.5 A | | 5.8 | | mV | | ΔV <sub>OUT</sub> Line regula | Line regulation | T <sub>J</sub> = 25°C | VCC33A = 2.97 V to 3.63 V<br>I <sub>LOAD</sub> = 1 mA | | 5.3 | | mV/V | | | | | VCC33A = 2.97 V to 3.63 V<br>I <sub>LOAD</sub> = 100 mA | | 5.3 | | mV/V | | | | | VCC33A = 2.97 V to 3.63 V<br>I <sub>LOAD</sub> = 500mA | | 5.3 | | mV/V | | | Dropout voltage <sup>1</sup> | T <sub>J</sub> = 25°C | I <sub>LOAD</sub> = 1 mA | | 0.63 | | V | | | | | I <sub>LOAD</sub> = 100 mA | | 0.84 | | V | | | | | I <sub>LOAD</sub> = 0.5 A | | 1.35 | | V | | I <sub>PTBASE</sub> | PTBase current | T <sub>J</sub> = 25°C | I <sub>LOAD</sub> = 1 mA | | 48 | | μΑ | | | | | I <sub>LOAD</sub> = 100 mA | | 736 | | μA | | | | | I <sub>LOAD</sub> = 0.5 A | | 12 | | mA | | | Startup time <sup>2</sup> | T <sub>J</sub> = 25°C | | | 200 | | μs | ## Notes: <sup>1.</sup> Dropout voltage is defined as the minimum VCC33A voltage. The parameter is specified with respect to the output voltage. The specification represents the minimum input-to-output differential voltage required to maintain regulation. <sup>2.</sup> Assumes 10 μF. SmartFusion Customizable System-on-Chip (cSoC) Emcraft Systems provides porting of the open-source U-boot firmware and uClinux™ kernel to the SmartFusion cSoC, a Linux®-based cross-development framework, and other complementary components. Combined with the release of its A2F-Linux Evaluation Kit, this provides a low-cost platform for evaluation and development of Linux (uClinux) on the Cortex-M3 CPU core of the Microsemi SmartFusion cSoC. Emcraft Linux on Microsemi's SmartFusion cSoC Keil offers the RTX Real-Time Kernel as a royalty-free, deterministic RTOS designed for ARM and Cortex-M devices. It allows you to create programs that simultaneously perform multiple functions and helps to create applications which are better structured and more easily maintained. - The RTX Real-Time Kernel is included with MDK-ARM. Download the Evaluation version of Keil MDK-ARM. - RTX source code is available as part of Keil/ARM Real-Time Library (RL-ARM), a group of tightly-coupled libraries designed to solve the real-time and communication challenges of embedded systems based on ARM-powered microcontroller devices. The RL-ARM library now supports SmartFusion cSoCs and designers with additional key features listed in the "Middleware" section on page 3-5. Micrium supports SmartFusion cSoCs with the company's flagship $\mu$ C/OS family, recognized for a variety of features and benefits, including unparalleled reliability, performance, dependability, impeccable source code and vast documentation. Micrium supports the following products for SmartFusion cSoCs and continues to work with Microsemi on additional projects. - SmartFusion Quickstart Guide for Micrium μC/OS-III Examples - Design Files µC/OS-III™, Micrium's newest RTOS, is designed to save time on your next embedded project and puts greater control of the software in your hands. RoweBots provides an ultra tiny Linux-compatible RTOS called Unison for SmartFusion. Unison consists of a set of modular software components, which, like Linux, are either free or commercially licensed. Unison offers POSIX® and Linux compatibility with hard real-time performance, complete I/O modules and an easily understood environment for device driver programming. Seamless integration with FPGA and analog features are fast and easy. - Unison V4-based products include a free Unison V4 Linux and POSIX-compatible kernel with serial I/O, file system, six demonstration programs, upgraded documentation and source code for Unison V4, and free (for non-commercial use) Unison V4 TCP/IP server. Commercial license upgrade is available for Unison V4 TCP/IP server with three demonstration programs, DHCP client and source code. - Unison V5-based products include commercial Unison V5 Linux- and POSIX-compatible kernel with serial I/O, file system, extensive feature set, full documentation, source code and more than 20 demonstration programs, Unison V5 TCP/IPv4 with extended feature set, sockets interface, multiple network interfaces, PPP support, DHCP client, documentation, source code and six demonstration programs, and multiple other features. # **Middleware** Microsemi has ported both uIP and IwIP for Ethernet support as well as including TFTP file service. - SmartFusion Webserver Demo Using uIP and FreeRTOS - SmartFusion: Running Webserver, TFTP on IwIP TCP/IP Stack Application Note The Keil/ARM Real-Time Library (RL-ARM)<sup>1</sup>, in addition to RTX source, includes the following: RL-TCPnet (TCP/IP) – The Keil RL-TCPnet library, supporting full TCP/IP and UDP protocols, is a full networking suite specifically written for small ARM and Cortex-M processor-based microcontrollers. TCPnet is now ported to and supports SmartFusion Cortex-M3. It is highly optimized, has a small code footprint, and gives excellent performance, providing a wide range of application level protocols and examples such as FTP, SNMP, SOAP and AJAX. An HTTP server example of TCPnet working in a SmartFusion design is available. <sup>1.</sup> The CAN and USB functions within RL-ARM are not supported for SmartFusion cSoC. # **User-Defined Supply Pins** | Name | Туре | Polarity/<br>Bus Size | Description | |----------|-------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VAREF0 | Input | 1 | Analog reference voltage for first ADC. | | | | | The SmartFusion cSoC can be configured to generate a 2.56 V internal reference that can be used by the ADC. While using the internal reference, the reference voltage is output on the VAREFOUT pin for use as a system reference. If a different reference voltage is required, it can be supplied by an external source and applied to this pin. The valid range of values that can be supplied to the ADC is 1.0 V to 3.3 V. When VAREF0 is internally generated, a bypass capacitor must be connected from this pin to ground. The value of the bypass capacitor should be between 3.3 $\mu$ F and 22 $\mu$ F, which is based on the needs of the individual designs. The choice of the capacitor value has an impact on the settling time it takes the VAREF0 signal to reach the required specification of 2.56 V to initiate valid conversions by the ADC. If the lower capacitor value is chosen, the settling time required for VAREF0 to achieve 2.56 V will be shorter than when selecting the larger capacitor value. The above range of capacitor values supports the accuracy specification of the ADC, which is detailed in the datasheet. Designers choosing the smaller capacitor value will not obtain as much margin in the accuracy as that achieved with a larger capacitor value. See the Analog-to-Digital Converter (ADC) section in the SmartFusion Programmable Analog User's Guide for more information. The SoC Products Group recommends customers use 10 $\mu$ F as the value of the bypass capacitor. Designers choosing to use an external VAREF0 need to ensure that a stable and clean VAREF0 source is supplied to the VAREF0 pin before initiating conversions by the ADC. To use the internal voltage reference, the VAREFOUT pin must be connected to the appropriate ADC VAREFx input on the PCB. For example, VAREFOUT can be connected to VAREF1 only, if ADC1 alone is used. VAREFOUT can be connected to VAREF1 and VAREF2 together, if ADC0, ADC1, and ADC2 all are used. | | VAREF1 | Input | 1 | Analog reference voltage for second ADC See "VAREF0" above for more information. | | VAREF2 | Input | 1 | Analog reference voltage for third ADC See "VAREF0" above for more. | | VAREFOUT | Out | 1 | Internal 2.56 V voltage reference output. Can be used to provide the two ADCs with a unique voltage reference externally by connecting VAREFOUT to both VAREF0 and VAREF1. To use the internal voltage reference, you must connect the VAREFOUT pin to the appropriate ADC VAREFx input—either the VAREF0 or VAREF1 pin—on the PCB. | # SmartFusion Customizable System-on-Chip (cSoC) | Name | Туре | Polarity/Bus Size | Description | |-------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NCAP | | 1 | Negative capacitor connection. | | | | | This is the negative terminal of the charge pump. A capacitor, with a 2.2 $\mu$ F recommended value, is required to connect between PCAP and NCAP. Analog charge pump capacitors are not needed if none of the analog SCB features are used and none of the SDDs are used. In that case it should be left unconnected. | | PCAP | | 1 | Positive Capacitor connection. | | | | | This is the positive terminal of the charge pump. A capacitor, with a 2.2 $\mu\text{F}$ recommended value, is required to connect between PCAP and NCAP. If this pin is not used, it must be left unconnected/floating. In this case, no capacitor is needed. Analog charge pump capacitors are not needed if none of the analog SCB features are used, and none of the SDDs are used. | | PTBASE | | 1 | Pass transistor base connection | | | | | This is the control signal of the voltage regulator. This pin should be connected to the base of an external pass transistor used with the 1.5 V internal voltage regulator and can be floating if not used. | | PTEM | | 1 | Pass transistor emitter connection. | | | | | This is the feedback input of the voltage regulator. | | | | | This pin should be connected to the emitter of an external pass transistor used with the 1.5 V internal voltage regulator and can be floating if not used. | | MSS_RESET_N | | Low | Low Reset signal which can be used as an external reset and can also be used as a system level reset under control of the Cortex-M3 processor. MSS_RESET_N is an output asserted low after power-on reset. The direction of MSS_RESET_N changes during the execution of the Microsemi System Boot when chip-level reset is enabled. The Microsemi System Boot reconfigures MSS_RESET_N to become a reset input signal when chip-level reset is enabled. It has an internal pull-up so it can be left floating. In the current software, the MSS_RESET_N is modeled as an external input signal only. | | PU_N | In | Low | Push-button is the connection for the external momentary switch used to turn on the 1.5 V voltage regulator and can be floating if not used. | # **Pin Assignment Tables** # **TQ144** ## Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx. 5-18 Revision 13 | | PQ208 | | | | | |------------|-----------------------|-----------------------|--|--|--| | Pin Number | A2F200 | A2F500 | | | | | 32 | VCCRCOSC | VCCRCOSC | | | | | 33 | MSS_RESET_N | MSS_RESET_N | | | | | 34 | VCCESRAM | VCCESRAM | | | | | 35 | MAC_MDC/IO48RSB4V0 | MAC_MDC/IO57RSB4V0 | | | | | 36 | MAC_MDIO/IO49RSB4V0 | MAC_MDIO/IO58RSB4V0 | | | | | 37 | MAC_TXEN/IO52RSB4V0 | MAC_TXEN/IO61RSB4V0 | | | | | 38 | MAC_CRSDV/IO51RSB4V0 | MAC_CRSDV/IO60RSB4V0 | | | | | 39 | MAC_RXER/IO50RSB4V0 | MAC_RXER/IO59RSB4V0 | | | | | 40 | GND | GND | | | | | 41 | VCCMSSIOB4 | VCCMSSIOB4 | | | | | 42 | VCC | VCC | | | | | 43 | MAC_TXD[0]/IO56RSB4V0 | MAC_TXD[0]/IO65RSB4V0 | | | | | 44 | MAC_TXD[1]/IO55RSB4V0 | MAC_TXD[1]/IO64RSB4V0 | | | | | 45 | MAC_RXD[0]/IO54RSB4V0 | MAC_RXD[0]/IO63RSB4V0 | | | | | 46 | MAC_RXD[1]/IO53RSB4V0 | MAC_RXD[1]/IO62RSB4V0 | | | | | 47 | MAC_CLK | MAC_CLK | | | | | 48 | GNDSDD0 | GNDSDD0 | | | | | 49 | VCC33SDD0 | VCC33SDD0 | | | | | 50 | VCC15A | VCC15A | | | | | 51 | PCAP | PCAP | | | | | 52 | NCAP | NCAP | | | | | 53 | VCC33AP | VCC33AP | | | | | 54 | VCC33N | VCC33N | | | | | 55 | SDD0 | SDD0 | | | | | 56 | GNDA | GNDA | | | | | 57 | GNDAQ | GNDAQ | | | | | 58 | ABPS0 | ABPS0 | | | | | 59 | ABPS1 | ABPS1 | | | | | 60 | CM0 | СМО | | | | | 61 | TM0 | TMO | | | | | 62 | GNDTM0 | GNDTM0 | | | | | | | 1 | | | | ## Notes: 5-36 Revision 13 <sup>1.</sup> Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device. <sup>2. \*:</sup> Indicates that the signal assigned to the pins as a CLKBUF/CLKBUF\_LVPECL/CLKBUF\_LVDS goes through a glitchless mux. In order for the glitchless mux to operate correctly, the signal must be a free-running clock signal. Refer to the 'Glitchless MUX' section in the SmartFusion Microcontroller Subsystem User's Guide for more details.