### NXP USA Inc. - MCHLC908QT1PE Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                              |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | HC08                                                                  |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 2MHz                                                                  |
| Connectivity               | -                                                                     |
| Peripherals                | LVD, POR, PWM                                                         |
| Number of I/O              | 5                                                                     |
| Program Memory Size        | 1.5KB (1.5K × 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 128 x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                           |
| Data Converters            | -                                                                     |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                       |
| Mounting Type              | Through Hole                                                          |
| Package / Case             | 8-DIP (0.300", 7.62mm)                                                |
| Supplier Device Package    | 8-PDIP                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mchlc908qt1pe |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



**Table of Contents** 

**Pin Assignments** 







#### Memory

| Addr.                 | Register Name                                        |                 | Bit 7                      | 6                                | 5                              | 4                       | 3          | 2        | 1       | Bit 0            |
|-----------------------|------------------------------------------------------|-----------------|----------------------------|----------------------------------|--------------------------------|-------------------------|------------|----------|---------|------------------|
| \$0005                | Data Direction Register B<br>(DDRB)                  | Read:<br>Write: | DDRB7                      | DDRB6                            | DDRB5                          | DDRB4                   | DDRB3      | DDRB2    | DDRB1   | DDRB0            |
|                       | See page 101.                                        | Reset:          | 0                          | 0                                | 0                              | 0                       | 0          | 0        | 0       | 0                |
| \$0006<br>↓<br>\$000A | Unimplemented                                        |                 |                            |                                  |                                |                         |            |          |         |                  |
|                       |                                                      |                 |                            |                                  |                                |                         |            | _        |         |                  |
| \$000B                | Port A Input Pullup Enable<br>Register (PTAPUE)      | Read:<br>Write: | OSC2EN                     | 0                                | PTAPUE5                        | PTAPUE4                 | PTAPUE3    | PTAPUE2  | PTAPUE1 | PTAPUE0          |
|                       | See page 99.                                         | Reset:          | 0                          | 0                                | 0                              | 0                       | 0          | 0        | 0       | 0                |
| \$000C                | Port B Input Pullup Enable<br>Register (PTBPUE)      | Read:<br>Write: | PTBPUE7                    | PTBPUE6                          | PTBPUE5                        | PTBPUE4                 | PTBPUE3    | PTBPUE2  | PTBPUE1 | PTBPUE0          |
|                       | See page 102.                                        | Reset:          | 0                          | 0                                | 0                              | 0                       | 0          | 0        | 0       | 0                |
| \$000D<br>↓<br>\$0019 | Unimplemented                                        |                 |                            |                                  |                                |                         |            |          |         |                  |
|                       |                                                      |                 |                            |                                  |                                |                         |            | <b></b>  |         |                  |
|                       | Keyboard Status and                                  | Read:           | 0                          | 0                                | 0                              | 0                       | KEYF       | 0        | IMASKK  | MODEK            |
| \$001A                | Control Register (KBSCR)<br>See page 83.             | Write:          |                            |                                  |                                |                         |            | АСКК     |         |                  |
|                       |                                                      | Reset:          | 0                          | 0                                | 0                              | 0                       | 0          | U        | 0       | 0                |
| \$001B                | Keyboard Interrupt<br>Enable Register (KBIER)        | Write:          | 0                          | AWUIE                            | KBIE5                          | KBIE4                   | KBIE3      | KBIE2    | KBIE1   | KBIE0            |
|                       | See page 84.                                         | Reset:          | 0                          | 0                                | 0                              | 0                       | 0          | 0        | 0       | 0                |
| \$001C                | Unimplemented                                        |                 |                            |                                  |                                |                         |            |          |         |                  |
|                       |                                                      |                 |                            | 1                                | 1                              | 1                       | 1          |          | 1       |                  |
|                       | IRQ Status and Control                               | Read:           | 0                          | 0                                | 0                              | 0                       | IRQF       | 0        | IMASK   | MODE             |
| \$001D                | Register (INTSCR)                                    | Write:          |                            |                                  |                                |                         |            | ACK      |         |                  |
|                       | Oee page 11.                                         | Reset:          | 0                          | 0                                | 0                              | 0                       | 0          | 0        | 0       | 0                |
| (<br>\$001E           | Configuration Register 2<br>(CONFIG2) <sup>(1)</sup> | Read:<br>Write: | IRQPUD                     | IRQEN                            | R                              | OSCOPT1                 | OSCOPT0    | R        | R       | RSTEN            |
|                       | See page 53.                                         | Reset:          | 0                          | 0                                | 0                              | 0                       | 0          | 0        | 0       | 0 <sup>(2)</sup> |
|                       |                                                      |                 | 1. One-time<br>2. RSTEN re | writable regis<br>eset to 0 by a | ter after each<br>power-on res | reset.<br>et (POR) only | Ι.         |          |         |                  |
|                       |                                                      |                 |                            | = Unimplem                       | ented                          | R                       | = Reserved | U = Unaf | fected  |                  |





#### Memory

| Addr.                 | Register Name                               |        | Bit 7  | 6     | 5 | 4 | 3 | 2 | 1 | Bit 0 |
|-----------------------|---------------------------------------------|--------|--------|-------|---|---|---|---|---|-------|
|                       | Break Status and Control                    | Read:  | BBKE   | BBKA  | 0 | 0 | 0 | 0 | 0 | 0     |
| \$FE0B                | Register (BRKSCR)                           | Write: | DITAL  | Dinot |   |   |   |   |   |       |
|                       | See page 138.                               | Reset: | 0      | 0     | 0 | 0 | 0 | 0 | 0 | 0     |
|                       |                                             | Read:  | LVIOUT | 0     | 0 | 0 | 0 | 0 | 0 | R     |
| \$FE0C                | LVI Status Register (LVISR)<br>See page 87. | Write: |        |       |   |   |   |   |   |       |
|                       | 000 page 01.                                | Reset: | 0      | 0     | 0 | 0 | 0 | 0 | 0 | 0     |
| \$FE0D<br>↓<br>\$FE0F | Reserved for FLASH Test                     | Í      | R      | R     | R | R | R | R | R | R     |

| \$FFBE | FLASH Block Protect<br>FBE Register (FLBPR)  |                 | BPR7  | BPR6                | BPR5  | BPR4      | BPR3       | BPR2  | BPR1  | BPR0  |  |
|--------|----------------------------------------------|-----------------|-------|---------------------|-------|-----------|------------|-------|-------|-------|--|
|        | See page 37.                                 | Reset:          |       | Unaffected by reset |       |           |            |       |       |       |  |
| \$FFBF | Reserved                                     |                 | R     | R                   | R     | R         | R          | R     | R     | R     |  |
|        |                                              | •               |       |                     |       |           |            |       |       |       |  |
| \$FFC0 | Internal Oscillator Trim Value<br>(Optional) | Read:<br>Write: | TRIM7 | TRIM6               | TRIM5 | TRIM4     | TRIM3      | TRIM2 | TRIM1 | TRIM0 |  |
|        |                                              | Reset:          |       |                     |       | Unaffecte | d by reset |       |       |       |  |
| \$FFC1 | Reserved                                     |                 | R     | R                   | R     | R         | R          | R     | R     | R     |  |
|        |                                              | •               |       | •                   |       |           |            |       |       |       |  |







#### MASS — Mass Erase Control Bit

This read/write bit configures the memory for mass erase operation.

- 1 = Mass Erase operation selected
  - 0 = Mass Erase operation unselected

#### **ERASE** — Erase Control Bit

This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time.

- 1 = Erase operation selected
- 0 = Erase operation unselected

#### PGM — Program Control Bit

This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time.

1 = Program operation selected

0 = Program operation unselected

### 2.6.2 FLASH Page Erase Operation

Use the following procedure to erase a page of FLASH memory. A page consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80, or \$XXC0. The 48-byte user interrupt vectors area also forms a page. Any FLASH memory page can be erased alone.

- 1. Set the ERASE bit and clear the MASS bit in the FLASH control register.
- 2. Read the FLASH block protect register.
- 3. Write any data to any FLASH location within the address range of the block to be erased.
- 4. Wait for a time,  $t_{NVS}$  (minimum 10  $\mu$ s).
- 5. Set the HVEN bit.
- 6. Wait for a time, t<sub>Erase</sub> (minimum 1 ms or 4 ms).
- 7. Clear the ERASE bit.
- 8. Wait for a time,  $t_{NVH}$  (minimum 5  $\mu$ s).
- 9. Clear the HVEN bit.
- 10. After time,  $t_{BCV}$  (typical 1 µs), the memory can be accessed in read mode again.

#### NOTE

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps.

#### CAUTION

A page erase of the vector page will erase the internal oscillator trim value at \$FFC0.

In applications that require more than 1000 program/erase cycles, use the 4 ms page erase specification to get improved long-term reliability. Any application can use this 4 ms page erase specification. However, in applications where a FLASH location will be erased and reprogrammed less than 1000 times, and speed is important, use the 1 ms page erase specification to get a shorter cycle time.



Memory







# Chapter 6 Computer Operating Properly (COP)

# 6.1 Introduction

The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the configuration 1 (CONFIG1) register.

# 6.2 Functional Description



Figure 6-1. COP Block Diagram



Polling and forced reset operation modes can be combined to take full advantage of LVD and LVR trip voltages selection. LVD (LVDLVR = 1) in polling mode (LVIRSTD = 1) can be used as a low voltage warning in a slowly and continuously falling  $V_{DD}$  application (for example, battery applications). Once LVD has been identified, the part can be set to LVR (LVDLVR = 0) and reset enabled (LVIRSTD = 0). So, as  $V_{DD}$  continues to fall the part will reset when LVR trip voltage is reached. Unlike other bits in CONFIG registers, LVIRSTD and LVDLVR bits are allowed to be written multiple times after reset.

#### NOTE

The microcontroller is guaranteed to operate at a minimum supply voltage. The trip point ( $V_{TRIPF}$  [LVD] or  $V_{TRIPF}$  [LVR]) may be lower than this. See 16.5 DC Electrical Characteristics for the actual trip point voltages.

# 10.4 LVI Status Register

LVI resets have been disabled.

Address: \$FE0C 2 Bit 7 6 5 4 3 1 Bit 0 LVIOUT 0 0 Read: 0 0 0 0 R Write: 0 0 0 0 0 0 0 Reset: 0 = Unimplemented R = Reserved

The LVI status register (LVISR) indicates if the V<sub>DD</sub> voltage was detected below the V<sub>TRIPF</sub> level while

Figure 10-2. LVI Status Register (LVISR)

### LVIOUT — LVI Output Bit

This read-only flag becomes set when the  $V_{DD}$  voltage falls below the  $V_{TRIPF}$  trip voltage and is cleared when  $V_{DD}$  voltage rises above  $V_{TRIPR}$ . The difference in these threshold levels results in a hysteresis that prevents oscillation into and out of reset (see Table 10-1). Reset clears the LVIOUT bit.

| V <sub>DD</sub>                  | LVIOUT         |
|----------------------------------|----------------|
| $V_{DD} > V_{TRIPR}$             | 0              |
| $V_{DD} < V_{TRIPF}$             | 1              |
| $V_{TRIPF} < V_{DD} < V_{TRIPR}$ | Previous value |

Table 10-1. LVIOUT Bit Indication

# 10.5 LVI Interrupts

The LVI module does not generate interrupt requests.



# 11.6 Oscillator During Break Mode

The oscillator continues to drive BUSCLKX2 and BUSCLKX4 when the device enters the break state.

# 11.7 CONFIG2 Options

Two CONFIG2 register options affect the operation of the oscillator module: OSCOPT1 and OSCOPT0. All CONFIG2 register bits will have a default configuration. Refer to Chapter 5 Configuration Register (CONFIG) for more information on how the CONFIG2 register is used.

Table 11-2 shows how the OSCOPT bits are used to select the oscillator clock source.

| OSCOPT1 | OSCOPT0 | Oscillator Modes    |
|---------|---------|---------------------|
| 0       | 0       | Internal Oscillator |
| 0       | 1       | External Oscillator |
| 1       | 0       | External RC         |
| 1       | 1       | External Crystal    |

Table 11-2. Oscillator Modes

# 11.8 Input/Output (I/O) Registers

The oscillator module contains these two registers:

- 1. Oscillator status register (OSCSTAT)
- 2. Oscillator trim register (OSCTRIM)

# 11.8.1 Oscillator Status Register

The oscillator status register (OSCSTAT) contains the bits for switching from internal to external clock sources.



Figure 11-4. Oscillator Status Register (OSCSTAT)

### ECGON — External Clock Generator On Bit

This read/write bit enables external clock generator, so that the switching process can be initiated. This bit is forced low during reset. This bit is ignored in monitor mode with the internal oscillator bypassed.

1 = External clock generator enabled

0 = External clock generator disabled

#### ECGST — External Clock Status Bit

This read-only bit indicates whether or not an external clock source is engaged to drive the system clock.

1 = An external clock source engaged

0 = An external clock source disengaged



Input/Output Ports (PORTS)

# 12.2.1 Port A Data Register

The port A data register (PTA) contains a data latch for each of the six port A pins.



Figure 12-1. Port A Data Register (PTA)

### PTA[5:0] — Port A Data Bits

These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data.

### AWUL — Auto Wakeup Latch Data Bit

This is a read-only bit which has the value of the auto wakeup interrupt request latch. The wakeup request signal is generated internally (see Chapter 4 Auto Wakeup Module (AWU)). There is no PTA6 port nor any of the associated bits such as PTA6 data register, pullup enable or direction.

### KBI[5:0] — Port A Keyboard Interrupts

The keyboard interrupt enable bits, KBIE5–KBIE0, in the keyboard interrupt control enable register (KBIER) enable the port A pins as external interrupt pins (see Chapter 9 Keyboard Interrupt Module (KBI)).

# 12.2.2 Data Direction Register A

Data direction register A (DDRA) determines whether each port A pin is an input or an output. Writing a 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a 0 disables the output buffer.



Figure 12-2. Data Direction Register A (DDRA)

# DDRA[5:0] — Data Direction Register A Bits

These read/write bits control port A data direction. Reset clears DDRA[5:0], configuring all port A pins as inputs.

1 = Corresponding port A pin configured as output

0 = Corresponding port A pin configured as input

# NOTE

Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1.



### 13.5.3 SIM Counter and Reset States

External reset has no effect on the SIM counter (see 13.7.2 Stop Mode for details.) The SIM counter is free-running after all reset states. See 13.4.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences.

# **13.6 Exception Control**

Normal sequential program execution can be changed in three different ways:

- 1. Interrupts
  - a. Maskable hardware CPU interrupts
  - b. Non-maskable software interrupt instruction (SWI)
- 2. Reset
- 3. Break interrupts

### 13.6.1 Interrupts

An interrupt temporarily changes the sequence of program execution to respond to a particular event. Figure 13-7 flow charts the handling of system interrupts.

Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared).

At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. Figure 13-8 shows interrupt entry timing. Figure 13-9 shows interrupt recovery timing.

#### 13.6.1.1 Hardware Interrupts

A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed.

If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. Figure 13-10 demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed.



#### System Integration Module (SIM)

The LDA opcode is prefetched by both the INT1 and INT2 return-from-interrupt (RTI) instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation.

#### NOTE

To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine.

### 13.6.1.2 SWI Instruction

The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register.

NOTE

A software interrupt pushes PC onto the stack. A software interrupt does **not** push PC – 1, as a hardware interrupt does.

# 13.6.2 Interrupt Status Registers

The flags in the interrupt status registers identify maskable interrupt sources. Table 13-3 summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging.

| Priority | Source                            | Flag | Mask <sup>(1)</sup> | INT<br>Register<br>Flag | Vector<br>Address |
|----------|-----------------------------------|------|---------------------|-------------------------|-------------------|
| Highest  | Reset                             |      | —                   | —                       | \$FFFE-\$FFFF     |
| ▲        | SWI instruction                   |      | —                   | —                       | \$FFFC-\$FFFD     |
|          | IRQ pin                           | IRQF | IMASK               | IF1                     | \$FFFA-\$FFFB     |
|          | Timer channel 0 interrupt         | CH0F | CH0IE               | IF3                     | \$FFF6-\$FFF7     |
|          | Timer channel 1 interrupt         | CH1F | CH1IE               | IF4                     | \$FFF4-\$FFF5     |
|          | Timer overflow interrupt          | TOF  | TOIE                | IF5                     | \$FFF2-\$FFF3     |
| *        | Keyboard interrupt                | KEYF | IMASKK              | IF14                    | \$FFE0-\$FFE1     |
| Lowest   | ADC conversion complete interrupt | COCO | AIEN                | IF15                    | \$FFDE\$FFDF      |

Table 13-3. Interrupt Sources

1. The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction.

### 13.6.2.1 Interrupt Status Register 1



# Figure 13-11. Interrupt Status Register 1 (INT1)



### IF1 and IF3–IF5 — Interrupt Flags

These flags indicate the presence of interrupt requests from the sources shown in Table 13-3.

- 1 = Interrupt request present
- 0 = No interrupt request present

### Bit 0, 1, 3, and 7 — Always read 0

#### 13.6.2.2 Interrupt Status Register 2



#### Figure 13-12. Interrupt Status Register 2 (INT2)

#### IF14 — Interrupt Flags

This flag indicates the presence of interrupt requests from the sources shown in Table 13-3.

- 1 = Interrupt request present
- 0 = No interrupt request present

#### Bit 0–6 — Always read 0

#### 13.6.2.3 Interrupt Status Register 3



#### Figure 13-13. Interrupt Status Register 3 (INT3)

#### IF15 — Interrupt Flags

These flags indicate the presence of interrupt requests from the sources shown in Table 13-3.

- 1 = Interrupt request present
- 0 = No interrupt request present

#### Bit 1–7 — Always read 0

#### 13.6.3 Reset

All reset sources always have equal and highest priority and cannot be arbitrated.

### 13.6.4 Break Interrupts

The break module can stop normal program flow at a software programmable break point by asserting its break interrupt output. (See Chapter 15 Development Support.) The SIM puts the CPU into the break



System Integration Module (SIM)

# 13.8.2 Break Flag Control Register

The break control register (BFCR) contains a bit that enables software to clear status bits while the MCU is in a break state.



### Figure 13-20. Break Flag Control Register (BFCR)

### BCFE — Break Clear Flag Enable Bit

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

1 = Status bits clearable during break

0 = Status bits not clearable during break



# Chapter 14 Timer Interface Module (TIM)

# 14.1 Introduction

This section describes the timer interface module (TIM). The TIM is a two-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. Figure 14-2 is a block diagram of the TIM.

# 14.2 Features

Features of the TIM include the following:

- Two input capture/output compare channels
  - Rising-edge, falling-edge, or any-edge input capture trigger
  - Set, clear, or toggle output compare action
- Buffered and unbuffered pulse width modulation (PWM) signal generation
- Programmable TIM clock input
  - 7-frequency internal bus clock prescaler selection
  - External TIM clock input
- Free-running or modulo up-count operation
- Toggle any channel pin on overflow
- TIM counter stop and reset bits

# 14.3 Pin Name Conventions

The TIM shares two input/output (I/O) pins with two port A I/O pins. The full names of the TIM I/O pins are listed in Table 14-1. The generic pin name appear in the text that follows.

| TIM Generic Pin Names: | TCH0      | TCH1      | TCLK      |  |
|------------------------|-----------|-----------|-----------|--|
| Full TIM Pin Names:    | PTA0/TCH0 | PTA1/TCH1 | PTA2/TCLK |  |

### Table 14-1. Pin Name Conventions



Timer Interface Module (TIM)

# 14.9.4 TIM Channel Status and Control Registers

Each of the TIM channel status and control registers does the following:

- · Flags input captures and output compares
- Enables input capture and output compare interrupts
- Selects input capture, output compare, or PWM operation
- Selects high, low, or toggling output on output compare
- Selects rising edge, falling edge, or any edge as the active input capture trigger
- Selects output toggling on TIM overflow
- Selects 0% and 100% PWM duty cycle
- Selects buffered or unbuffered output compare/PWM operation



Registers (TSC0:TSC1)

# CHxF — Channel x Flag Bit

When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers.

Clear CHxF by reading the TIM channel x status and control register with CHxF set and then writing a 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing a 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

Reset clears the CHxF bit. Writing a 1 to CHxF has no effect.

- 1 = Input capture or output compare on channel x
- 0 = No input capture or output compare on channel x

# CHxIE — Channel x Interrupt Enable Bit

This read/write bit enables TIM CPU interrupt service requests on channel x. Reset clears the CHxIE bit.

- 1 = Channel x CPU interrupt requests enabled
- 0 = Channel x CPU interrupt requests disabled

### MSxB — Mode Select Bit B

This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM channel 0 status and control register.



# Chapter 16 Electrical Specifications

# 16.1 Introduction

This section contains electrical and timing specifications.

# 16.2 Absolute Maximum Ratings

Maximum ratings are the extreme limits to which the microcontroller unit (MCU) can be exposed without permanently damaging it.

NOTE

This device is not guaranteed to operate properly at the maximum ratings. Refer to 16.5 DC Electrical Characteristics for guaranteed operating conditions.

| Characteristic <sup>(1)</sup>                                                                          | Symbol                               | Value                          | Unit |
|--------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------|------|
| Supply voltage                                                                                         | V <sub>DD</sub>                      | -0.3 to +6.0                   | V    |
| Input voltage                                                                                          | V <sub>IN</sub>                      | $V_{SS}$ –0.3 to $V_{DD}$ +0.3 | V    |
| Mode entry voltage, IRQ pin                                                                            | V <sub>TST</sub>                     | V <sub>SS</sub> –0.3 to +9.1   | V    |
| Maximum current per pin excluding PTA0–PTA5, $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ | I                                    | ±15                            | mA   |
| Maximum current for pins PTA0–PTA5                                                                     | I <sub>PTA0</sub> _I <sub>PTA5</sub> | ±25                            | mA   |
| Storage temperature                                                                                    | T <sub>STG</sub>                     | -55 to +150                    | °C   |
| Maximum current out of V <sub>SS</sub>                                                                 | I <sub>MVSS</sub>                    | 100                            | mA   |
| Maximum current into V <sub>DD</sub>                                                                   | I <sub>MVDD</sub>                    | 100                            | mA   |

1. Voltages references to  $V_{SS}$ .

# NOTE

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that  $V_{IN}$  and  $V_{OUT}$  be constrained to the range  $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either  $V_{SS}$  or  $V_{DD}$ .)



| NX                          | ┍                                                                                                                                                                            | 1      |        |       |         |          |                 |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|---------|----------|-----------------|
| 1                           |                                                                                                                                                                              | MEC    | HANICA |       | INES    | DOCUMENT | NO: 98ARL10557D |
| © FRE                       | ESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.                                                                                                                              |        | DICTI  | ONARY | ,       | PAGE:    | 1452            |
| ELECTRO<br>DIREC<br>VERSION | NIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED<br>LY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED<br>S ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED<br>COPY" IN RED | DO NOT | SCALE  | THIS  | DRAWING | REV:     | А               |

NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.
- 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HP-VFDFP-N.

4. COPLANARITY APPLIES TO LEADS AND DIE ATTACH PAD.

| TITLE:THERMALLY ENHANCED DUAL                  | CASE NUMBER: 1452-01             |
|------------------------------------------------|----------------------------------|
| FLAT NO LEAD PACKAGE (DFN)                     | STANDARD: NON-JEDEC              |
| 8 TERMINAL, U. 8 PITCH $(4 \times 4 \times 1)$ | PACKAGE CODE: 6165 SHEET: 4 OF 5 |

