Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------| | Product Status | Active | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | LVD, POR, PWM | | Number of I/O | 5 | | Program Memory Size | 1.5KB (1.5K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 8-SOIC (0.209", 5.30mm Width) | | Supplier Device Package | 8-SO | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mcl908qt1cdwe | # **List of Chapters** | Chapter 1 General Description | 15 | |---------------------------------------------------------------|-----| | Chapter 2 Memory | 23 | | Chapter 3 Analog-to-Digital Converter (ADC) | 39 | | Chapter 4 Auto Wakeup Module (AWU) | 47 | | Chapter 5 Configuration Register (CONFIG) | 53 | | Chapter 6 Computer Operating Properly (COP) | 57 | | Chapter 7 Central Processor Unit (CPU) | 61 | | Chapter 8 External Interrupt (IRQ) | 73 | | Chapter 9 Keyboard Interrupt Module (KBI) | 79 | | Chapter 10 Low-Voltage Inhibit (LVI) | 85 | | Chapter 11 Oscillator Module (OSC) | 89 | | Chapter 12 Input/Output Ports (PORTS) | 97 | | Chapter 13 System Integration Module (SIM) | 103 | | Chapter 14 Timer Interface Module (TIM) | 119 | | Chapter 15 Development Support | 135 | | Chapter 16 Electrical Specifications | 151 | | Chapter 17 Ordering Information and Mechanical Specifications | 163 | ### **Table of Contents** # Chapter 1 General Description | | General Description | | |----------------|-------------------------------------------|------| | 1.1 | Introduction | 15 | | 1.2 | Features | . 15 | | 1.3 | MCU Block Diagram | . 17 | | 1.4 | Pin Assignments | . 17 | | 1.5 | Pin Functions | | | 1.6 | Pin Function Priority | | | | | | | | Chapter 2 | | | | Memory | | | 2.1 | Introduction | | | 2.2 | Unimplemented Memory Locations | | | 2.3 | Reserved Memory Locations | 23 | | 2.4 | Input/Output (I/O) Section | 25 | | 2.5 | Random-Access Memory (RAM) | 31 | | 2.6 | FLASH Memory (FLASH) | 32 | | 2.6.1 | FLASH Control Register | | | 2.6.2 | FLASH Page Erase Operation | | | 2.6.3 | FLASH Mass Erase Operation | | | 2.6.4 | FLASH Program Operation | | | 2.6.5 | FLASH Protection | | | 2.6.6<br>2.6.7 | FLASH Block Protect Register | | | 2.6.8 | Stop Mode | | | 2.0.0 | Ctop wode | | | | Chapter 3 | | | | Analog-to-Digital Converter (ADC) | | | 3.1 | Introduction | 39 | | 3.2 | Features | 39 | | 3.3 | Functional Description | 39 | | 3.3.1 | ADC Port I/O Pins | 39 | | 3.3.2 | Voltage Conversion | | | 3.3.3 | Conversion Time | | | 3.3.4 | Continuous Conversion | | | 3.3.5 | Accuracy and Precision | | | 3.4 | Interrupts | | | 3.5 | Low-Power Modes | | | 3.5.1 | Wait Mode | | | 3.5.2 | Stop Mode | 42 | | | MCCOLLI COOROVIOT Family Data Chart Day 2 | | MC68HLC908QY/QT Family Data Sheet, Rev. 3 Features of the CPU08 include the following: - Enhanced HC05 programming model - Extensive loop control functions - 16 addressing modes (eight more than the HC05) - 16-bit index register and stack pointer - Memory-to-memory data transfers - Fast 8 × 8 multiply instruction - Fast 16/8 divide instruction - Binary-coded decimal (BCD) instructions - Optimization for controller applications - Efficient C language support #### 1.3 MCU Block Diagram Figure 1-1 shows the structure of the MC68HLC908QY4. #### 1.4 Pin Assignments The MC68HLC908QT4, MC68HLC908QT2, and MC68HLC908QT1 are available in 8-pin packages and the MC68HLC908QY4, MC68HLC908QY2, and MC68HLC908QY1 in 16-pin packages. Figure 1-2 shows the pin assignment for these packages. #### **Analog-to-Digital Converter (ADC)** #### CH[4:0] — ADC Channel Select Bits CH4, CH3, CH2, CH1, and CH0 form a 5-bit field which is used to select one of the four ADC channels. The five select bits are detailed in Table 3-1. Care should be taken when using a port pin as both an analog and a digital input simultaneously to prevent switching noise from corrupting the analog signal. The ADC subsystem is turned off when the channel select bits are all set to 1. This feature allows for reduced power consumption for the MCU when the ADC is not used. Reset sets all of these bits to a 1. #### NOTE Recovery from the disabled state requires one conversion cycle to stabilize. | CH4 | СНЗ | CH2 | CH1 | СН0 | ADC<br>Channel | Input Select | |--------------|--------------|--------------|--------------|--------------|----------------|---------------------------------| | 0 | 0 | 0 | 0 | 0 | AD0 | PTA0 | | 0 | 0 | 0 | 0 | 1 | AD1 | PTA1 | | 0 | 0 | 0 | 1 | 0 | AD2 | PTA4 | | 0 | 0 | 0 | 1 | 1 | AD3 | PTA5 | | 0 | 0 | 1 | 0 | 0 | _ | | | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | _ | Unused <sup>(1)</sup> | | 1 | 1 | 0 | 1 | 0 | _ | | | 1 | 1 | 0 | 1 | 1 | _ | Reserved | | 1 | 1 | 1 | 0 | 0 | _ | Unused | | 1 | 1 | 1 | 0 | 1 | _ | V <sub>DDA</sub> <sup>(2)</sup> | | 1 | 1 | 1 | 1 | 0 | _ | V <sub>SSA</sub> <sup>(2)</sup> | | 1 | 1 | 1 | 1 | 1 | _ | ADC power off | Table 3-1. MUX Channel Select #### 3.7.2 ADC Data Register One 8-bit result register is provided. This register is updated each time an ADC conversion completes. Figure 3-4. ADC Data Register (ADR) MC68HLC908QY/QT Family Data Sheet, Rev. 3 If any unused channels are selected, the resulting ADC conversion will be unknown. The voltage levels supplied from internal reference nodes, as specified in the table, are used to verify the operation of the ADC converter both in production test and for user applications. Analog-to-Digital Converter (ADC) #### **Auto Wakeup Module (AWU)** #### 4.6.2 Keyboard Status and Control Register The keyboard status and control register (KBSCR): - Flags keyboard/auto wakeup interrupt requests - Acknowledges keyboard/auto wakeup interrupt requests - Masks keyboard/auto wakeup interrupt requests Figure 4-3. Keyboard Status and Control Register (KBSCR) #### Bits 7-4 — Not used These read-only bits always read as 0s. #### **KEYF** — Keyboard Flag Bit This read-only bit is set when a keyboard interrupt is pending on port A or auto wakeup. Reset clears the KEYF bit. - 1 = Keyboard/auto wakeup interrupt pending - 0 = No keyboard/auto wakeup interrupt pending #### ACKK — Keyboard Acknowledge Bit Writing a 1 to this write-only bit clears the keyboard/auto wakeup interrupt request on port A and auto wakeup logic. ACKK always reads as 0. Reset clears ACKK. #### **IMASKK**— Keyboard Interrupt Mask Bit Writing a 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests on port A or auto wakeup. Reset clears the IMASKK bit. - 1 = Keyboard/auto wakeup interrupt requests masked - 0 = Keyboard/auto wakeup interrupt requests not masked #### **NOTE** MODEK is not used in conjuction with the auto wakeup feature. To see a description of this bit, see 9.7.1 Keyboard Status and Control Register. #### **Central Processor Unit (CPU)** Figure 7-1. CPU Registers #### 7.3.1 Accumulator The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations. Figure 7-2. Accumulator (A) #### 7.3.2 Index Register The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register. In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand. The index register can serve also as a temporary data storage location. Figure 7-3. Index Register (H:X) MC68HLC908QY/QT Family Data Sheet, Rev. 3 # MC68HLC908QY/QT Family Data Sheet, Rev. 3 | т | | |---------------|--| | $\overline{}$ | | | œ. | | | Õ | | | S | | | O | | | Ø | | | $\overline{}$ | | | W | | | rr | | | v. | | | Œ | | | _ | | | _ | | | = | | | O | | | 0 | | | | | | ᅐ | | | _ | | | ⊏ | | | C | | | ÷ | | | Ö | | | ~ | | | • | | | | | | | | Table 7-2. Opcode Map | | Bit Manipulation Branch Read-Modify-Write | | | | Control | | | | Register/Memory | | | | | | | | | | | |------------|-------------------------------------------|---------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | A | В | С | D | 9ED | Е | 9EE | F | | 0 | BRSET0<br>3 DIR | 4<br>BSET0<br>2 DIR | 3<br>BRA<br>2 REL | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | 4<br>NEG<br>2 IX1 | 5<br>NEG<br>3 SP1 | 3<br>NEG<br>1 IX | 7<br>RTI<br>1 INH | 3<br>BGE<br>2 REL | SUB<br>2 IMM | 3<br>SUB<br>2 DIR | 4<br>SUB<br>3 EXT | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | SUB<br>1 IX | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | 5<br>CBEQ<br>3 DIR | CBEQA<br>3 IMM | CBEQX<br>3 IMM | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | CMP<br>1 IX | | 2 | 5<br>BRSET1<br>3 DIR | 4<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | 3<br>BGT<br>2 REL | SBC<br>2 IMM | 3<br>SBC<br>2 DIR | 4<br>SBC<br>3 EXT | 4<br>SBC<br>3 IX2 | 5<br>SBC<br>4 SP2 | 3<br>SBC<br>2 IX1 | 4<br>SBC<br>3 SP1 | SBC<br>1 IX | | 3 | 5<br>BRCLR1<br>3 DIR | 4<br>BCLR1<br>2 DIR | | COM<br>2 DIR | COMA<br>1 INH | COMX<br>1 INH | 4<br>COM<br>2 IX1 | 5<br>COM<br>3 SP1 | COM<br>1 IX | 9<br>SWI<br>1 INH | | CPX<br>2 IMM | | | 4<br>CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | | 4<br>CPX<br>3 SP1 | CPX<br>1 IX | | 4 | 5<br>BRSET2<br>3 DIR | | | 4<br>LSR<br>2 DIR | 1<br>LSRA<br>1 INH | 1<br>LSRX<br>1 INH | 4<br>LSR<br>2 IX1 | 5<br>LSR<br>3 SP1 | 3<br>LSR<br>1 IX | 2<br>TAP<br>1 INH | 2<br>TXS<br>1 INH | | 3<br>AND<br>2 DIR | | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | | 4<br>AND<br>3 SP1 | 2<br>AND<br>1 IX | | 5 | 5<br>BRCLR2<br>3 DIR | | 3<br>BCS<br>2 REL | | | 4<br>LDHX<br>2 DIR | 3<br>CPHX<br>3 IMM | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | 2<br>TSX<br>1 INH | | 3<br>BIT<br>2 DIR | 4<br>BIT<br>3 EXT | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | 3<br>BIT<br>2 IX1 | 4<br>BIT<br>3 SP1 | BIT<br>1 IX | | 6 | 5<br>BRSET3<br>3 DIR | | 3<br>BNE<br>2 REL | | 1<br>RORA<br>1 INH | 1<br>RORX<br>1 INH | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | 3<br>ROR<br>1 IX | 2<br>PULA<br>1 INH | | | 3<br>LDA<br>2 DIR | | | 5<br>LDA<br>4 SP2 | | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | 7 | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR | | | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | TAX<br>1 INH | AIS<br>2 IMM | | | | 5<br>STA<br>4 SP2 | | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX | | 8 | 5<br>BRSET4<br>3 DIR | 4<br>BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | 2<br>PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | | 4<br>EOR<br>3 EXT | 4<br>EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | 3<br>EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | EOR<br>1 IX | | 9 | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | 4<br>ROL<br>2 IX1 | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | 2<br>PSHX<br>1 INH | SEC<br>1 INH | ADC<br>2 IMM | 3<br>ADC<br>2 DIR | 4<br>ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | ADC<br>1 IX | | A | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | 3<br>BPL<br>2 REL | | DECA<br>1 INH | | | 5<br>DEC<br>3 SP1 | 3<br>DEC<br>1 IX | 2<br>PULH<br>1 INH | | ORA<br>2 IMM | | | 4<br>ORA<br>3 IX2 | 5<br>ORA<br>4 SP2 | | 4<br>ORA<br>3 SP1 | ORA<br>1 IX | | В | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | 6<br>DBNZ<br>4 SP1 | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | | | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX | | С | 5<br>BRSET6<br>3 DIR | | 3<br>BMC<br>2 REL | INC<br>2 DIR | 1<br>INCA<br>1 INH | 1<br>INCX<br>1 INH | 4<br>INC<br>2 IX1 | 5<br>INC<br>3 SP1 | 3<br>INC<br>1 IX | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | | 4<br>JMP<br>3 IX2 | | 3<br>JMP<br>2 IX1 | | JMP<br>1 IX | | D | 5<br>BRCLR6<br>3 DIR | 4<br>BCLR6<br>2 DIR | | 3<br>TST<br>2 DIR | 1<br>TSTA<br>1 INH | | | 4<br>TST<br>3 SP1 | 2<br>TST<br>1 IX | | 1<br>NOP<br>1 INH | 4<br>BSR<br>2 REL | | | | | 5<br>JSR<br>2 IX1 | | JSR<br>1 IX | | E | 5<br>BRSET7<br>3 DIR | | 3<br>BIL<br>2 REL | | 5<br>MOV<br>3 DD | 4<br>MOV<br>2 DIX+ | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | STOP<br>1 INH | * | | 3<br>LDX<br>2 DIR | | | 5<br>LDX<br>4 SP2 | | 4<br>LDX<br>3 SP1 | 2<br>LDX<br>1 IX | | F | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM | 3<br>STX<br>2 DIR | STX<br>3 EXT | 4<br>STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | STX<br>1 IX | INH Inherent REL Relative IMM Immediate IX Indexed, No Offset DIR Direct IX1 Indexed, 8-Bit Offset EXT Extended IX2 Indexed, 16-Bit Offset DD Direct-Direct IMD Immediate-Direct IX+D Indexed-Direct DIX+ Direct-Indexed \*Pre-byte for stack pointer indexed instructions SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment Low Byte of Opcode in Hexadecimal | MSB<br>LSB | 0 | High Byte of Opcode in Hexadecima | |------------|----------------------|----------------------------------------------------------------| | 0 | 5<br>BRSET0<br>3 DIR | Cycles<br>Opcode Mnemonic<br>Number of Bytes / Addressing Mode | External Interrupt (IRQ) Figure 9-2. Keyboard Interrupt Block Diagram If the MODEK bit is set, the keyboard interrupt inputs are both falling edge and low-level sensitive, and both of the following actions must occur to clear a keyboard interrupt request: - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a 1 to the ACKK bit in the keyboard status and control register (KBSCR). The ACKK bit is useful in applications that poll the keyboard interrupt inputs and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt inputs. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the central processor unit (CPU) loads the program counter with the vector address at locations \$FFE0 and \$FFE1. - Return of all enabled keyboard interrupt inputs to logic 1 As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set. The auto wakeup interrupt input, AWUIREQ, will be cleared only by writing to ACKK bit in KBSCR or reset. The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order. If the MODEK bit is clear, the keyboard interrupt pin is falling-edge sensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request. Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt input stays at logic 0. The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred. #### Low-Voltage Inhibit (LVI) The LVI is enabled out of reset. The LVI module contains a bandgap reference circuit and comparator. Clearing the LVI power disable bit (LVIPWRD) enables the LVI to monitor $V_{DD}$ voltage. Clearing the LVI reset disable bit (LVIRSTD) enables the LVI module to generate a reset when $V_{DD}$ falls below a voltage, $V_{TRIPF}$ or $V_{DTRIPF}$ . Setting the LVI enable in stop mode bit (LVISTOP) enables the LVI to operate in stop mode. Setting the LVD or LVR trip point bit (LVDLVR) selects the LVD trip point voltage. The actual trip thresholds are specified in 16.5 DC Electrical Characteristics. Either trip level can be used as a detect or reset. #### **NOTE** After a power-on reset, the LVI's default mode of operation is LVR trip voltage. If a higher trip voltage is desired, the user must set the LVDLVR bit to raise the trip point to the LVD voltage. If the user requires the higher trip voltage and sets the LVDLVR bit after power-on reset while the VDD supply is not above the $V_{TRIPR}$ for LVD mode, the microcontroller unit (MCU) will immediately go into reset. The next time the LVI releases the reset, the supply will be above the $V_{TRIPR}$ for LVD mode. Once an LVI reset occurs, the MCU remains in reset until $V_{DD}$ rises above a voltage, $V_{TRIPR}$ , which causes the MCU to exit reset. See Chapter 13 System Integration Module (SIM) for the reset recovery sequence. The output of the comparator controls the state of the LVIOUT flag in the LVI status register (LVISR) and can be used for polling LVI operation when the LVI reset is disabled. #### 10.3.1 Polled LVI Operation In applications that can operate at $V_{DD}$ levels below the $V_{TRIPF}$ level, software can monitor $V_{DD}$ by polling the LVIOUT bit. In the configuration register, the LVIPWRD bit must be cleared to enable the LVI module, and the LVIRSTD bit must be set to disable LVI resets. #### 10.3.2 Forced Reset Operation In applications that require $V_{DD}$ to remain above the $V_{TRIPF}$ level, enabling LVI resets allows the LVI module to reset the MCU when $V_{DD}$ falls below the $V_{TRIPF}$ level. In the configuration register, the LVIPWRD and LVIRSTD bits must be cleared to enable the LVI module and to enable LVI resets. #### 10.3.3 Voltage Hysteresis Protection Once the LVI has triggered (by having $V_{DD}$ fall below $V_{TRIPF}$ ), the LVI will maintain a reset condition until $V_{DD}$ rises above the rising trip point voltage, $V_{TRIPR}$ . This prevents a condition in which the MCU is continually entering and exiting reset if $V_{DD}$ is approximately equal to $V_{TRIPF}$ . $V_{TRIPR}$ is greater than $V_{TRIPF}$ by the hysteresis voltage, $V_{HYS}$ . #### 10.3.4 LVI Trip Selection The LVDLVR bit in the configuration register selects whether the LVI is configured for LVD (low voltage detect) or LVR (low voltage reset) protection. The LVD trip voltage can be used as a low voltage warning. The LVR trip voltage will commonly be configured as a reset condition since it is very close to the minimum operating voltage of the device. The LVDLVR bit can be written to anytime so that battery applications can make use of the LVI as both a warning indicator and to generate a system reset. MC68HLC908QY/QT Family Data Sheet, Rev. 3 # **Chapter 11 Oscillator Module (OSC)** #### 11.1 Introduction The oscillator module is used to provide a stable clock source for the microcontroller system and bus. The oscillator module generates two output clocks, BUSCLKX2 and BUSCLKX4. The BUSCLKX4 clock is used by the system integration module (SIM) and the computer operating properly module (COP). The BUSCLKX2 clock is divided by two in the SIM to be used as the bus clock for the microcontroller. Therefore the bus frequency will be one forth of the BUSCLKX4 frequency. #### 11.2 Features The oscillator has these four clock source options available: - 1. Internal oscillator: An internally generated, fixed frequency clock, trimmable to ±5%. This is the default option out of reset. - 2. External oscillator: An external clock that can be driven directly into OSC1. - 3. External RC: A built-in oscillator module (RC oscillator) that requires an external R connection only. The capacitor is internal to the chip. - 4. External crystal: A built-in oscillator module (XTAL oscillator) that requires an external crystal or ceramic-resonator. #### 11.3 Functional Description The oscillator contains these major subsystems: - Internal oscillator circuit - Internal or external clock switch control - External clock circuit - External crystal circuit - External RC clock circuit #### 11.3.1 Internal Oscillator The internal oscillator circuit is designed for use with no external components to provide a clock source with tolerance less than $\pm 25\%$ untrimmed. An 8-bit trimming register allows adjustment to a tolerance of less than $\pm 5\%$ . The internal oscillator will generate a clock of 4.0 MHz typical (INTCLK) resulting in a bus speed (internal clock $\div$ 4) of 1.0 MHz. Figure 11-3 shows how BUSCLKX4 is derived from INTCLK and, like the RC oscillator, OSC2 can output BUSCLKX4 by setting OSC2EN in PTAPUE register. See Chapter 12 Input/Output Ports (PORTS). 89 #### Input/Output Ports (PORTS) #### PTAPUE[5:0] — Port A Input Pullup Enable Bits These read/write bits are software programmable to enable pullup devices on port A pins. - 1 = Corresponding port A pin configured to have internal pull if its DDRA bit is set to 0 - 0 = Pullup device is disconnected on the corresponding port A pin regardless of the state of its DDRA bit Table 12-1 summarizes the operation of the port A pins. Table 12-1. Port A Pin Functions | PTAPUE | DDRA | PTA | I/O Pin | Accesses to DDRA | Access | ses to PTA | |--------|------|------------------|---------------------------------------|------------------|-----------|--------------------------| | Bit | Bit | Bit | Mode | Read/Write | Read | Write | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRA5-DDRA0 | Pin | PTA5-PTA0 <sup>(3)</sup> | | 0 | 0 | Х | Input, Hi-Z <sup>(4)</sup> | DDRA5-DDRA0 | Pin | PTA5-PTA0 <sup>(3)</sup> | | Х | 1 | Х | Output | DDRA5-DDRA0 | PTA5-PTA0 | PTA5-PTA0 <sup>(5)</sup> | - 1. X = don't care - 2. I/O pin pulled to $V_{DD}$ by internal pullup. - 3. Writing affects data register, but does not affect input. - 4. Hi-Z = high impedance - 5. Output does not apply to PTA2 #### 12.3 Port B Port B is an 8-bit general purpose I/O port. Port B is only available on the MC68HLC908QY1, MC68HLC908QY2, and MC68HLC908QY4. #### 12.3.1 Port B Data Register The port B data register (PTB) contains a data latch for each of the eight port B pins. Figure 12-5. Port B Data Register (PTB) #### PTB[7:0] — Port B Data Bits These read/write bits are software programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. #### **Timer Interface Module (TIM)** RST, IRQ: Pins have internal (about 30K Ohms) pull up PTA[0:5]: High current sink and source capability 120 PTA[0:5]: Pins have programmable keyboard interrupt and pull up PTB[0:7]: Not available on 8-pin devices – MC68HLC908QT1, MC68HLC908QT2, and MC68HLC908QT4 (see note in 12.1 Introduction) ADC: Not available on the MC68HLC908QY1 and MC68HC9L08QT1 Figure 14-1. Block Diagram Highlighting TIM Block and Pins MC68HLC908QY/QT Family Data Sheet, Rev. 3 #### 14.4 Functional Description Figure 14-2 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence. The two TIM channels are programmable independently as input capture or output compare channels. Figure 14-2. TIM Block Diagram #### 16.7 Typical 3.0-V Output Drive Characteristics Figure 16-2. Typical 3-Volt Output High Voltage versus Output High Current (25°C) Figure 16-3. Typical 3-Volt Output Low Voltage versus Output Low Current (25°C) #### **Electrical Specifications** #### **16.11 Timer Interface Module Characteristics** | Characteristic | Symbol | Min | Max | Unit | |---------------------------------|-------------------------------------|----------------------|-----|------------------| | Timer input capture pulse width | t <sub>TH</sub> , t <sub>TL</sub> | 2 | _ | t <sub>cyc</sub> | | Timer input capture period | t <sub>TLTL</sub> | Note <sup>(1)</sup> | _ | t <sub>cyc</sub> | | Timer input clock pulse width | t <sub>TCL</sub> , t <sub>TCH</sub> | t <sub>cyc</sub> + 5 | _ | ns | <sup>1.</sup> The minimum period is the number of cycles it takes to execute the interrupt service routine plus 1 $t_{cyc}$ . Figure 16-8. Timer Input Timing FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED 'CONTROLLED COPY' IN RED. | MECHANICAL | DUTLINES | | | | | |------------|----------|--|--|--|--| | DICTIONARY | | | | | | | $D\Box$ | $N\Box T$ | SCALE | THIS | DRAWING | |---------|-----------|-------|------|---------| | | | | | | | DOCUMENT | N□: | 98ASH70107A | |----------|-----|-------------| | PAGE: | | 968 | | REV: | | А | | TITLE: | CASE NUMBER: 968-02 | |------------|----------------------------------| | 8 LEAD MFP | STANDARD: EIAJ | | | PACKAGE CODE: 6003 SHEET: 2 OF 4 | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED # MECHANICAL OUTLINES DICTIONARY DO NOT SCALE THIS DRAWING DOCUMENT NO: 98ARL10557D PAGE: 1452 REV: A TITLE: THERMALLY ENHANCED DUAL FLAT NO LEAD PACKAGE (DFN) 8 TERMINAL, 0.8 PITCH (4 X 4 X 1) CASE NUMBER: 1452-01 STANDARD: NON-JEDEC PACKAGE CODE: 6165 | SHEET: 3 OF 5 ## MECHANICAL OUTLINES DICTIONARY DOCUMENT NO: 98ASB42567B PAGE: 751G DO NOT SCALE THIS DRAWING REV: E #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. THIS DIMENSION DOES NOT INCLUDE INTER—LEAD FLASH OR PROTRUSIONS. INTER—LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm. TITLE: 16LD SOIC W/B, 1.27 PITCH, CASE OUTLINE CASE NUMBER: 751G-05 STANDARD: JEDEC MS-013AA PACKAGE CODE: 2003 | SHEET: 2 OF 3