Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 2MHz | | Connectivity | - | | Peripherals | LVD, POR, PWM | | Number of I/O | 13 | | Program Memory Size | 1.5KB (1.5K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 16-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 16-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcl908qy1dwe | MC68HLC908QY4 MC68HLC908QY2 MC68HLC908QY2 MC68HLC908QT2 MC68HLC908QY1 MC68HLC908QT1 To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: http://freescale.com/ **Data Sheet** Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. This product incorporates SuperFlash® technology licensed from SST. © Freescale Semiconductor, Inc., 2004. All rights reserved. MC68HLC908QY/QT Family Data Sheet, Rev. 3 # **List of Chapters** | Chapter 1 General Description | 15 | |---------------------------------------------------------------|-----| | Chapter 2 Memory | 23 | | Chapter 3 Analog-to-Digital Converter (ADC) | 39 | | Chapter 4 Auto Wakeup Module (AWU) | 47 | | Chapter 5 Configuration Register (CONFIG) | 53 | | Chapter 6 Computer Operating Properly (COP) | 57 | | Chapter 7 Central Processor Unit (CPU) | 61 | | Chapter 8 External Interrupt (IRQ) | 73 | | Chapter 9 Keyboard Interrupt Module (KBI) | 79 | | Chapter 10 Low-Voltage Inhibit (LVI) | 85 | | Chapter 11 Oscillator Module (OSC) | 89 | | Chapter 12 Input/Output Ports (PORTS) | 97 | | Chapter 13 System Integration Module (SIM) | 103 | | Chapter 14 Timer Interface Module (TIM) | 119 | | Chapter 15 Development Support | 135 | | Chapter 16 Electrical Specifications | 151 | | Chapter 17 Ordering Information and Mechanical Specifications | 163 | 6.4 6.5 6.6 6.7 6.7.1 6.7.2 6.8 #### **Table of Contents** 3.6 Input/Output Signals ...... 3.7 3.7.1 3.7.2 3.7.3 Chapter 4 **Auto Wakeup Module (AWU)** 4.1 4.2 4.3 4.4 4.5 4.6 4.6.1 Keyboard Status and Control Register......50 4.6.2 4.6.3 Keyboard Interrupt Enable Register..... 51 **Chapter 5** Configuration Register (CONFIG) 5.1 5.2 **Chapter 6 Computer Operating Properly (COP)** 6.1 6.2 6.3 6.3.1 6.3.2 6.3.3 6.3.4 6.3.5 6.3.6 6.3.7 Figure 1-2. MCU Pin Assignments ## 1.6 Pin Function Priority Table 1-3 is meant to resolve the priority if multiple functions are enabled on a single pin. #### NOTE Upon reset all pins come up as input ports regardless of the priority table. **Table 1-3. Function Priority in Shared Pins** | Pin Name | Highest-to-Lowest Priority Sequence | |----------|----------------------------------------------------------| | PTA0 | $AD0 \rightarrow TCH0 \rightarrow KBI0 \rightarrow PTA0$ | | PTA1 | $AD1 \rightarrow TCH1 \rightarrow KBI1 \rightarrow PTA1$ | | PTA2 | $\overline{IRQ} o KBI2 o TCLK o PTA2$ | | PTA3 | $\overline{RST} o KBI3 o PTA3$ | | PTA4 | $OSC2 \to AD2 \to KBI4 \to PTA4$ | | PTA5 | $OSC1 \to AD3 \to KBI5 \to PTA5$ | **General Description** Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 6) MC68HLC908QY/QT Family Data Sheet, Rev. 3 #### 2.6.6 FLASH Block Protect Register The FLASH block protect register is implemented as a byte within the FLASH memory, and therefore can only be written during a programming sequence of the FLASH memory. The value in this register determines the starting address of the protected range within the FLASH memory. Write to this register is by a programming sequence to the FLASH memory. Figure 2-5. FLASH Block Protect Register (FLBPR) #### BPR[7:0] — FLASH Protection Register Bits [7:0] These eight bits in FLBPR represent bits [13:6] of a 16-bit memory address. Bits [15:14] are 1s and bits [5:0] are 0s. The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. With this mechanism, the protect start address can be XX00, XX40, XX80, or XXC0 within the FLASH memory. See Figure 2-6 and Table 2-2. Figure 2-6. FLASH Block Protect Start Address Table 2-2. Examples of Protect Start Address | BPR[7:0] | Start of Address of Protect Range | | | |---------------------------|------------------------------------------------------------------------------------|--|--| | \$00-\$B8 | The entire FLASH memory is protected. | | | | \$B9 ( <b>1011 1001</b> ) | \$EE40 (11 <b>10 1110 01</b> 00 0000) | | | | \$BA ( <b>1011 1010</b> ) | \$EE80 (11 <b>10 1110 10</b> 00 0000) | | | | \$BB ( <b>1011 1011</b> ) | \$EEC0 (11 <b>10 1110 11</b> 00 0000) | | | | \$BC ( <b>1011 1100</b> ) | \$EF00 (11 <b>10 1111 00</b> 00 0000) | | | | and so on | | | | | \$DE (1101 1110) | \$F780 (11 <b>11 0111 10</b> 00 0000) | | | | \$DF ( <b>1101 1111</b> ) | \$F7C0 (11 <b>11 0111 11</b> 00 0000) | | | | \$FE (1111 1110) | \$FF80 (11 <b>11 1111 10</b> 00 0000)<br>FLBPR, OSCTRIM, and vectors are protected | | | | \$FF | The entire FLASH memory is not protected. | | | #### **Auto Wakeup Module (AWU)** Figure 4-1. Auto Wakeup Interrupt Request Generation Logic The overflow count can be selected from two options defined by the COPRS bit in CONFIG1. This bit was "borrowed" from the computer operating properly (COP) using the fact that the COP feature is idle (no MCU clock available) in stop mode. The typical values of the periodic wakeup request are (at room temperature): - COPRS = 0: 875 ms @ 3.0 V, 1.1 s @ 2.3 V - COPRS = 1: 22 ms @ 3.0 V, 27 ms @ 2.3 V The auto wakeup RC oscillator is highly dependent on operating voltage and temperature. This feature is not recommended for use as a time-keeping function. The wakeup request is latched to allow the interrupt source identification. The latched value, AWUL, can be read directly from the bit 6 position of PTA data register. This is a read-only bit which is occupying an empty bit position on PTA. No PTA associated registers, such as PTA6 data, PTA6 direction, and PTA6 pullup exist for this bit. The latch can be cleared by writing to the ACKK bit in the KBSCR register. Reset also clears the latch. AWUIE bit in KBI interrupt enable register (see Figure 4-1) has no effect on AWUL reading. The AWU oscillator and counters are inactive in normal operating mode and become active only upon entering stop mode. Figure 8-2. IRQ Module Block Diagram #### 8.3.1 MODE = 1 If the MODE bit is set, the $\overline{IRQ}$ pin is both falling edge sensitive and low level sensitive. With MODE set, both of the following actions must occur to clear the $\overline{IRQ}$ interrupt request: - Return of the IRQ pin to a high level. As long as the IRQ pin is low, the IRQ request remains active. - IRQ vector fetch or software clear. An IRQ vector fetch generates an interrupt acknowledge signal to clear the IRQ latch. Software generates the interrupt acknowledge signal by writing a 1 to ACK in INTSCR. The ACK bit is useful in applications that poll the IRQ pin and require software to clear the IRQ latch. Writing to ACK prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to ACK latches another interrupt request. If the IRQ mask bit, IMASK, is clear, the CPU loads the program counter with the IRQ vector address. The IRQ vector fetch or software clear and the return of the $\overline{\text{IRQ}}$ pin to a high level may occur in any order. The interrupt request remains pending as long as the $\overline{\text{IRQ}}$ pin is low. A reset will clear the IRQ latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. Use the BIH or BIL instruction to read the logic level on the IRQ pin. #### 8.3.2 MODE = 0 If the MODE bit is clear, the $\overline{IRQ}$ pin is falling edge sensitive only. With MODE clear, an IRQ vector fetch or software clear immediately clears the IRQ latch. The IRQF bit in INTSCR can be read to check for pending interrupts. The IRQF bit is not affected by IMASK, which makes it useful in applications where polling is preferred. #### NOTE When using the level-sensitive interrupt trigger, avoid false IRQ interrupts by masking interrupt requests in the interrupt routine. MC68HLC908QY/QT Family Data Sheet, Rev. 3 ## Chapter 10 Low-Voltage Inhibit (LVI) #### 10.1 Introduction This section describes the low-voltage inhibit (LVI) module, which monitors the voltage on the $V_{DD}$ pin and can force a reset when the $V_{DD}$ voltage falls below the LVI trip falling voltage, $V_{TRIPF}$ . #### 10.2 Features Features of the LVI module include: - Programmable LVI reset - Programmable power consumption - Selectable LVI trip voltage - Programmable stop mode operation ## 10.3 Functional Description Figure 10-1 shows the structure of the LVI module. LVISTOP, LVIPWRD, LVDLVR, and LVIRSTD are user selectable options found in the configuration register (CONFIG1). See Chapter 5 Configuration Register (CONFIG). Figure 10-1. LVI Module Block Diagram Polling and forced reset operation modes can be combined to take full advantage of LVD and LVR trip voltages selection. LVD (LVDLVR = 1) in polling mode (LVIRSTD = 1) can be used as a low voltage warning in a slowly and continuously falling $V_{DD}$ application (for example, battery applications). Once LVD has been identified, the part can be set to LVR (LVDLVR = 0) and reset enabled (LVIRSTD = 0). So, as $V_{DD}$ continues to fall the part will reset when LVR trip voltage is reached. Unlike other bits in CONFIG registers, LVIRSTD and LVDLVR bits are allowed to be written multiple times after reset. #### NOTE The microcontroller is guaranteed to operate at a minimum supply voltage. The trip point ( $V_{TRIPF}$ [LVD] or $V_{TRIPF}$ [LVR]) may be lower than this. See 16.5 DC Electrical Characteristics for the actual trip point voltages. ## 10.4 LVI Status Register The LVI status register (LVISR) indicates if the $V_{DD}$ voltage was detected below the $V_{TRIPF}$ level while LVI resets have been disabled. Figure 10-2. LVI Status Register (LVISR) #### LVIOUT — LVI Output Bit This read-only flag becomes set when the $V_{DD}$ voltage falls below the $V_{TRIPF}$ trip voltage and is cleared when $V_{DD}$ voltage rises above $V_{TRIPR}$ . The difference in these threshold levels results in a hysteresis that prevents oscillation into and out of reset (see Table 10-1). Reset clears the LVIOUT bit. | V <sub>DD</sub> | LVIOUT | |-----------------------------------------------------------|----------------| | V <sub>DD</sub> > V <sub>TRIPR</sub> | 0 | | V <sub>DD</sub> < V <sub>TRIPF</sub> | 1 | | V <sub>TRIPF</sub> < V <sub>DD</sub> < V <sub>TRIPR</sub> | Previous value | Table 10-1, LVIOUT Bit Indication ## 10.5 LVI Interrupts The LVI module does not generate interrupt requests. Input/Output Ports (PORTS) #### 12.2.1 Port A Data Register The port A data register (PTA) contains a data latch for each of the six port A pins. Figure 12-1. Port A Data Register (PTA) #### PTA[5:0] — Port A Data Bits These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data. #### AWUL — Auto Wakeup Latch Data Bit This is a read-only bit which has the value of the auto wakeup interrupt request latch. The wakeup request signal is generated internally (see Chapter 4 Auto Wakeup Module (AWU)). There is no PTA6 port nor any of the associated bits such as PTA6 data register, pullup enable or direction. #### KBI[5:0] — Port A Keyboard Interrupts The keyboard interrupt enable bits, KBIE5–KBIE0, in the keyboard interrupt control enable register (KBIER) enable the port A pins as external interrupt pins (see Chapter 9 Keyboard Interrupt Module (KBI)). #### 12.2.2 Data Direction Register A Data direction register A (DDRA) determines whether each port A pin is an input or an output. Writing a 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a 0 disables the output buffer. Figure 12-2. Data Direction Register A (DDRA) ### DDRA[5:0] — Data Direction Register A Bits These read/write bits control port A data direction. Reset clears DDRA[5:0], configuring all port A pins as inputs. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input #### **NOTE** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1. MC68HLC908QY/QT Family Data Sheet, Rev. 3 ## 14.4 Functional Description Figure 14-2 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence. The two TIM channels are programmable independently as input capture or output compare channels. Figure 14-2. TIM Block Diagram #### **Development Support** RST, IRQ: Pins have internal (about 30K Ohms) pull up PTA[0:5]: High current sink and source capability PTA[0:5]: Pins have programmable keyboard interrupt and pull up $PTB[0:7]: Not \ available \ on \ 8-pin \ devices - MC68HLC908QT1, \ MC68HLC908QT2, \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT2) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT2) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note \ in \ MC68HLC908QT4) \ and \ MC68HLC908QT4 \ (see \ note no$ 12.1 Introduction) ADC: Not available on the MC68HLC908QY1 and MC68HC9L08QT1 Figure 15-1. Block Diagram Highlighting BRK and MON Blocks Figure 15-2. Break Module Block Diagram MC68HLC908QY/QT Family Data Sheet, Rev. 3 ## **16.12 Memory Characteristics** | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------|----------------------------------|------------|--------|------------|--------| | RAM data retention voltage | V <sub>RDR</sub> | 1.3 | _ | _ | V | | FLASH program bus clock frequency | _ | 1 | _ | _ | MHz | | FLASH PGM/ERASE supply voltage (V <sub>DD</sub> ) | V <sub>PGM/ERASE</sub> | 2.7 | _ | 3.6 | V | | FLASH read bus clock frequency | f <sub>Read</sub> <sup>(1)</sup> | 0 | _ | 2 | MHz | | FLASH page erase time <1 k cycles >1 k cycles | t <sub>Erase</sub> | 0.9<br>3.6 | 1<br>4 | 1.1<br>5.5 | ms | | FLASH mass erase time | t <sub>MErase</sub> | 4 | _ | _ | ms | | FLASH PGM/ERASE to HVEN setup time | t <sub>NVS</sub> | 10 | _ | _ | μs | | FLASH high-voltage hold time | t <sub>NVH</sub> | 5 | _ | _ | μs | | FLASH high-voltage hold time (mass erase) | t <sub>NVHL</sub> | 100 | _ | _ | μs | | FLASH program setup time | t <sub>PGS</sub> | 5 | _ | _ | μs | | FLASH program time | t <sub>PROG</sub> | 30 | _ | 40 | μs | | FLASH return to read time | t <sub>RCV</sub> <sup>(2)</sup> | 1 | _ | _ | ms | | FLASH cumulative program hv period | t <sub>HV</sub> <sup>(3)</sup> | _ | _ | 4 | ms | | FLASH endurance <sup>(4)</sup> | _ | 10 k | 100 k | _ | Cycles | | FLASH data retention time <sup>(5)</sup> | _ | 15 | 100 | _ | Years | - 1. $f_{\mbox{\scriptsize Read}}$ is defined as the frequency range for which the FLASH memory can be read. - 2. $t_{RCV}$ is defined as the time it needs before the FLASH can be read after turning off the high voltage charge pump, by clearing HVEN to 0. - 3. t<sub>HV</sub> is defined as the cumulative high voltage programming time to the same row before next erase. t<sub>HV</sub> must satisfy this condition: t<sub>NVS</sub> + t<sub>NVH</sub> + t<sub>PGS</sub> + (t<sub>PROG</sub> x 32) ≤ t<sub>HV</sub> maximum. 4. Typical endurance was evaluated for this product family. For additional information on how Freescale defines *Typical* - Typical endurance was evaluated for this product family. For additional information on how Freescale defines Typical Endurance, please refer to Engineering Bulletin EB619. - 5. Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines *Typical Data Retention*, please refer to Engineering Bulletin EB618. **Electrical Specifications** # **Chapter 17 Ordering Information and Mechanical Specifications** #### 17.1 Introduction This section contains ordering numbers for MC68HLC908QY1, MC68HLC908QY2, MC68HLC908QY4, MC68HLC908QT1, MC68HLC908QT2, and MC69HLC908QT4. Refer to Figure 17-1 for an example of the device numbering system. In addition, this section gives the package dimensions for: - 8-pin plastic dual in-line package (PDIP) - 8-pin small outline integrated circuit (SOIC) package - 8-pin dual flat no lead (DFN) package - 16-pin PDIP - 16-pin SOIC - 16-pin thin shrink small outline package (TSSOP) #### 17.2 MC Order Numbers **Table 17-1. MC Order Numbers** | MC Order Number | ADC | FLASH Memory | Package | |-----------------|-----|--------------|-------------| | MCL908QY1 | _ | 1536 bytes | 16-pins | | MCL908QY2 | Yes | 1536 bytes | PDIP, SOIC, | | MCL908QY4 | Yes | 4096 bytes | and TSSOP | | MCL908QT1 | _ | 1536 bytes | 8-pins | | MCL908QT2 | Yes | 1536 bytes | PDIP, SOIC, | | MCL908QT4 | Yes | 4096 bytes | and DFN | Temperature and package designators: Blank = $0^{\circ}$ C to $70^{\circ}$ C $C = -40^{\circ}C$ to $85^{\circ}C$ P = Plastic dual in-line package (PDIP) DW = Small outline integrated circuit package (SOIC) DT = Thin shrink small outline package (TSSOP) FQ = Dual flat no lead (DFN) Figure 17-1. Device Numbering System ## 17.3 Package Dimensions Refer to the following pages for detailed package dimensions. MC68HLC908QY/QT Family Data Sheet, Rev. 3 © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DICOMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN FED. | MECHANICAL | DUTLINES | |------------|----------| | DICTIO | VARY | DO NOT SCALE THIS DRAWING | DOCUMENT | N□: | 98ASH70107A | | |----------|-----|-------------|--| | PAGE: | | 968 | | | | | | | REV: TITLE: 8 LEAD MFP CASE NUMBER: 968-02 STANDARD: EIAJ PACKAGE CODE: 6003 | SHEET: 1 OF 4 \*\*Semiconductor\*\* © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. # MECHANICAL OUTLINES DICTIONARY DOCUMENT NO: 98ARL10557D PAGE: 1452 DO NOT SCALE THIS DRAWING REV: Α #### NOTES: - ALL DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. - 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HP-VFDFP-N. 4. COPLANARITY APPLIES TO LEADS AND DIE ATTACH PAD. FLAT NO LEAD PACKAGE (DFN) 8 TERMINAL, 0.8 PITCH(4 X 4 X 1) CASE NUMBER: 1452-01 STANDARD: NON-JEDEC PACKAGE CODE: 6165 SHEET: 4 OF 5