# Microchip Technology - PIC16LF18325-I/P Datasheet





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 12                                                                         |
| Program Memory Size        | 14KB (8K × 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 11x10b; D/A 1x5b                                                       |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Through Hole                                                               |
| Package / Case             | 14-DIP (0.300", 7.62mm)                                                    |
| Supplier Device Package    | 14-PDIP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf18325-i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### TABLE 1-2: PIC16(L)F18325 PINOUT DESCRIPTION

| Name                                   | Function | Input<br>Type | Output Type | Description                                           |
|----------------------------------------|----------|---------------|-------------|-------------------------------------------------------|
| RA0/ANA0/C1IN0+/DAC1OUT/               | RA0      | TTL/ST        | CMOS        | General purpose I/O.                                  |
| SS2 <sup>(1)</sup> / ICDDAT/ICSPDAT    | ANA0     | AN            | —           | ADC Channel A0 input.                                 |
|                                        | C1IN0+   | AN            | —           | Comparator C1 positive input.                         |
|                                        | DAC1OUT  | _             | AN          | Digital-to-Analog Converter output.                   |
|                                        | SS2      | TTL/ST        | —           | Slave Select 2 input.                                 |
|                                        | ICDDAT   | TTL/ST        | CMOS        | In-Circuit Debug Data I/O.                            |
|                                        | ICSPDAT  | TTL/ST        | CMOS        | ICSP™ Data I/O.                                       |
| RA1/ANA1/VREF+/C1IN0-/                 | RA1      | TTL/ST        | CMOS        | General purpose I/O.                                  |
| C2IN0-/DAC1REF+/ ICDCLK/               | ANA1     | AN            | —           | ADC Channel A1 input.                                 |
| ICSPCLK                                | VREF+    | AN            | —           | ADC positive voltage reference input.                 |
|                                        | C1IN0-   | AN            | —           | Comparator C1 negative input.                         |
|                                        | C2IN0-   | AN            | _           | Comparator C2 negative input.                         |
|                                        | DAC1REF+ | _             | AN          | Digital-to-Analog Converter positive reference input. |
|                                        | ICDCLK   | TTL/ST        | CMOS        | In-Circuit Debug Clock I/O.                           |
|                                        | ICSPCLK  | TTL/ST        | CMOS        | ICSP™ Clock I/O.                                      |
| RA2/ANA2/VREF-/ DAC1REF-/              | RA2      | TTL/ST        | CMOS        | General purpose I/O.                                  |
| $T0CKI^{(1)}/CCP3^{(1)}/CWG1IN^{(1)}/$ | ANA2     | AN            | —           | ADC Channel A2 input.                                 |
| CWGZIN                                 | VREF-    | AN            | —           | ADC negative voltage reference input.                 |
|                                        | DAC1REF- | _             | AN          | Digital-to-Analog Converter negative reference input. |
|                                        | TOCKI    | TTL/ST        | —           | TMR0 Clock input.                                     |
|                                        | CCP3     | TTL/ST        | CMOS        | Capture/Compare/PWM 3 input.                          |
|                                        | CWG1IN   | TTL/ST        | —           | Complementary Waveform Generator 1 input.             |
|                                        | CWG2IN   | TTL/ST        | —           | Complementary Waveform Generator 2 input.             |
|                                        | INT      | TTL/ST        | _           | External interrupt input.                             |
| RA3/MCLR/Vpp                           | RA3      | TTL/ST        | CMOS        | General purpose I/O.                                  |
|                                        | MCLR     | TTL/ST        | _           | Master Clear with internal pull-up.                   |
|                                        | Vpp      | HV            | —           | Programming voltage.                                  |
| RA4/ANA4/T1G <sup>(1)</sup> / SOSCO/   | RA4      | TTL/ST        | CMOS        | General purpose I/O.                                  |
| CLKOUT/OSC2                            | ANA4     | AN            | —           | ADC Channel A4 input.                                 |
|                                        | T1G      | ST            | —           | TMR1 gate input.                                      |
|                                        | SOSCO    | —             | XTAL        | Secondary Oscillator connection.                      |
|                                        | CLKOUT   | —             | CMOS        | Fosc/4 output.                                        |
|                                        | OSC2     | _             | XTAL        | Crystal/Resonator (LP, XT, HS modes).                 |

 Legend:
 AN = Analog input or output
 CMOS = CMOS compatible input or output
 OD
 = Open-Drain

 TTL = TTL compatible input
 ST
 = Schmitt Trigger input with CMOS levels
 I<sup>2</sup>C
 = Schmitt Trigger input with I<sup>2</sup>C

 HV = High Voltage
 XTAL
 = Crystal levels
 I
 I
 I

Note 1: Default peripheral input. Input can be moved to any other pin with the PPS input selection registers. See Register 13-1.
 All pin outputs default to PORT latch data. Any pin can be selected as a digital peripheral output with the PPS output selection registers. See Register 13-2.

3: These I<sup>2</sup>C functions are bidirectional. The output pin selections must be the same as the input pin selections.

### 6.1 Power-on Reset (POR)

The POR circuit holds the device in Reset until VDD has reached an acceptable level for minimum operation. Slow rising VDD, fast operating speeds or analog performance may require greater than minimum VDD. The PWRT, BOR or MCLR features can be used to extend the start-up period until all device operation conditions have been met.

### 6.2 Brown-out Reset (BOR)

The BOR circuit holds the device in Reset while VDD is below a selectable minimum level. Between the POR and BOR, complete voltage range coverage for execution protection can be implemented.

The Brown-out Reset module has four operating modes controlled by the BOREN<1:0> bits in Configuration Words. The four operating modes are:

- · BOR is always on
- · BOR is off when in Sleep
- BOR is controlled by software
- BOR is always off

Refer to Table 6-1 for more information.

The Brown-out Reset voltage level is selectable by configuring the BORV bit in Configuration Words.

A VDD noise rejection filter prevents the BOR from triggering on small events. If VDD falls below VBOR for a duration greater than parameter TBORDC, the device will reset, and the BOR bit of the PCON0 register will be cleared, indicating that a Brown-out Reset condition occurred. See Figure 6-2 for more information.

| BOREN<1:0> | SBOREN | Device Mode | BOR Mode | Instruction Execution upon:<br>Release of POR or Wake-up from Sleep                                                                                                                                                                                                          |
|------------|--------|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11         | X      | X           | Active   | In these specific cases, "Release of POR" and<br>"Wake-up from Sleep", there is no delay in start-up.<br>The BOR ready flag, (BORRDY = 1), will be set<br>before the CPU is ready to execute instructions<br>because the BOR circuit is forced on by the<br>BOREN<1:0> bits. |
| 1.0        | ×      | Awake       | Active   | Waits for release of BOR (BORRDY = 1)                                                                                                                                                                                                                                        |
| TO         | ^      | Sleep       | Disabled | BOR ignored when asleep                                                                                                                                                                                                                                                      |
| 01         | 1      | х           | Active   | In these specific cases, "Release of POR" and<br>"Wake-up from Sleep", there is no delay in start-up.<br>The BOR ready flag, (BORRDY = 1), will be set<br>before the CPU is ready to execute instructions<br>because the BOR circuit is forced on by the<br>BOREN<1:0> bits. |
|            | 0      | Х           | Disabled | Paging immediately (POPDDV =)                                                                                                                                                                                                                                                |
| 00         | Х      | Х           | Disabled | f begins inifiediately (borkDY = x)                                                                                                                                                                                                                                          |

TABLE 6-1: BOR OPERATING MODES

© 2015-2016 Microchip Technology Inc.

# 6.13 Register Definitions: Power Control

| R/W/HS-0/q                                                                                                                                                                                 | R/W/HS-0/q                                                                                                                                                                                                  | U-0                                                   | R/W/HC-1/q                     | R/W/HC-1/q     | R/W/HC-1/q       | R/W/HC-q/u       | R/W/HC-q/u    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------|----------------|------------------|------------------|---------------|
| STKOVF                                                                                                                                                                                     | STKUNF                                                                                                                                                                                                      | —                                                     | RWDT                           | RMCLR          | RI               | POR              | BOR           |
| bit 7                                                                                                                                                                                      |                                                                                                                                                                                                             |                                                       |                                | 1              |                  |                  | bit 0         |
|                                                                                                                                                                                            |                                                                                                                                                                                                             |                                                       |                                |                |                  |                  |               |
| Legend:                                                                                                                                                                                    |                                                                                                                                                                                                             |                                                       |                                |                |                  |                  |               |
| HC = Bit is clea                                                                                                                                                                           | ared by hardwa                                                                                                                                                                                              | ire                                                   |                                | HS = Bit is se | et by hardware   |                  |               |
| R = Readable I                                                                                                                                                                             | oit                                                                                                                                                                                                         | W = Writable                                          | bit                            | U = Unimpler   | mented bit, read | <b>as</b> '0'    |               |
| u = Bit is uncha                                                                                                                                                                           | anged                                                                                                                                                                                                       | x = Bit is unkr                                       | Iown                           | -m/n = Value   | at POR and BC    | R/Value at all o | other Resets  |
| '1' = Bit is set                                                                                                                                                                           |                                                                                                                                                                                                             | '0' = Bit is clea                                     | ared                           | q = Value dep  | pends on condit  | ion              |               |
| bit 7                                                                                                                                                                                      | STKOVF: Sta<br>1 = A Stack C<br>0 = A Stack C                                                                                                                                                               | ck Overflow Fla<br>Overflow occurr<br>Overflow has no | ag bit<br>ed<br>ot occurred or | has been clea  | red by firmware  | 9                |               |
| bit 6                                                                                                                                                                                      | bit 6 STKUNF: Stack Underflow Flag bit<br>1 = A Stack Underflow occurred<br>0 = A Stack Underflow has not occurred or has been cleared by firmware                                                          |                                                       |                                |                |                  |                  |               |
| bit 5                                                                                                                                                                                      | Unimplement                                                                                                                                                                                                 | ted: Read as '                                        | כ'                             |                |                  |                  |               |
| bit 4 <b>RWDT:</b> Watchdog Timer Reset Flag bit<br>1 = A Watchdog Timer Reset has not occurred or set to '1' by firmware<br>0 = A Watchdog Timer Reset has occurred (cleared by hardware) |                                                                                                                                                                                                             |                                                       |                                |                |                  |                  |               |
| bit 3                                                                                                                                                                                      | <b>RMCLR:</b> MCLR Reset Flag bit<br>1 = A MCLR Reset has not occurred or set to '1' by firmware<br>0 = A MCLR Reset has occurred (cleared by hardware)                                                     |                                                       |                                |                |                  |                  |               |
| bit 2                                                                                                                                                                                      | <b>RI:</b> RESET Instruction Flag bit<br>1 = A RESET instruction has not been executed or set to '1' by firmware<br>0 = A RESET instruction has been executed (cleared by hardware)                         |                                                       |                                |                |                  |                  |               |
| bit 1                                                                                                                                                                                      | <ul> <li><b>POR:</b> Power-on Reset Status bit</li> <li>1 = No Power-on Reset occurred</li> <li>0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)</li> </ul>            |                                                       |                                |                |                  | rs)              |               |
| bit 0                                                                                                                                                                                      | <ul> <li>BOR: Brown-out Reset Status bit</li> <li>1 = No Brown-out Reset occurred</li> <li>0 = A Brown-out Reset occurred (must be set in software after a Power-on Reset or Brown-out F occurs)</li> </ul> |                                                       |                                |                |                  |                  | own-out Reset |

### REGISTER 6-2: PCON0: POWER CONTROL REGISTER 0

| TABLE 6-5: | SUMMARY OF REGISTERS ASSOCIATED WITH RESETS |
|------------|---------------------------------------------|
|------------|---------------------------------------------|

| Name   | Bit 7  | Bit 6  | Bit 5          | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  | Register<br>on Page |
|--------|--------|--------|----------------|-------|-------|-------|--------|--------|---------------------|
| BORCON | SBOREN |        |                |       |       | _     |        | BORRDY | 76                  |
| PCON0  | STKOVF | STKUNF |                | RWDT  | RMCLR | RI    | POR    | BOR    | 77                  |
| STATUS | _      |        |                | TO    | PD    | Z     | DC     | С      | 30                  |
| WDTCON | _      |        | WDTPS<4:0> SWD |       |       |       | SWDTEN | 121    |                     |

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by Resets.

<sup>© 2015-2016</sup> Microchip Technology Inc.

### 9.3.1 WAKE-UP FROM SLEEP

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on MCLR pin, if enabled
- 2. BOR Reset, if enabled.
- 3. POR Reset.
- 4. Watchdog Timer, if enabled
- 5. Interrupts by peripherals capable of running during Sleep (see individual peripheral for more information).

The first three events will cause a device Reset. The last two events are considered a continuation of program execution. To determine whether a device Reset or wake-up event occurred, refer to **Section 6.11 "Determining the Cause of a Reset"**.

The WDT is cleared when the device wakes-up from Sleep, regardless of the source of wake-up.

### 9.3.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs **before** the execution of a SLEEP instruction
  - SLEEP instruction will execute as a NOP
  - WDT and WDT prescaler will not be cleared
  - TO bit of the STATUS register will not be set
  - PD bit of the STATUS register will not be cleared
- If the interrupt occurs **during or after** the execution of a **SLEEP** instruction
  - SLEEP instruction will be completely executed
  - Device will immediately wake-up from Sleep
  - WDT and WDT prescaler will be cleared
  - TO bit of the STATUS register will be set
  - PD bit of the STATUS register will be cleared

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

# 9.4 Register Definitions: Voltage Regulator Control

## **REGISTER 9-1:** VREGCON: VOLTAGE REGULATOR CONTROL REGISTER<sup>(1)</sup>

| KEOIOTEK 3-1       |     | OON. VOLIA         |     |                 |                    |                     |          |
|--------------------|-----|--------------------|-----|-----------------|--------------------|---------------------|----------|
| U-0                | U-0 | U-0                | U-0 | U-0             | U-0                | R/W-0/0             | R/W-1/1  |
| —                  | _   | _                  | —   | —               | —                  | VREGPM              | Reserved |
| bit 7              |     | ·                  |     |                 |                    |                     | bit 0    |
|                    |     |                    |     |                 |                    |                     |          |
| Legend:            |     |                    |     |                 |                    |                     |          |
| R = Readable bit   |     | W = Writable bi    | t   | U = Unimplem    | ented bit, read as | '0'                 |          |
| u = Bit is unchang | ed  | x = Bit is unkno   | wn  | -n/n = Value at | POR and BOR/V      | alue at all other f | Resets   |
| '1' = Bit is set   |     | '0' = Bit is clear | ed  |                 |                    |                     |          |

| bit 7-2 | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 1   | <ul> <li>VREGPM: Voltage Regulator Power Mode Selection bit</li> <li>1 = Low-Power Sleep mode enabled in Sleep<sup>(2)</sup>; Draws lowest current in Sleep, slower wake-up</li> <li>0 = Normal-Power Sleep mode enabled in Sleep<sup>(2)</sup>; Draws higher current in Sleep, faster wake-up</li> </ul> |
| bit 0   | Reserved: Read as '1'. Maintain this bit set.                                                                                                                                                                                                                                                             |

Note 1: PIC16F18325/18345 only.

2: See Section 35.0 "Electrical Specifications".

### REGISTER 9-2: CPUDOZE: DOZE AND IDLE REGISTER

| R/W-0/u | R/W/HC/HS-0/0          | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0   | R/W-0/0 |
|---------|------------------------|---------|---------|-----|---------|-----------|---------|
| IDLEN   | DOZEN <sup>(1,2)</sup> | ROI     | DOE     | —   |         | DOZE<2:0> |         |
| bit 7   |                        |         |         |     |         |           | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7   | <b>IDLEN:</b> Idle Enable bit                                                                                                                                                                                                   |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 0 = A SLEEP instruction places the device into Full-Sleep mode                                                                                                                                                                  |
| bit 6   | <ul> <li>DOZEN: Doze Enable bit<sup>(1,2)</sup></li> <li>1 = The CPU executes instruction cycles according to DOZE setting.</li> <li>0 = The CPU executes all instruction cycles (fastest, highest power operation).</li> </ul> |
| bit 5   | <ul> <li>ROI: Recover-on-Interrupt bit</li> <li>1 = Entering the Interrupt Service Routine (ISR) makes DOZEN = 0 bit, bringing the CPU to full-speed operation.</li> <li>0 = Interrupt entry does not change DOZEN</li> </ul>   |
| bit 4   | <ul> <li>DOE: Doze-on-Exit bit</li> <li>1 = Executing RETFIE makes DOZEN = 1, bringing the CPU to reduced speed operation.</li> <li>0 = RETFIE does not change DOZEN</li> </ul>                                                 |
| bit 3   | Unimplemented: Read as '0'.                                                                                                                                                                                                     |
| bit 2-0 | DOZE<2:0>: Ratio of CPU Instruction Cycles to Peripheral Instruction Cycles<br>111 = 1:256<br>110 = 1:128<br>101 = 1:64<br>100 = 1:32<br>011 = 1:16<br>010 = 1:8<br>001 = 1:4<br>000 = 1:2                                      |
| Note 1: | When ROI = 1 or DOE = 1, DOZEN is changed by hardware interrupt entry and/or exit.                                                                                                                                              |

2: Entering ICD overrides DOZEN, returning the CPU to full execution speed; this bit is not affected.

### 12.2 PORTA Registers

### 12.2.1 DATA REGISTER

PORTA is a 6-bit wide, bidirectional port. The corresponding data direction register is TRISA (Register 12-2). Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., disable the output driver). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., enables output driver and puts the contents of the output latch on the selected pin). The exception is RA3, which is input-only and its TRIS bit will always read as '1'. Example 12-1 shows how to initialize PORTA.

Reading the PORTA register (Register 12-1) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATA).

The PORT data latch LATA (Register 12-3) holds the output port data, and contains the latest value of a LATA or PORTA write.

### EXAMPLE 12-1: INITIALIZING PORTA

| ; This code example illustrates<br>; initializing the PORTA register. The<br>; other ports are initialized in the same<br>; manner. |             |                        |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------|--|--|--|
| BANKSEL                                                                                                                             | PORTA       | ;                      |  |  |  |
| CLRF                                                                                                                                | PORTA       | ;Clear PORTA           |  |  |  |
| BANKSEL                                                                                                                             | LATA        | ;Data Latch            |  |  |  |
| CLRF                                                                                                                                | LATA        | ;                      |  |  |  |
| BANKSEL                                                                                                                             | ANSELA      | ;                      |  |  |  |
| CLRF                                                                                                                                | ANSELA      | ;digital I/O           |  |  |  |
| BANKSEL                                                                                                                             | TRISA       | ;                      |  |  |  |
| MOVLW                                                                                                                               | B'00111000' | ;Set RA<5:3> as inputs |  |  |  |
| MOVWF                                                                                                                               | TRISA       | ;and set RA<2:0> as    |  |  |  |
|                                                                                                                                     |             | ;outputs               |  |  |  |

# 12.2.2 DIRECTION CONTROL

The TRISA register (Register 12-2) controls the PORTA pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISA register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

### 12.2.3 OPEN-DRAIN CONTROL

The ODCONA register (Register 12-6) controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCONA bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCONA bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current.

| Note: | It is not necessary to set open-drain control when using the pin for I <sup>2</sup> C; the I <sup>2</sup> C |
|-------|-------------------------------------------------------------------------------------------------------------|
|       | module controls the pin and makes the pin open-drain.                                                       |

### 12.2.4 SLEW RATE CONTROL

The SLRCONA register (Register 12-7) controls the slew rate option for each port pin. Slew rate control is independently selectable for each port pin. When an SLRCONA bit is set, the corresponding port pin drive is slew rate limited. When an SLRCONA bit is cleared, The corresponding port pin drive slews at the maximum rate available.

### 12.2.5 INPUT THRESHOLD CONTROL

The INLVLA register (Register 12-8) controls the input voltage threshold for each of the available PORTA input pins. A selection between the Schmitt Trigger CMOS or the TTL Compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTA register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 35-4 for more information on threshold levels.

| Note: | Changing the input threshold selection should be performed while all peripheral |
|-------|---------------------------------------------------------------------------------|
|       | modules are disabled. Changing the                                              |
|       | threshold level during the time a module is                                     |
|       | active may inadvertently generate a                                             |
|       | transition associated with an input pin,                                        |
|       | regardless of the actual voltage level on                                       |
|       | that pin.                                                                       |

| R/W-1/1                                 | R/W-1/1                  | R/W-1/1           | R/W-1/1        | R/W-1/1          | R/W-1/1          | R/W-1/1       | R/W-1/1                 |
|-----------------------------------------|--------------------------|-------------------|----------------|------------------|------------------|---------------|-------------------------|
| ANSC7 <sup>(1)</sup>                    | ANSC6 <sup>(1)</sup>     | ANSC5             | ANSC4          | ANSC3            | ANSC2            | ANSC1         | ANSC0                   |
| bit 7                                   |                          |                   |                |                  |                  |               | bit 0                   |
|                                         |                          |                   |                |                  |                  |               |                         |
| Legend:                                 |                          |                   |                |                  |                  |               |                         |
| R = Readable                            | bit                      | W = Writable      | bit            | U = Unimplen     | nented bit, read | l as '0'      |                         |
| u = Bit is unchanged x = Bit is unknown |                          | nown              | -n/n = Value a | at POR and BO    | R/Value at all o | other Resets  |                         |
| '1' = Bit is set                        |                          | '0' = Bit is clea | ared           |                  |                  |               |                         |
|                                         |                          |                   |                |                  |                  |               |                         |
| bit 7-6                                 | <b>ANSC&lt;7:6&gt;</b> : | Analog Select     | between Analo  | og or Digital Fu | nction on pins   | RC<7:6>, resp | ectively <sup>(1)</sup> |

### REGISTER 12-20: ANSELC: PORTC ANALOG SELECT REGISTER

| bit 7-6 | <b>ANSC&lt;7:6&gt;</b> : Analog Select between Analog or Digital Function on pins RC<7:6>, respectively <sup>(1)</sup><br>0 = Digital I/O. Pin is assigned to port or digital special function.<br>1 = Analog input. Pin is assigned as analog input <sup>(2)</sup> . Digital input buffer disabled.              |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 5-0 | <ul> <li>ANSC&lt;5:0&gt;: Analog Select between Analog or Digital Function on pins RC&lt;5:0&gt;, respectively</li> <li>0 = Digital I/O. Pin is assigned to port or digital special function.</li> <li>1 = Analog input. Pin is assigned as analog input<sup>(2)</sup>. Digital input buffer disabled.</li> </ul> |

Note 1: PIC16(L)F18345 only; otherwise read as '0'.

2: When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

# REGISTER 12-21: WPUC: WEAK PULL-UP PORTC REGISTER

| R/W-0/0              | R/W-0/0              | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|----------------------|----------------------|---------|---------|---------|---------|---------|---------|
| WPUC7 <sup>(1)</sup> | WPUC6 <sup>(1)</sup> | WPUC5   | WPUC4   | WPUC3   | WPUC2   | WPUC1   | WPUC0   |
| bit 7                |                      |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-6 | WPUC<7:6> <sup>(1)</sup> : Weak Pull-up Register bits <sup>(2)</sup><br>1 = Pull-up enabled<br>0 = Pull-up disabled |
|---------|---------------------------------------------------------------------------------------------------------------------|
| bit 5-0 | <pre>WPUC&lt;5:0&gt;: Weak Pull-up Register bits<sup>(2)</sup> 1 = Pull-up enabled 0 = Pull-up disabled</pre>       |

Note 1: PIC16(L)F18345 only; otherwise read as '0'.

2: The weak pull-up is disabled if the pin is configured as an output except when the pin is also configured as open-drain. When configured as open-drain, the pull-up is enabled when the output value is high, and disabled when the output value is low.

# 16.3 Register Definitions: FVR Control

| R/W-0/       | /0 R-q/q                                                                         | R/W-0/0                                                                                                                                                                                                               | R/W-0/0                                                                                 | R/W-0/0                                                                       | R/W-0/0          | R/W-0/0          | R/W-0/0      |
|--------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------|------------------|--------------|
| FVRE         | N FVRRDY <sup>(1)</sup>                                                          | TSEN <sup>(3)</sup>                                                                                                                                                                                                   | TSRNG <sup>(3)</sup>                                                                    | CDAF                                                                          | VR<1:0>          | ADFV             | R<1:0>       |
| bit 7        |                                                                                  | •                                                                                                                                                                                                                     | •                                                                                       | •                                                                             |                  | •                | bit 0        |
|              |                                                                                  |                                                                                                                                                                                                                       |                                                                                         |                                                                               |                  |                  |              |
| Legend:      |                                                                                  |                                                                                                                                                                                                                       |                                                                                         |                                                                               |                  |                  |              |
| R = Read     | able bit                                                                         | W = Writable                                                                                                                                                                                                          | bit                                                                                     | U = Unimpler                                                                  | nented bit, read | 1 as '0'         |              |
| u = Bit is u | unchanged                                                                        | x = Bit is unk                                                                                                                                                                                                        | nown                                                                                    | -n/n = Value a                                                                | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is | set                                                                              | '0' = Bit is cle                                                                                                                                                                                                      | ared                                                                                    | q = Value dep                                                                 | pends on condit  | tion             |              |
| bit 7        | FVREN: Fixe<br>1 = Fixed Vo<br>0 = Fixed Vo                                      | d Voltage Refe<br>Itage Referenc<br>Itage Referenc                                                                                                                                                                    | rence Enable<br>e is enabled<br>e is disabled                                           | bit                                                                           |                  |                  |              |
| bit 6        | FVRRDY: Fix<br>1 = Fixed Vo<br>0 = Fixed Vo                                      | <ul> <li>FVRRDY: Fixed Voltage Reference Ready Flag bit<sup>(1)</sup></li> <li>1 = Fixed Voltage Reference output is ready for use</li> <li>0 = Fixed Voltage Reference output is not ready or not enabled</li> </ul> |                                                                                         |                                                                               |                  |                  |              |
| bit 5        | <b>TSEN:</b> Tempera<br>1 = Tempera<br>0 = Tempera                               | <b>TSEN:</b> Temperature Indicator Enable bit <sup>(3)</sup><br>1 = Temperature Indicator is enabled<br>0 = Temperature Indicator is disabled                                                                         |                                                                                         |                                                                               |                  |                  |              |
| bit 4        | <b>TSRNG:</b> Tem<br>1 = Vout = V<br>0 = Vout = V                                | iperature Indica<br>/DD - 4V⊤ (High<br>/DD - 2V⊤ (Low                                                                                                                                                                 | ator Range Se<br>n Range)<br>Range)                                                     | lection bit <sup>(3)</sup>                                                    |                  |                  |              |
| bit 3-2      | <b>CDAFVR&lt;1:0</b><br>11 = Compar<br>10 = Compar<br>01 = Compar<br>00 = Compar | <b>D&gt;:</b> Comparato<br>ator FVR Buffe<br>ator FVR Buffe<br>ator FVR Buffe<br>ator FVR Buffe                                                                                                                       | r FVR Buffer (<br>er Gain is 4x, (<br>er Gain is 2x, (<br>er Gain is 1x, (<br>er is off | Gain Selection<br>4.096V) <sup>(2)</sup><br>2.048V) <sup>(2)</sup><br>1.024V) | bits             |                  |              |
| bit 1-0      | ADFVR<1:0><br>11 = ADC FV<br>10 = ADC FV<br>01 = ADC FV<br>00 = ADC FV           | •: ADC FVR Bu<br>/R Buffer Gain<br>/R Buffer Gain<br>/R Buffer Gain<br>/R Buffer is off                                                                                                                               | uffer Gain Sele<br>is 4x, (4.096V<br>is 2x, (2.048V<br>is 1x, (1.024V                   | ection bit<br>) <sup>(2)</sup><br>) <sup>(2)</sup> )                          |                  |                  |              |
| Note 1:      | FVRRDY is always                                                                 | <b>s</b> '1'.                                                                                                                                                                                                         |                                                                                         |                                                                               |                  |                  |              |

### **REGISTER 16-1:** FVRCON: FIXED VOLTAGE REFERENCE CONTROL REGISTER

2: Fixed Voltage Reference output cannot exceed VDD.

3: See Section 17.0 "Temperature Indicator Module" for additional information.

# **18.5** Comparator Interrupt

An interrupt can be generated when either the rising edge or falling edge detector detects a change in the output value of each comparator.

When either edge detector is triggered and its associated enable bit is set (CxINTP and/or CxINTN bits of the CMxCON1 register), the Corresponding Interrupt Flag bit (CxIF bit of the PIR2 register) will be set.

To enable the interrupt, you must set the following bits:

- CxON bit of the CMxCON0 register
- · CxIE bit of the PIE2 register
- CxINTP bit of the CMxCON1 register (for a rising edge detection)
- CxINTN bit of the CMxCON1 register (for a falling edge detection)
- PEIE and GIE bits of the INTCON register

The associated interrupt flag bit, CxIF bit of the PIR2 register, must be cleared in software. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

**Note:** Although a comparator is disabled, an interrupt can be generated by changing the output polarity with the CxPOL bit of the CMxCON0 register, or by switching the comparator on or off with the CxON bit of the CMxCON0 register.

# 18.6 Comparator Positive Input Selection

Configuring the CxPCH<2:0> bits of the CMxCON1 register directs an internal voltage reference or an analog pin to the non-inverting input of the comparator:

- · CxIN0+ analog pin
- DAC output
- FVR (Fixed Voltage Reference)
- · Vss (Ground)

See **Section 16.0 "Fixed Voltage Reference (FVR)"** for more information on the Fixed Voltage Reference module.

See Section 24.0 "5-bit Digital-to-Analog Converter (DAC1) Module" for more information on the DAC input signal.

Any time the comparator is disabled (CxON = 0), all comparator inputs are disabled.

# 18.7 Comparator Negative Input Selection

The CxNCH<2:0> bits of the CMxCON1 register direct an analog input pin and internal reference voltage or analog ground to the inverting input of the comparator:

- CxIN- pin
- FVR (Fixed Voltage Reference)
- Analog Ground

Note: To use CxINy+ and CxINy- pins as analog input, the appropriate bits must be set in the ANSEL register and the corresponding TRIS bits must also be set to disable the output drivers.

### 18.8 Comparator Response Time

The comparator output is indeterminate for a period of time after the change of an input source or the selection of a new reference voltage. This period is referred to as the response time. The response time of the comparator differs from the settling time of the voltage reference. Therefore, both of these times must be considered when determining the total response time to a comparator input change. See the Comparator and Voltage Reference Specifications in Table 35-14 for more details.

| U-0              | U-0                                    | R-x               | U-0      | R/W-0/0      | R/W-0/0          | R/W-0/0          | R/W-0/0      |
|------------------|----------------------------------------|-------------------|----------|--------------|------------------|------------------|--------------|
|                  |                                        | IN                | _        | POLD         | POLC             | POLB             | POLA         |
| bit 7            |                                        |                   |          |              |                  |                  | bit 0        |
| Legend:          |                                        |                   |          |              |                  |                  |              |
| R = Readable     | bit                                    | W = Writable I    | oit      | U = Unimplei | mented bit, read | l as '0'         |              |
| u = Bit is uncha | anged                                  | x = Bit is unkn   | own      | -n/n = Value | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is set | •                                      | '0' = Bit is clea | ared     | q = Value de | pends on condit  | ion              |              |
|                  |                                        |                   |          |              |                  |                  |              |
| bit 7-6          | Unimplemented: Read as '0'             |                   |          |              |                  |                  |              |
| bit 5            | IN: CWGx Data Input Signal (read-only) |                   |          |              |                  |                  |              |
| bit 4            | Unimplemen                             | ted: Read as 'o   | )'       |              |                  |                  |              |
| bit 3            | POLD: WGxE                             | Output Polarit    | y bit    |              |                  |                  |              |
|                  | 1 = Signal out                         | tput is inverted  | polarity |              |                  |                  |              |
|                  | 0 = Signal out                         | tput is normal p  | olarity  |              |                  |                  |              |
| bit 2            | POLC: WGxC                             | COutput Polarit   | y bit    |              |                  |                  |              |
|                  | 1 = Signal out                         | tput is inverted  | polarity |              |                  |                  |              |
|                  | 0 = Signal output is normal polarity   |                   |          |              |                  |                  |              |
| bit 1            | POLB: WGxB Output Polarity bit         |                   |          |              |                  |                  |              |
|                  | 1 = Signal out                         | tput is inverted  | polarity |              |                  |                  |              |
|                  | 0 = Signal out                         | tput is normal p  | olarity  |              |                  |                  |              |
| bit 0            | POLA: WGxA                             | Output Polarit    | y bit    |              |                  |                  |              |
|                  | 1 = Signal output is inverted polarity |                   |          |              |                  |                  |              |
|                  | 0 = Signal out                         | tput is normal p  | olarity  |              |                  |                  |              |

### REGISTER 20-2: CWGxCON1: CWGx CONTROL REGISTER 1

### REGISTER 20-3: CWGxCLKCON: CWGx CLOCK INPUT SELECTION REGISTER

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0/0 |
|-------|-----|-----|-----|-----|-----|-----|---------|
| —     | _   | _   | —   | —   | —   | —   | CS      |
| bit 7 |     |     |     |     |     |     | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |

bit 7-1 Unimplemented: Read as '0'

CS: CWG Clock Source Selection Select bits

| CS | Clock Source                              |
|----|-------------------------------------------|
| 0  | Fosc                                      |
| 1  | HFINTOSC (remains operating during Sleep) |

bit 0

# PIC16(L)F18325/18345



### FIGURE 21-3: PROGRAMMABLE LOGIC FUNCTIONS

| R/W-x/u                           | R/W-x/u | R/W-x/u         | R/W-x/u | R/W-x/u                                          | R/W-x/u | R/W-x/u | R/W-x/u |  |  |  |
|-----------------------------------|---------|-----------------|---------|--------------------------------------------------|---------|---------|---------|--|--|--|
| —                                 | —       | —               | —       | _                                                | —       | ADRE    | S<9:8>  |  |  |  |
| bit 7                             |         |                 |         |                                                  |         | •       | bit 0   |  |  |  |
|                                   |         |                 |         |                                                  |         |         |         |  |  |  |
| Legend:                           | Legend: |                 |         |                                                  |         |         |         |  |  |  |
| R = Readable bit W = Writable bit |         |                 | bit     | U = Unimplemented bit, read as '0'               |         |         |         |  |  |  |
| u = Bit is unch                   | anged   | x = Bit is unkr | nown    | -n/n = Value at POR and BOR/Value at all other F |         |         |         |  |  |  |

### REGISTER 22-6: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 1

bit 7-2 **Reserved**: Do not use.

'1' = Bit is set

bit 1-0 **ADRES<9:8>**: ADC Result Register bits Upper two bits of 10-bit conversion result

### REGISTER 22-7: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1

'0' = Bit is cleared

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
|         |         |         | ADRES   | 6<7:0>  |         |         |         |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

### bit 7-0 **ADRES<7:0>**: ADC Result Register bits Lower eight bits of 10-bit conversion result

| U-0              | U-0         | U-0              | U-0            | R/W-x/u        | R/W-x/u          | R/W-x/u          | R/W-x/u     |
|------------------|-------------|------------------|----------------|----------------|------------------|------------------|-------------|
| _                | —           | _                |                |                | MDMS             | 8<3:0>           |             |
| bit 7            | •           |                  | •              | •              |                  |                  | bit 0       |
| L                |             |                  |                |                |                  |                  |             |
| Legend:          |             |                  |                |                |                  |                  |             |
| R = Readable     | e bit       | W = Writable     | bit            | U = Unimpler   | nented bit, read | as '0'           |             |
| u = Bit is unc   | hanged      | x = Bit is unkr  | nown           | -n/n = Value a | at POR and BO    | R/Value at all c | ther Resets |
| '1' = Bit is set | t           | '0' = Bit is cle | ared           |                |                  |                  |             |
|                  | -           |                  |                |                |                  |                  |             |
| bit 7-4          | Unimplemen  | ted: Read as '   | 0'             |                |                  |                  |             |
| hit 3-0          | MDMS<3.0>   | Modulation So    | urce Selection | n hits         |                  |                  |             |
|                  | 1111 - CLC  |                  |                |                |                  |                  |             |
|                  | 1111 - CLC  | 2 output         |                |                |                  |                  |             |
|                  | 1110 - CLC  |                  |                |                |                  |                  |             |
|                  | 1101 = CLC  |                  |                |                |                  |                  |             |
|                  | 1100 = 000  |                  |                |                |                  |                  |             |
|                  | 1011 = NCC  |                  |                |                |                  |                  |             |
|                  | 1010 = EUS  |                  | ut<br>+        |                |                  |                  |             |
|                  | 1001 = MSS  | PZ SDOZ OUL      | out            |                |                  |                  |             |
|                  | 1000 = 1033 | Compositor 2)    |                |                |                  |                  |             |
|                  | 0111 = C2(  | Comparator 2)    | output         |                |                  |                  |             |
|                  | 0110 = CI(  | Comparator I)    | output         |                |                  |                  |             |
|                  | 0101 = PVV  |                  |                |                |                  |                  |             |
|                  | 0100 = PWN  |                  |                |                |                  |                  |             |
|                  | 0011 = CCF  |                  |                | e only)        |                  |                  |             |
|                  | 0010 = CCF  |                  | i Output mode  | e only)        |                  |                  |             |
|                  | 0001 = MDN  | MINPPS           |                |                |                  |                  |             |
|                  | 0000 = MDE  | BII bit of MDC   | JN register is | modulation sou | urce             |                  |             |

### REGISTER 25-2: MDSRC: MODULATION SOURCE CONTROL REGISTER

### 30.2.4 SPI SLAVE MODE

In Slave mode, the data is transmitted and received as external clock pulses appear on SCK. When the last bit is latched, the SSPxIF interrupt flag bit is set.

Before enabling the module in SPI Slave mode, the clock line must match the proper Idle state. The clock line can be observed by reading the SCK pin. The Idle state is determined by the CKP bit of the SSPxCON1 register.

While in Slave mode, the external clock is supplied by the external clock source on the SCK pin. This external clock must meet the minimum high and low times as specified in the electrical specifications.

While in Sleep mode, the slave can transmit/receive data. The shift register is clocked from the SCK pin input and when a byte is received, the device will generate an interrupt. If enabled, the device will wake-up from Sleep.

### 30.2.4.1 Daisy-Chain Configuration

The SPI bus can sometimes be connected in a daisy-chain configuration. The first slave output is connected to the second slave input, the second slave output is connected to the third slave input, and so on. The final slave output is connected to the master input. Each slave sends out, during a second group of clock pulses, an exact copy of what was received during the first group of clock pulses. The whole chain acts as one large communication shift register. The daisy-chain feature only requires a single Slave Select line from the master device.

Figure 30-7 shows the block diagram of a typical daisy-chain connection when operating in SPI mode.

In a daisy-chain configuration, only the most recent byte on the bus is required by the slave. Setting the BOEN bit of the SSPxCON3 register will enable writes to the SSPxBUF register, even if the previous byte has not been read. This allows the software to ignore data that may not apply to it.

### 30.2.5 SLAVE SELECT SYNCHRONIZATION

The Slave Select can also be used to synchronize communication. The Slave Select line is held high until the master device is ready to communicate. When the Slave Select line is pulled low, the slave knows that a new transmission is starting.

If the slave fails to receive the communication properly, it will be reset at the end of the transmission, when the Slave Select line returns to a high state. The slave is then ready to receive a new transmission when the Slave Select line is pulled low again. If the Slave Select line is not used, there is a risk that the slave will eventually become out of sync with the master. If the slave misses a bit, it will always be one bit off in future transmissions. Use of the Slave Select line allows the slave and master to align themselves at the beginning of each transmission.

The  $\overline{SS}$  pin allows a Synchronous Slave mode. The SPI must be in Slave mode with  $\overline{SS}$  pin control enabled (SSPxCON1<3:0> = 0100).

When the  $\overline{SS}$  pin is low, transmission and reception are enabled and the SDO pin is driven.

When the  $\overline{SS}$  pin goes high, the SDO pin is no longer driven, even if in the middle of a transmitted byte and becomes a floating output. External pull-up/pull-down resistors may be desirable depending on the application.

| Note 1: | When the SPI is in Slave mode with $\overline{SS}$ pin<br>control enabled (SSPxCON1<3:0> =<br>0100), the SPI module will reset if the $\overline{SS}$<br>pin is set to VDD. |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:      | When the SPI is used in Slave mode with CKE set; the user must enable $\overline{SS}$ pin control.                                                                          |

**3:** While operated in SPI Slave mode the SMP bit of the SSPxSTAT register must remain clear.

When the SPI module resets, the bit counter is forced to '0'. This can be done by either forcing the  $\overline{SS}$  pin to a high level or clearing the SSPEN bit.







# PIC16(L)F18325/18345

| FIGURE 30-9:                                    | SPI N | IODE W                | /AVEFO                    | RM (SL                                                                                           | AVE MC                | DE WIT                                 | HCKE                                    | = 0)                                                             |   |         |  |
|-------------------------------------------------|-------|-----------------------|---------------------------|--------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------|-----------------------------------------|------------------------------------------------------------------|---|---------|--|
|                                                 |       |                       |                           |                                                                                                  |                       |                                        |                                         |                                                                  |   |         |  |
|                                                 |       |                       |                           |                                                                                                  |                       |                                        |                                         |                                                                  |   |         |  |
| 80%<br>(CXF = 1<br>CXE = 0)                     |       |                       | ,<br>,<br>,               | *                                                                                                |                       | ;<br>                                  | ,<br>,                                  | :<br>                                                            |   |         |  |
| Verse to<br>SSRSEE<br>Viste<br>SDO              |       | V 312.7               |                           | ,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,<br>,      |                       | X 886.3                                |                                         | ,<br>,<br>, , , , , , , , , , , , , , , , , ,                    |   |         |  |
| - <u> </u>                                      |       |                       | ;<br>;<br>;<br>;<br>;     | ;<br>;<br>;<br>;<br>;                                                                            |                       | , ```````````````````````````````````` | ,<br>,<br>,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ;<br>;<br>;<br>;                                                 |   | /////   |  |
| linguit<br>Securite                             |       | 1981 V<br>            | s<br>s<br>s<br>s<br>c     |                                                                                                  |                       | :<br>:<br>: //p.<br>: //p.             | s<br>s<br>s 44<br>c                     | ,<br>,<br>, <i>4</i> 9-<br>, , , , , , , , , , , , , , , , , , , |   | 0<br>   |  |
| SSPXF<br>Interrupt<br>Pag                       |       | :<br>;<br>;<br>;<br>; | ><br>><br>><br><<br><<br> | 5<br>5<br>5<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7 | :<br>:<br>:<br>:<br>: | 2<br>2<br>5<br>5<br>5<br>2<br>2<br>2   | ><br>><br><<br><<br><<br><              | 5<br>5<br>5<br>7<br>7<br>7<br>7<br>7                             |   | <br>44. |  |
| SSPARUE<br>Verite Configure<br>describer active |       |                       | 9<br>9.<br>               | ty                                                                                               | \$                    |                                        | 5<br>5.<br>                             | 5                                                                | 4 |         |  |

### FIGURE 30-10: SPI MODE WAVEFORM (SLAVE MODE WITH CKE = 1)



### 30.5.3 SLAVE TRANSMISSION

When the  $R/\overline{W}$  bit of the incoming address byte is set and an address match occurs, the  $R/\overline{W}$  bit of the SSPxSTAT register is set. The received address is loaded into the SSPxBUF register, and an ACK pulse is sent by the slave on the ninth bit.

Following the ACK, slave hardware clears the CKP bit and the SCL pin is held low (see **Section 30.5.6** "**Clock Stretching**" for more detail). By stretching the clock, the master will be unable to assert another clock pulse until the slave is done preparing the transmit data.

The transmit data must be loaded into the SSPxBUF register which also loads the SSPxSR register. Then the SCL pin should be released by setting the CKP bit of the SSPxCON1 register. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time.

The  $\overline{ACK}$  pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. This  $\overline{ACK}$ value is copied to the ACKSTAT bit of the SSPxCON2 register. If ACKSTAT is set (not  $\overline{ACK}$ ), then the data transfer is complete. When the not  $\overline{ACK}$  is latched by the slave, the slave goes idle and waits for another occurrence of the Start bit. If the SDA line was low ( $\overline{ACK}$ ), the next transmit data must be loaded into the SSPxBUF register. Again, the SCL pin must be released by setting bit CKP.

An MSSP interrupt is generated for each data transfer byte. The SSPxIF bit must be cleared by software and the SSPxSTAT register is used to determine the status of the byte. The SSPxIF bit is set on the falling edge of the ninth clock pulse.

### 30.5.3.1 Slave Mode Bus Collision

A slave receives a Read request and begins shifting data out on the SDA line. If a bus collision is detected and the SBCDE bit of the SSPxCON3 register is set, the BCLIF bit of the PIR register is set. Once a bus collision is detected, the slave goes idle and waits to be addressed again. User software can use the BCLIF bit to handle a slave bus collision.

### 30.5.3.2 7-bit Transmission

A master device can transmit a read request to a slave, and then clock data out of the slave. The list below outlines what software for a slave will need to do to accomplish a standard transmission. Figure 30-18 can be used as a reference to this list.

- 1. Master sends a Start condition on SDA and SCL.
- 2. S bit of SSPxSTAT is set; SSPxIF is set if interrupt on Start detect is enabled.
- Matching address with R/W bit set is received by the Slave setting SSPxIF bit.
- 4. Slave hardware generates an ACK and sets SSPxIF.
- 5. SSPxIF bit is cleared by user.
- 6. Software reads the received address from SSPxBUF, clearing BF.
- 7.  $R/\overline{W}$  is set so CKP was automatically cleared after the ACK.
- 8. The slave software loads the transmit data into SSPxBUF.
- 9. CKP bit is set releasing SCL, allowing the master to clock the data out of the slave.
- 10. SSPxIF is set after the ACK response from the master is loaded into the ACKSTAT register.
- 11. SSPxIF bit is cleared.
- 12. The slave software checks the ACKSTAT bit to see if the master wants to clock out more data.
  - Note 1: If the master ACKs the clock will be stretched.
    - ACKSTAT is the only bit updated on the rising edge of SCL (9th) rather than the falling.
- 13. Steps 9-13 are repeated for each transmitted byte.
- 14. If the master sends a not ACK; the clock is not held, but SSPxIF is still set.
- 15. The master sends a Restart condition or a Stop.
- 16. The slave is no longer addressed.

# 31.2 Clock Accuracy with Asynchronous Operation

The factory calibrates the internal oscillator block output (INTOSC). However, the INTOSC frequency may drift as VDD or temperature changes, and this directly affects the asynchronous baud rate. Two methods may be used to adjust the baud rate clock, but both require a reference clock source of some kind.

The first (preferred) method uses the OSCTUNE register to adjust the INTOSC output. Adjusting the value in the OSCTUNE register allows for fine resolution changes to the system clock source. See **Section 7.2.2.3 "Internal Oscillator Frequency Adjustment"** for more information.

The other method adjusts the value in the Baud Rate Generator. This can be done automatically with the Auto-Baud Detect feature (see **Section 31.3.1 "Auto-Baud Detect"**). There may not be fine enough resolution when adjusting the Baud Rate Generator to compensate for a gradual change in the peripheral clock frequency.

# 31.3 EUSART1 Baud Rate Generator (BRG)

The Baud Rate Generator (BRG) is an 8-bit or 16-bit timer that is dedicated to the support of both the asynchronous and synchronous EUSART1 operation. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit of the BAUD1CON register selects 16-bit mode.

The SP1BRGH, SP1BRGL register pair determines the period of the free running baud rate timer. In Asynchronous mode the multiplier of the baud rate period is determined by both the BRGH bit of the TX1STA register and the BRG16 bit of the BAUD1CON register. In Synchronous mode, the BRGH bit is ignored.

Table 31-1 contains the formulas for determining the baud rate. Example 31-1 provides a sample calculation for determining the baud rate and baud rate error.

Typical baud rates and error values for various asynchronous modes have been computed for your convenience and are shown in Table 31-3. It may be advantageous to use the high baud rate (BRGH = 1), or the 16-bit BRG (BRG16 = 1) to reduce the baud rate error. The 16-bit BRG mode is used to achieve slow baud rates for fast oscillator frequencies.

Writing a new value to the SP1BRGH, SP1BRGL register pair causes the BRG timer to be reset (or cleared). This ensures that the BRG does not wait for a timer overflow before outputting the new baud rate.

If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit to make sure that the receive operation is idle before changing the system clock.

### EXAMPLE 31-1: CALCULATING BAUD RATE ERROR

For a device with Fosc of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit SPR1BRG:

Desired Baud Rate =  $\frac{FOSC}{64([SPBRGH:SPBRGL] + 1)}$ 

Solving for SP1BRGH:SP1BRGL:

 $X = \frac{Fosc}{Desired Baud Rate}}{G4} - 1$  $= \frac{16000000}{9600}}{64} - 1$ = [25.042] = 25Calculated Baud Rate =  $\frac{16000000}{64(25+1)}$ = 9615Error =  $\frac{Calc. Baud Rate - Desired Baud Rate}{Desired Baud Rate}$  $= \frac{(9615 - 9600)}{9600} = 0.16\%$ 

© 2015-2016 Microchip Technology Inc.

# TABLE 35-13: ANALOG-TO DIGITAL CONVERTER (ADC) CONVERSION TIMING SPECIFICATIONS<sup>(1,2)</sup>

| Standard Operating Conditions (unless otherwise stated) |      |                           |      |       |      |       |                                                       |  |  |  |
|---------------------------------------------------------|------|---------------------------|------|-------|------|-------|-------------------------------------------------------|--|--|--|
| Param.<br>No.                                           | Sym. | Characteristic            | Min. | Тур.† | Max. | Units | Conditions                                            |  |  |  |
| AD20                                                    | TAD  | ADC Clock Period          | 1    |       | 9    | US    | Using Fosc as the ADC clock source;<br>ADCS $! = x11$ |  |  |  |
| AD21                                                    |      |                           | 1    | 2     | 6    | us    | Using ADCRC as the<br>ADC clock source;<br>ADCS = x11 |  |  |  |
| AD22                                                    | TCNV | Conversion Time           | _    | 11    | _    | Tad   | Set of GO(DONE bit to<br>Clear of GO/DONE bit         |  |  |  |
| AD23                                                    | TACQ | Acquisition Time          | _    | 2     | _    | us <  |                                                       |  |  |  |
| AD24                                                    | THCD | Sample and Hold Capacitor | _    | —     | _    | us    | Fosc based clock source                               |  |  |  |
|                                                         |      | Disconnect Time           | _    | —     | —    | US    | ADCRC based clock                                     |  |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ." column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.





# Package Marking Information (Continued)

