



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 16MHz                                                                     |
| Connectivity               |                                                                           |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 3                                                                         |
| Program Memory Size        | 448B (256 x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                |                                                                           |
| RAM Size                   | 64 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 3x8b                                                                  |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | SOT-23-6                                                                  |
| Supplier Device Package    | SOT-23-6                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic10f320t-e-ot |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.2.2.1 STATUS Register

The STATUS register, shown in Register 2-1, contains:

- the arithmetic status of the ALU
- · the Reset status
- the bank select bits for data memory (SRAM)

The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as `000u uluu' (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any Status bits. For other instructions not affecting any Status bits (see Section 23.0 "Instruction Set Summary").

- **Note 1:** Bits IRP and RP1 of the STATUS register are not used by the PIC10(L)F320 and should be maintained as clear. Use of these bits is not recommended, since this may affect upward compatibility with future products.
  - 2: The <u>C and DC bits</u> operate as a Borrow and Digit Borrow out bit, respectively, in subtraction.





## 3.6 Device ID and Revision ID

The memory location 2006h is where the Device ID and Revision ID are stored. The upper nine bits hold the Device ID. The lower five bits hold the Revision ID. See **Section 9.4 "User ID, Device ID and Configuration Word Access**" for more information on accessing these memory locations.

Development tools, such as device programmers and debuggers, may be used to read the Device ID and Revision ID.

# 3.7 Register Definitions: Device and Revision

## REGISTER 3-2: DEVID: DEVICE ID REGISTER<sup>(1)</sup>

|       |          | R      | R | R   | R        | R | R     |
|-------|----------|--------|---|-----|----------|---|-------|
|       |          |        |   | DEV | <8:3>    |   |       |
|       |          | bit 13 |   |     |          |   | bit 8 |
| R     | R        | R      | R | R   | R        | R | R     |
|       | DEV<2:0> |        |   |     | REV<4:0> |   |       |
| bit 7 |          |        |   |     |          |   | bit 0 |

# Legend:

R = Readable bit '1' = Bit is set

bit 13-5 **DEV<8:0>:** Device ID bits

| Daviaa     | DEVID<13:0> Values |          |  |  |  |  |  |
|------------|--------------------|----------|--|--|--|--|--|
| Device     | DEV<8:0>           | REV<4:0> |  |  |  |  |  |
| PIC10F320  | 10 1001 101        | x xxxx   |  |  |  |  |  |
| PIC10LF320 | 10 1001 111        | x xxxx   |  |  |  |  |  |
| PIC10F322  | 10 1001 100        | x xxxx   |  |  |  |  |  |
| PIC10LF322 | 10 1001 110        | x xxxx   |  |  |  |  |  |

'0' = Bit is cleared

#### bit 4-0 **REV<4:0>:** Revision ID bits

These bits are used to identify the revision.

**Note 1:** This location cannot be written.

# 4.2 Clock Source Modes

Clock source modes can be classified as external or internal.

- Internal clock source (INTOSC) is contained within the oscillator module, which has eight selectable output frequencies, with a maximum internal frequency of 16 MHz.
- The External Clock mode (EC) relies on an external signal for the clock source.

The system clock can be selected between external or internal clock sources via the FOSC bit of the Configuration Word.

# 4.3 Internal Clock Modes

The internal clock sources are contained within the oscillator module. The internal oscillator block has two internal oscillators that are used to generate all internal system clock sources: the 16 MHz High-Frequency Internal Oscillator (HFINTOSC) and the 31 kHz (LFINTOSC).

The HFINTOSC consists of a primary and secondary clock. The secondary clock starts first with rapid startup time, but low accuracy. The secondary clock ready signal is indicated with the HFIOFR bit of the OSCCON register. The primary clock follows with slower start-up time and higher accuracy. The primary clock is stable when the HFIOFS bit of the OSCCON register bit goes high.

## 4.3.1 INTOSC MODE

When the FOSC bit of the Configuration Word is cleared, the INTOSC mode is selected. When INTOSC is selected, CLKIN pin is available for general purpose I/O. See **Section 3.0** "**Device Configuration**" for more information.

## 4.3.2 FREQUENCY SELECT BITS (IRCF)

The output of the 16 MHz HFINTOSC is connected to a divider and multiplexer (see Figure 4-1). The Internal Oscillator Frequency Select bits (IRCF) of the OSCCON register select the frequency output of the internal oscillator:

- HFINTOSC
  - 16 MHz
  - 8 MHz (default after Reset)
  - 4 MHz
  - 2 MHz
  - 1 MHz
  - 500 kHz
  - 250 kHz
- LFINTOSC
  - 31 kHz

| Note: | Following any Reset, the IRCF<2:0> bits  |
|-------|------------------------------------------|
|       | of the OSCCON register are set to '110'  |
|       | and the frequency selection is set to    |
|       | 8 MHz. The user can modify the IRCF bits |
|       | to select a different frequency.         |

There is no delay when switching between HFINTOSC frequencies with the IRCF bits. This is because the switch involves only a change to the frequency output divider.

Start-up delay specifications are located in **Section 24.0 "Electrical Specifications"**.





# 5.3 Register Definition: BOR Control

## REGISTER 5-1: BORCON: BROWN-OUT RESET CONTROL REGISTER

| R/W-1/u | R/W-0/u              | U-0 | U-0 | U-0 | U-0 | U-0 | R-q/u  |
|---------|----------------------|-----|-----|-----|-----|-----|--------|
| SBOREN  | BORFS <sup>(1)</sup> | —   | —   | —   | —   | —   | BORRDY |
| bit 7   |                      |     |     |     |     |     | bit 0  |
|         |                      |     |     |     |     |     |        |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |
|                      |                      |                                                       |

| bit 7   | <b>SBOREN:</b> Software Brown-out Reset Enable bit<br><u>If BOREN &lt;1:0&gt; in Configuration Word <math>\neq 01</math>:</u><br>SBOREN is read/write, but has no effect on the BOR.                                                   |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <u>If BOREN &lt;1:0&gt; in Configuration Word = 01</u> :<br>1 = BOR enabled<br>0 = BOR disabled                                                                                                                                        |
| bit 6   | <b>BORFS:</b> Brown-out Reset Fast Start bit <sup>(1)</sup><br>If BOREN<1:0> = <u>11 (Always on) or BOREN&lt;1:0&gt; = 00 (Always off)</u><br>BORFS is Read/Write, but has no effect.                                                  |
|         | <u>If BOREN &lt;1:0&gt; = 10 (Disabled in Sleep) or BOREN&lt;1:0&gt; = 01 (Under software control):</u><br>1 = Band gap is forced on always (covers Sleep/wake-up/operating cases)<br>0 = Band gap operates normally, and may turn off |
| bit 5-1 | Unimplemented: Read as '0'                                                                                                                                                                                                             |
| bit 0   | <b>BORRDY:</b> Brown-out Reset Circuit Ready Status bit<br>1 = The Brown-out Reset circuit is active<br>0 = The Brown-out Reset circuit is inactive                                                                                    |

**Note 1:** BOREN<1:0> bits are located in Configuration Word.

## 6.6 Interrupt Control Registers

### **REGISTER 6-1:** INTCON: INTERRUPT CONTROL REGISTER

| R/W-0/0         | R/W-0/0                                                                                                                                                                                                   | R/W-0/0                                                    | R/W-0/0                                   | R/W-0/0          | R/W-0/0          | R/W-0/0           | R-0/0                |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------|------------------|------------------|-------------------|----------------------|
| GIE             | PEIE                                                                                                                                                                                                      | TMR0IE                                                     | INTE                                      | IOCIE            | TMR0IF           | INTF              | IOCIF <sup>(1)</sup> |
| bit 7           |                                                                                                                                                                                                           |                                                            |                                           |                  |                  |                   | bit 0                |
|                 |                                                                                                                                                                                                           |                                                            |                                           |                  |                  |                   |                      |
| Legend:         |                                                                                                                                                                                                           |                                                            |                                           |                  |                  |                   |                      |
| R = Readab      | le bit                                                                                                                                                                                                    | W = Writable                                               | bit                                       | U = Unimpler     | mented bit, read | l as '0'          |                      |
| u = Bit is un   | changed                                                                                                                                                                                                   | x = Bit is unkr                                            | nown                                      | -n/n = Value a   | at POR and BO    | R/Value at all o  | ther Resets          |
| '1' = Bit is se | et                                                                                                                                                                                                        | '0' = Bit is clea                                          | ared                                      |                  |                  |                   |                      |
| bit 7           | <b>GIE:</b> Global Ir<br>1 = Enables a<br>0 = Disables a                                                                                                                                                  | nterrupt Enable<br>III active interru<br>all interrupts    | bit<br>pts                                |                  |                  |                   |                      |
| bit 6           | PEIE: Periphe<br>1 = Enables a<br>0 = Disables a                                                                                                                                                          | eral Interrupt E<br>Ill active periph<br>all peripheral in | nable bit<br>eral interrupts<br>terrupts  | 3                |                  |                   |                      |
| bit 5           | <b>TMR0IE:</b> Time<br>1 = Enables tl<br>0 = Disables t                                                                                                                                                   | er0 Overflow Ir<br>he Timer0 inter<br>he Timer0 inte       | iterrupt Enabl<br>rupt<br>rrupt           | e bit            |                  |                   |                      |
| bit 4           | INTE: INT Ext<br>1 = Enables to<br>0 = Disables to                                                                                                                                                        | ternal Interrupt<br>he INT externa<br>the INT externa      | Enable bit<br>I interrupt<br>al interrupt |                  |                  |                   |                      |
| bit 3           | bit 3 <b>IOCIE:</b> Interrupt-on-Change Interrupt Enable bit<br>1 = Enables the interrupt-on-change interrupt<br>0 = Disables the interrupt-on-change interrupt                                           |                                                            |                                           |                  |                  |                   |                      |
| bit 2           | it 2 <b>TMR0IF:</b> Timer0 Overflow Interrupt Flag bit<br>1 = TMR0 register has overflowed<br>0 = TMR0 register did not overflow                                                                          |                                                            |                                           |                  |                  |                   |                      |
| bit 1           | INTF: INT External Interrupt Flag bit<br>1 = The INT external interrupt occurred<br>0 = The INT external interrupt did not occur                                                                          |                                                            |                                           |                  |                  |                   |                      |
| bit 0           | <b>IOCIF:</b> Interrupt-on-Change Interrupt Flag bit <sup>(1)</sup><br>1 = When at least one of the interrupt-on-change pins changed state<br>0 = None of the interrupt-on-change pins have changed state |                                                            |                                           |                  |                  |                   |                      |
| Note 1: T<br>h  | he IOCIF Flag bit ave been cleared                                                                                                                                                                        | is read-only ar by software.                               | nd cleared wh                             | en all the Inter | rupt-on-Change   | e flags in the IO | CAF register         |

Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable bit, GIE, of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

### EXAMPLE 9-2: ERASING ONE ROW OF PROGRAM MEMORY

; This row erase routine assumes the following:

; 1. A valid address within the erase row is loaded in ADDRH:ADDRL

; 2. ADDRH and ADDRL are located in shared data memory  $0\,\mathrm{x}70$  -  $0\,\mathrm{x}7F$  (common RAM)

|            | BCF     | INTCON,GIE   | ; Disable ints so required sequences will execute properly |
|------------|---------|--------------|------------------------------------------------------------|
|            | BANKSEL | PMADRL       | ; not required on devices with 1 Bank of SFRs              |
|            | MOVF    | ADDRL,W      | ; Load lower 8 bits of erase address boundary              |
|            | MOVWF   | PMADRL       |                                                            |
|            | MOVF    | ADDRH,W      | ; Load upper 6 bits of erase address boundary              |
|            | MOVWF   | PMADRH       |                                                            |
|            | BCF     | PMCON1,CFGS  | ; Not configuration space                                  |
|            | BSF     | PMCON1, FREE | ; Specify an erase operation                               |
|            | BSF     | PMCON1,WREN  | ; Enable writes                                            |
|            |         |              |                                                            |
|            | MOVLW   | 55h          | ; Start of required sequence to initiate erase             |
| _ a)       | MOVWF   | PMCON2       | ; Write 55h                                                |
| nce        | MOVLW   | 0AAh         | i                                                          |
| ine<br>Ine | MOVWF   | PMCON2       | ; Write AAh                                                |
| Sec. 2     | BSF     | PMCON1,WR    | ; Set WR bit to begin erase                                |
| - 0,       | NOP     |              | ; NOP instructions are forced as processor starts          |
|            | NOP     |              | ; row erase of program memory.                             |
| L          |         |              | ;                                                          |
|            |         |              | ; The processor stalls until the erase process is complete |
|            |         |              | ; after erase processor continues with 3rd instruction     |
|            |         |              |                                                            |
|            | BCF     | PMCON1,WREN  | ; Disable writes                                           |
|            | BSF     | INTCON,GIE   | ; Enable interrupts                                        |
|            |         |              |                                                            |

# 10.2 Register Definitions: PORTA

# **REGISTER 10-1: PORTA: PORTA REGISTER**

| U-0   | U-0 | U-0 | U-0 | R-x/x | R/W-x/x | R/W-x/x | R/W-x/x |
|-------|-----|-----|-----|-------|---------|---------|---------|
| —     | —   | —   | —   | RA3   | RA2     | RA1     | RA0     |
| bit 7 |     |     |     |       |         |         | bit 0   |
|       |     |     |     |       |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-4 Unimplemented: Read as '0'

bit 3-0 RA<3:0>: PORTA I/O Value bits (RA3 is read-only)

**Note 1:** Writes to PORTx are actually written to the corresponding LATx register. Reads from PORTx register return actual I/O pin values.

### REGISTER 10-2: TRISA: PORTA TRI-STATE REGISTER

| U-0   | U-0 | U-0 | U-0 | U-1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |
|-------|-----|-----|-----|-----|---------|---------|---------|
| —     | —   | —   | —   | (1) | TRISA2  | TRISA1  | TRISA0  |
| bit 7 |     |     |     |     |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-4 | Unimplemented: Read as '0'.                                                                    |
|---------|------------------------------------------------------------------------------------------------|
| bit 3   | Unimplemented: Read as '1'.                                                                    |
| bit 2-0 | TRISA<2:0>: RA<2:0> Port I/O Tri-State Control bits                                            |
|         | <ul><li>1 = Port output driver is disabled</li><li>0 = Port output driver is enabled</li></ul> |

Note 1: Unimplemented, read as '1'.





# 15.1 ADC Configuration

When configuring and using the ADC the following functions must be considered:

- Port configuration
- · Channel selection
- ADC conversion clock source
- Interrupt control

### 15.1.1 PORT CONFIGURATION

The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin should be configured for analog by setting the associated TRIS and ANSEL bits. Refer to **Section 10.0 "I/O Port"** for more information.

| Note: | Analog voltages on any pin that is defined  |
|-------|---------------------------------------------|
|       | as a digital input may cause the input buf- |
|       | fer to conduct excess current.              |

### 15.1.2 CHANNEL SELECTION

There are up to five channel selections available:

- AN<2:0> pins
- Temperature Indicator
- FVR (Fixed Voltage Reference) Output

Refer to Section 12.0 "Fixed Voltage Reference (FVR)" and Section 14.0 "Temperature Indicator Module" for more information on these channel selections.

The CHS bits of the ADCON register determine which channel is connected to the sample and hold circuit.

When changing channels, a delay is required before starting the next conversion. Refer to **Section 15.2 "ADC Operation"** for more information.

### 15.1.3 ADC VOLTAGE REFERENCE

There is no external voltage reference connections to the ADC. Only VDD can be used as a reference source. The FVR is only available as an input channel and not a VREF+ input to the ADC.

### 15.1.4 CONVERSION CLOCK

The source of the conversion clock is software selectable via the ADCS bits of the ADCON register (Register 15-1). There are seven possible clock options:

- · Fosc/2
- Fosc/4
- Fosc/8
- Fosc/16
- Fosc/32
- Fosc/64
- FRC (dedicated internal RC oscillator)

The time to complete one bit conversion is defined as TAD. One full 8-bit conversion requires 9.5 TAD periods as shown in Figure 15-2.

For correct conversion, the appropriate TAD specification must be met. Refer to the A/D conversion requirements in **Section 24.0 "Electrical Specifications"** for more information. Table 15-1 gives examples of appropriate ADC clock selections.

**Note:** Unless using the FRC, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result.

### 15.1.5 INTERRUPTS

The ADC module allows for the ability to generate an interrupt upon completion of an Analog-to-Digital conversion. The ADC Interrupt Flag is the ADIF bit in the PIR1 register. The ADC Interrupt Enable is the ADIE bit in the PIE1 register. The ADIF bit must be cleared in software.

| Note: | The ADIF bit is set at the completion of |
|-------|------------------------------------------|
|       | every conversion, regardless of whether  |
|       | or not the ADC interrupt is enabled.     |

This interrupt can be generated while the device is operating or while in Sleep. If the device is in Sleep, the interrupt will wake-up the device. Upon waking from Sleep, the next instruction following the SLEEP instruction is always executed. If the user is attempting to wake-up from Sleep and resume in-line code execution, the GIE and PEIE bits of the INTCON register must be disabled. If the GIE and PEIE bits of the INTCON register are enabled, execution will switch to the Interrupt Service Routine.

### 15.2 ADC Operation

#### 15.2.1 STARTING A CONVERSION

To enable the ADC module, the ADON bit of the ADCON register must be set to a '1'. Setting the GO/ DONE bit of the ADCON register to a '1' will start the Analog-to-Digital conversion.

| Note: | The GO/DONE bit should not be set in the |
|-------|------------------------------------------|
|       | same instruction that turns on the ADC.  |
|       | Refer to Section 15.2.5 "A/D Conver-     |
|       | sion Procedure".                         |

### 15.2.2 COMPLETION OF A CONVERSION

When the conversion is complete, the ADC module will:

- Clear the GO/DONE bit
- Set the ADIF Interrupt Flag bit
- Update the ADRES register with new conversion result

### 15.2.3 TERMINATING A CONVERSION

If a conversion must be terminated before completion, the GO/DONE bit can be cleared in software. The ADRES register will be updated with the partially complete Analog-to-Digital conversion sample. Incomplete bits will match the last bit converted.

| Note: | A device Reset forces all registers to their |
|-------|----------------------------------------------|
|       | Reset state. Thus, the ADC module is         |
|       | turned off and any pending conversion is     |
|       | terminated.                                  |

### 15.2.4 ADC OPERATION DURING SLEEP

The ADC module can operate during Sleep. This requires the ADC clock source to be set to the FRC option. When the FRC clock source is selected, the ADC waits one additional instruction before starting the conversion. This allows the SLEEP instruction to be executed, which can reduce system noise during the conversion. If the ADC interrupt is enabled, the device will wake-up from Sleep when the conversion completes. If the ADC interrupt is disabled, the ADC module is turned off after the conversion completes, although the ADON bit remains set.

When the ADC clock source is something other than FRC, a SLEEP instruction causes the present conversion to be aborted and the ADC module is turned off, although the ADON bit remains set.



# 21.0 COMPLEMENTARY WAVEFORM GENERATOR (CWG) MODULE

The Complementary Waveform Generator (CWG) produces a complementary waveform with dead-band delay from a selection of input sources.

The CWG module has the following features:

- · Selectable dead-band clock source control
- Selectable input sources
- Output enable control
- Output polarity control
- Dead-band control with Independent 6-bit rising and falling edge dead-band counters
- Auto-shutdown control with:
  - Selectable shutdown sources
  - Auto-restart enable
  - Auto-shutdown pin override control

For additional interface recommendations, refer to your specific device programmer manual prior to PCB design.

It is recommended that isolation devices be used to separate the programming pins from other circuitry. The type of isolation is highly dependent on the specific application and may include devices such as resistors, diodes, or even jumpers. See Figure 22-3 for more information.

## FIGURE 22-3: TYPICAL CONNECTION FOR ICSP™ PROGRAMMING



### TABLE 23-2: INSTRUCTION SET

| Mnemonic,<br>Operands |      | Description                  | Cyclos       | 14-Bit Opcode |      |      |      | Status   | Notes   |
|-----------------------|------|------------------------------|--------------|---------------|------|------|------|----------|---------|
|                       |      | Description                  |              | MSb           |      |      | LSb  | Affected | NOLES   |
|                       |      | BYTE-ORIENTED FILE REGIS     | TER OPE      | RATIO         | NS   |      |      |          |         |
| ADDWF                 | f, d | Add W and f                  | 1            | 00            | 0111 | dfff | ffff | C, DC, Z | 1, 2    |
| ANDWF                 | f, d | AND W with f                 | 1            | 00            | 0101 | dfff | ffff | Z        | 1, 2    |
| CLRF                  | f    | Clear f                      | 1            | 00            | 0001 | lfff | ffff | Z        | 2       |
| CLRW                  | _    | Clear W                      | 1            | 00            | 0001 | 0xxx | xxxx | Z        |         |
| COMF                  | f, d | Complement f                 | 1            | 00            | 1001 | dfff | ffff | Z        | 1, 2    |
| DECF                  | f, d | Decrement f                  | 1            | 00            | 0011 | dfff | ffff | Z        | 1, 2    |
| DECFSZ                | f, d | Decrement f, Skip if 0       | 1 <b>(2)</b> | 00            | 1011 | dfff | ffff |          | 1, 2, 3 |
| INCF                  | f, d | Increment f                  | 1            | 00            | 1010 | dfff | ffff | Z        | 1, 2    |
| INCFSZ                | f, d | Increment f, Skip if 0       | 1(2)         | 00            | 1111 | dfff | ffff |          | 1, 2, 3 |
| IORWF                 | f, d | Inclusive OR W with f        | 1            | 00            | 0100 | dfff | ffff | Z        | 1, 2    |
| MOVF                  | f, d | Move f                       | 1            | 00            | 1000 | dfff | ffff | Z        | 1, 2    |
| MOVWF                 | f    | Move W to f                  | 1            | 00            | 0000 | lfff | ffff |          |         |
| NOP                   | _    | No Operation                 | 1            | 00            | 0000 | 0xx0 | 0000 |          |         |
| RLF                   | f, d | Rotate Left f through Carry  | 1            | 00            | 1101 | dfff | ffff | С        | 1, 2    |
| RRF                   | f, d | Rotate Right f through Carry | 1            | 00            | 1100 | dfff | ffff | С        | 1, 2    |
| SUBWF                 | f, d | Subtract W from f            | 1            | 00            | 0010 | dfff | ffff | C, DC, Z | 1, 2    |
| SWAPF                 | f, d | Swap nibbles in f            | 1            | 00            | 1110 | dfff | ffff |          | 1, 2    |
| XORWF                 | f, d | Exclusive OR W with f        | 1            | 00            | 0110 | dfff | ffff | Z        | 1, 2    |
|                       |      | BIT-ORIENTED FILE REGIST     |              | ATION         | IS   |      |      |          |         |
| BCF                   | f. b | Bit Clear f                  | 1            | 01            | 00bb | bfff | ffff |          | 1.2     |
| BSF                   | f. b | Bit Set f                    | 1            | 01            | 01bb | bfff | ffff |          | 1.2     |
| BTFSC                 | f, b | Bit Test f, Skip if Clear    | 1 (2)        | 01            | 10bb | bfff | ffff |          | 3       |
| BTFSS                 | f, b | Bit Test f, Skip if Set      | 1 (2)        | 01            | 11bb | bfff | ffff |          | 3       |
|                       |      | LITERAL AND CONTROL          | OPERAT       | IONS          |      |      |      |          |         |
| ADDLW                 | k    | Add literal and W            | 1            | 11            | 111x | kkkk | kkkk | C, DC, Z |         |
| ANDLW                 | k    | AND literal with W           | 1            | 11            | 1001 | kkkk | kkkk | Z        |         |
| CALL                  | k    | Call Subroutine              | 2            | 10            | 0kkk | kkkk | kkkk |          |         |
| CLRWDT                | _    | Clear Watchdog Timer         | 1            | 00            | 0000 | 0110 | 0100 | TO, PD   |         |
| GOTO                  | k    | Go to address                | 2            | 10            | 1kkk | kkkk | kkkk |          |         |
| IORLW                 | k    | Inclusive OR literal with W  | 1            | 11            | 1000 | kkkk | kkkk | Z        |         |
| MOVLW                 | k    | Move literal to W            | 1            | 11            | 00xx | kkkk | kkkk |          |         |
| RETFIE                | _    | Return from interrupt        | 2            | 00            | 0000 | 0000 | 1001 |          |         |
| RETLW                 | k    | Return with literal in W     | 2            | 11            | 01xx | kkkk | kkkk |          |         |
| RETURN                | _    | Return from Subroutine       | 2            | 00            | 0000 | 0000 | 1000 |          |         |
| SLEEP                 | _    | Go into Standby mode         | 1            | 00            | 0000 | 0110 | 0011 | TO, PD   |         |
| SUBLW                 | k    | Subtract W from literal      | 1            | 11            | 110x | kkkk | kkkk | C, DC, Z |         |
| XORLW                 | k    | Exclusive OR literal with W  | 1            | 11            | 1010 | kkkk | kkkk | Z        |         |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTA, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 module.

**3:** If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

| SUBWF            | Subtract W from f                                                                                                                                                                          |                 |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|
| Syntax:          | [label] SUBWF f,d                                                                                                                                                                          |                 |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                          |                 |  |  |
| Operation:       | (f) - (W) $\rightarrow$                                                                                                                                                                    | (destination)   |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                   |                 |  |  |
| Description:     | Subtract (2's complement method<br>W register from register 'f'. If 'd' is<br>'0', the result is stored in the W<br>register. If 'd' is '1', the result is<br>stored back in register 'f'. |                 |  |  |
|                  | <b>C</b> = 0                                                                                                                                                                               | W > f           |  |  |
|                  | <b>C =</b> 1                                                                                                                                                                               | $W \leq f$      |  |  |
|                  | DC = 0                                                                                                                                                                                     | W<3:0> > f<3:0> |  |  |

DC = 1

W<3:0> ≤ f<3:0>

| XORWF            | Exclusive OR W with f                                                                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] XORWF f,d                                                                                                                                                      |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                     |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                       |
| Status Affected: | Z                                                                                                                                                                               |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |

| SWAPF            | Swap Nibbles in f                                                                                                                                                      |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] SWAPF f,d                                                                                                                                             |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                            |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$                                                                                |
| Status Affected: | None                                                                                                                                                                   |
| Description:     | The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in register 'f'. |

| XORLW            | Exclusive OR literal with W                                                                                            |
|------------------|------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] XORLW k                                                                                                        |
| Operands:        | $0 \leq k \leq 255$                                                                                                    |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                          |
| Status Affected: | Z                                                                                                                      |
| Description:     | The contents of the W register<br>are XOR'ed with the 8-bit<br>literal 'k'. The result is placed in<br>the W register. |





## FIGURE 24-9: BROWN-OUT RESET TIMING AND CHARACTERISTICS





| TABLE 24-11: 0 | CONFIGURATION L | OGIC CELL ( | (CLC) C | HARACTERISTI | ICS |
|----------------|-----------------|-------------|---------|--------------|-----|
|----------------|-----------------|-------------|---------|--------------|-----|

| Standard Operating Conditions (unless otherwise stated) |         |                                             |      |      |      |       |            |
|---------------------------------------------------------|---------|---------------------------------------------|------|------|------|-------|------------|
| Param.<br>No.                                           | Sym.    | Characteristic                              | Min. | Тур† | Max. | Units | Conditions |
| CLC01*                                                  | TCLCIN  | CLC input time                              | —    | 7    |      | ns    |            |
| CLC02*                                                  | TCLC    | CLC module input to output propagation time | _    | 24   | _    | ns    | VDD = 1.8V |
|                                                         |         |                                             |      | 12   |      | ns    | Vdd > 3.6V |
| CLC03*                                                  | TCLCOUT | CLC output time Rise Time                   | _    | OS18 |      | _     | (Note 1)   |
|                                                         |         | Fall Time                                   | _    | OS19 |      | —     | (Note 1)   |
| CLC04*                                                  | FCLCMAX | CLC maximum switching frequency             | —    | 45   | _    | MHz   |            |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1:See Table 24-8 for OS18 and OS19 rise and fall times.

## 26.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

# 26.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>