Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 16MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 3 | | Program Memory Size | 896B (512 x 14) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V | | Data Converters | A/D 3x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 8-DIP (0.300", 7.62mm) | | Supplier Device Package | 8-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic10f322-i-p | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at: #### http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - · Microchip's Worldwide Website; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. #### **Customer Notification System** Register on our website at www.microchip.com to receive the most current information on all of our products. **TABLE 1-2:** PIC10(L)F320/322 PINOUT DESCRIPTION | Name | Function | Input<br>Type | Output<br>Type | Description | |-----------------------------|----------|---------------|----------------|--------------------------------------------------------| | RA0/PWM1/CLC1IN0/CWG1A/ | RA0 | TTL | CMOS | General purpose I/O with IOC and WPU. | | AN0/ICSPDAT | PWM1 | _ | CMOS | PWM output. | | | CLC1IN0 | ST | _ | CLC input. | | | CWG1A | _ | CMOS | CWG primary output. | | | AN0 | AN | _ | A/D Channel input. | | | ICSPDAT | ST | CMOS | ICSP™ Data I/O. | | RA1/PWM2/CLC1/CWG1B/AN1/ | RA1 | TTL | CMOS | General purpose I/O with IOC and WPU. | | CLKIN/ICSPCLK/NCO1CLK | PWM2 | _ | CMOS | PWM output. | | | CLC1 | _ | CMOS | CLC output. | | | CWG1B | _ | CMOS | CWG complementary output. | | | AN1 | AN | _ | A/D Channel input. | | | CLKIN | ST | _ | External Clock input (EC mode). | | | ICSPCLK | ST | _ | ICSP™ Programming Clock. | | | NCO1CLK | ST | | Numerical Controlled Oscillator external clock input. | | RA2/INT/T0CKI/NCO1/CLC1IN1/ | RA2 | TTL | CMOS | General purpose I/O with IOC and WPU. | | CLKR/AN2/CWG1FLT | INT | ST | | External interrupt. | | | T0CKI | ST | | Timer0 clock input. | | | NCO1 | | CMOS | Numerically Controlled Oscillator output. | | | CLC1IN1 | ST | _ | CLC input. | | | CLKR | | CMOS | Clock Reference output. | | | AN2 | AN | _ | A/D Channel input. | | | CWG1FLT | ST | _ | Complementary Waveform Generator Fault 1 source input. | | RA3/MCLR/VPP | RA3 | TTL | _ | General purpose input. | | | MCLR | ST | _ | Master Clear with internal pull-up. | | | VPP | HV | _ | Programming voltage. | | VDD | VDD | Power | _ | Positive supply. | | Vss | Vss | Power | _ | Ground reference. | **Legend:** AN = Analog input or output CMOS = CMOS compatible input or output TTL = CMOS input with TTL levels = CMOS input with Schmitt Trigger levels HV = High Voltage ## 3.0 DEVICE CONFIGURATION Device configuration consists of Configuration Word and Device ID. ## 3.1 Configuration Word There are several Configuration Word bits that allow different oscillator and memory protection options. These are implemented as Configuration Word at 2007h. ### REGISTER 3-1: CONFIG: CONFIGURATION WORD (CONTINUED) bit 5 **PWRTE**: Power-up Timer Enable bit<sup>(1)</sup> 1 = PWRT disabled0 = PWRT enabled bit 4-3 WDTE<1:0>: Watchdog Timer Enable bit 11 = WDT enabled 10 = WDT enabled while running and disabled in Sleep 01 = WDT controlled by the SWDTEN bit in the WDTCON register 00 = WDT disabled bit 2-1 BOREN<1:0>: Brown-out Reset Enable bits 11 = Brown-out Reset enabled; SBOREN bit is ignored 10 = Brown-out Reset enabled while running, disabled in Sleep; SBOREN bit is ignored 01 = Brown-out Reset controlled by the SBOREN bit in the BORCON register 00 = Brown-out Reset disabled; SBOREN bit is ignored bit 0 FOSC: Oscillator Selection bit 1 = EC on CLKIN pin 0 = INTOSC oscillator I/O function available on CLKIN pin **Note 1:** Enabling Brown-out Reset does not automatically enable Power-up Timer. **2:** Once enabled, code-protect can only be disabled by bulk erasing the device. 3: See VBOR parameter for specific trip point voltages. TABLE 8-3: SUMMARY OF REGISTERS ASSOCIATED WITH WATCHDOG TIMER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |--------|-------|-------|-----------|------------|-------|-------|--------|--------|------------------| | OSCCON | _ | | IRCF<2:0> | | | _ | LFIOFR | HFIOFS | 26 | | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 13 | | WDTCON | _ | _ | | WDTPS<4:0> | | | | | 48 | **Legend:** x = unknown, u = unchanged, – = unimplemented locations read as '0'. Shaded cells are not used by Watchdog Timer. TABLE 8-4: SUMMARY OF CONFIGURATION WORD WITH WATCHDOG TIMER | Name | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1 | Bit 8/0 | Register on Page | |--------|------|---------|---------|----------|-----------|----------|----------------------|---------|---------|------------------| | CONFIG | 13:8 | | | _ | WRT<1:0> | | BORV | LPBOR | LVP | 20 | | CONFIG | 7:0 | CP | MCLRE | PWRTE | WDTE<1:0> | | WDTE<1:0> BOREN<1:0> | | FOSC | 20 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by Watchdog Timer. ## 9.6 Flash Program Memory Control Registers #### REGISTER 9-1: PMDATL: PROGRAM MEMORY DATA LOW | R/W-x/u | | |------------|---------|---------|---------|---------|---------|---------|---------|--|--| | PMDAT<7:0> | | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'u = Bit is unchangedx = Bit is unknown-n/n = Value at POR and BOR/Value at all other Resets'1' = Bit is set'0' = Bit is cleared bit 7-0 **PMDAT<7:0>**: The value of the program memory word pointed to by PMADRH and PMADRL after a Program Memory Read command. #### REGISTER 9-2: PMDATH: PROGRAM MEMORY DATA HIGH | U-0 | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | | _ | PMDA | T<13:8> | | | | bit 7 | _ | | _ | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **PMDAT<13:8>**: The value of the program memory word pointed to by PMADRH and PMADRL after a Program Memory Read command. #### 10.0 I/O PORT Depending on which peripherals are enabled, some or all of the pins may not be available as general purpose I/O. In general, when a peripheral is enabled on a port pin, that pin cannot be used as a general purpose output. However, the pin can still be read. PORTA has three standard registers for its operation. These registers are: - TRISA register (data direction) - PORTA register (reads the levels on the pins of the device) - LATA register (output latch) Some ports may have one or more of the following additional registers. These registers are: - · ANSELA (analog select) - WPUA (weak pull-up) The Data Latch (LATA register) is useful for read-modify-write operations on the value that the I/O pins are driving. A write operation to the LATA register has the same effect as a write to the corresponding PORTA register. A read of the LATA register reads of the values held in the I/O PORT latches, while a read of the PORTA register reads the actual I/O pin value. Ports that support analog inputs have an associated ANSELA register. When an ANSEL bit is set, the digital input buffer associated with that bit is disabled. Disabling the input buffer prevents analog signal levels on the pin between a logic high and low from causing excessive current in the logic input circuitry. A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 10-1. #### FIGURE 10-1: I/O PORT OPERATION #### **EXAMPLE 10-1: INITIALIZING PORTA** ``` ; This code example illustrates ; initializing the PORTA register. The ; other ports are initialized in the same ; manner. BANKSEL PORTA ;not required on devices with 1 Bank of SFRs CLRF PORTA ;Init PORTA BANKSEL LATA ;not required on devices with 1 Bank of SFRs CLRF LATA BANKSEL ANSELA ;not required on devices with 1 Bank of SFRs CLRF ANSELA ;digital I/O BANKSEL TRISA ;not required on devices with 1 Bank of SFRs MOVLW B'00000011' ;Set RA<1:0> as inputs MOVWF TRISA ;and set RA<2:3> as ;outputs ``` TABLE 10-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |--------|-------|-------|-------|-------|--------|--------|--------|--------|------------------| | ANSELA | _ | _ | _ | _ | _ | ANSA2 | ANSA1 | ANSA0 | 70 | | IOCAF | _ | _ | _ | _ | IOCAF3 | IOCAF2 | IOCAF1 | IOCAF0 | 76 | | IOCAN | _ | _ | _ | _ | IOCAN3 | IOCAN2 | IOCAN1 | IOCAN0 | 75 | | IOCAP | _ | _ | _ | _ | IOCAP3 | IOCAP2 | IOCAP1 | IOCAP0 | 75 | | LATA | _ | _ | _ | _ | _ | LATA2 | LATA1 | LATA0 | 70 | | PORTA | _ | _ | _ | _ | RA3 | RA2 | RA1 | RA0 | 69 | | TRISA | _ | _ | _ | _ | (1) | TRISA2 | TRISA1 | TRISA0 | 69 | | WPUA | _ | _ | _ | _ | WPUA3 | WPUA2 | WPUA1 | WPUA0 | 71 | **Legend:** x = unknown, u = unchanged, – = unimplemented locations read as '0'. Shaded cells are not used by PORTA. Note 1: Unimplemented, read as '1'. ### 12.3 FVR Control Registers #### REGISTER 12-1: FVRCON: FIXED VOLTAGE REFERENCE CONTROL REGISTER | R/W-0/0 | R-q/q | R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | |---------|-----------------------|---------------------|----------------------|-----|-----|------------|---------| | FVREN | FVRRDY <sup>(1)</sup> | TSEN <sup>(3)</sup> | TSRNG <sup>(3)</sup> | _ | _ | ADFVR<1:0> | | | bit 7 | | | | | | | bit 0 | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'u = Bit is unchangedx = Bit is unknown-n/n = Value at POR and BOR/Value at all other Resets'1' = Bit is set'0' = Bit is clearedq = Value depends on condition bit 7 FVREN: Fixed Voltage Reference Enable bit 1 = Fixed Voltage Reference is enabled 0 = Fixed Voltage Reference is disabled **FVRRDY:** Fixed Voltage Reference Ready Flag bit<sup>(1)</sup> bit 6 1 = Fixed Voltage Reference output is ready for use 0 = Fixed Voltage Reference output is not ready or not enabled **TSEN:** Temperature Indicator Enable bit<sup>(3)</sup> bit 5 1 = Temperature Indicator is enabled 0 = Temperature Indicator is disabled bit 4 **TSRNG:** Temperature Indicator Range Selection bit<sup>(3)</sup> 1 = Vout = VDD - 4VT (High Range) 0 = Vout = VDD - 2VT (Low Range) bit 3-2 Unimplemented: Read as '0 ' bit 1-0 ADFVR<1:0>: ADC Fixed Voltage Reference Selection bit 11 = ADC Fixed Voltage Reference Peripheral output is 4x (4.096V)(2) 10 = ADC Fixed Voltage Reference Peripheral output is 2x (2.048V)(2) 01 = ADC Fixed Voltage Reference Peripheral output is 1x (1.024V) 00 = ADC Fixed Voltage Reference Peripheral output is off. Note 1: FVRRDY indicates the true state of the FVR. 2: Fixed Voltage Reference output cannot exceed VDD. 3: See Section 14.0 "Temperature Indicator Module" for additional information. #### TABLE 12-2: SUMMARY OF REGISTERS ASSOCIATED WITH FIXED VOLTAGE REFERENCE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on page | |--------|-------|--------|-------|-------|-------|-------|------------|-------|------------------| | FVRCON | FVREN | FVRRDY | TSEN | TSRNG | _ | - | ADFVR<1:0> | | 78 | Legend: Shaded cells are not used with the Fixed Voltage Reference. TABLE 15-1: ADC CLOCK PERIOD (TAD) Vs. DEVICE OPERATING FREQUENCIES | ADC Clock P | eriod (TAD) | Device Frequency (Fosc) | | | | | | | |---------------------|-------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|--|--|--| | ADC<br>Clock Source | ADCS<2:0> | 16 MHz | 8 MHz | 4 MHz | 1 MHz | | | | | Fosc/2 | 000 | 125 ns <sup>(1)</sup> | 250 ns <sup>(1)</sup> | 500 ns <sup>(1)</sup> | 2.0 μs | | | | | Fosc/4 | 100 | 250 ns <sup>(1)</sup> | 500 ns <sup>(1)</sup> | 1.0 μs | 4.0 μs | | | | | Fosc/8 | 001 | 0.5 μs <sup>(1)</sup> | 1.0 μs | 2.0 μs | 8.0 μs <sup>(2)</sup> | | | | | Fosc/16 | 101 | 1.0 μs | 2.0 μs | 4.0 μs | 16.0 μs <sup>(2)</sup> | | | | | Fosc/32 | 010 | 2.0 μs | 4.0 μs | 8.0 μs <sup>(2)</sup> | 32.0 μs <sup>(2)</sup> | | | | | Fosc/64 | 110 | 4.0 μs | 8.0 μs <sup>(2)</sup> | 16.0 μs <sup>(2)</sup> | 64.0 μs <sup>(2)</sup> | | | | | FRC | x11 | 1.0-6.0 μs <sup>(1,3)</sup> | 1.0-6.0 μs <sup>(1,3)</sup> | 1.0-6.0 μs <sup>(1,3)</sup> | 1.0-6.0 μs <sup>(1,3)</sup> | | | | Legend: Shaded cells are outside of recommended range. - Note 1: These values violate the minimum required TAD time. - 2: For faster conversion times, the selection of another clock source is recommended. - 3: The ADC clock period (TAD) and total ADC conversion time can be minimized when the ADC clock is derived from the system clock Fosc. However, the FRC clock source must be used when conversions are to be performed with the device in Sleep mode. FIGURE 15-2: ANALOG-TO-DIGITAL CONVERSION TAD CYCLES FIGURE 15-3: ANALOG INPUT MODEL FIGURE 15-4: ADC TRANSFER FUNCTION INPUT DATA SELECTION AND GATING **FIGURE 19-2: Data Selection** CLCxIN[0]-000 CLCxIN[1]-Data GATE 1 CLCxIN[2] CLCxIN[3]lcxd1T LCxD1G1T CLCxIN[4] | CLCxIN[5]lcxd1N LCxD1G1N CLCxIN[6] CLCxIN[7]-111 LCxD2G1T LCxD1S<2:0> LCxD2G1N lcxg1 CLCxIN[0] 000 | CLCxIN[1]-LCxD3G1T CLCxIN[2]-LCxG1POL CLCxIN[3]lcxd2T<sub>1</sub> LCxD3G1N CLCxIN[4]lcxd2N CLCxIN[5]-CLCxIN[6]-LCxD4G1T CLCxIN[7]-LCxD2S<2:0> .CxD4G1N CLCxIN[0]-000 Data GATE 2 CLCxIN[1] CLCxIN[2] -lcxg2 | CLCxIN[3] lcxd3T (Same as Data GATE 1) CLCxIN[4] lcxd3N CLCxIN[5]-CLCxIN[6]-Data GATE 3 CLCxIN[7]--lcxg3 LCxD3S<2:0> (Same as Data GATE 1) CLCxIN[0]-Data GATE 4 000 CLCxIN[1]--lcxg4 CLCxIN[2]-(Same as Data GATE 1) Icxd4T CLCxIN[3]-CLCxIN[4]-Icxd4N CLCxIN[5] CLCxIN[6] CLCxIN[7]-LCxD4S<2:0> Note: All controls are undefined at power-up. ### REGISTER 19-5: CLCxGLS0: GATE 1 LOGIC SELECT REGISTER | R/W-x/u |----------|----------|----------|----------|----------|----------|----------|----------| | LCxG1D4T | LCxG1D4N | LCxG1D3T | LCxG1D3N | LCxG1D2T | LCxG1D2N | LCxG1D1T | LCxG1D1N | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | | bit 7 | LCxG1D4T: Gate 1 Data 4 True (non-inverted) bit | |-------|-------------------------------------------------| | | 1 = lcxd4T is gated into lcxg1 | | | 0 = Icxd4T is not gated into Icxg1 | | bit 6 | LCxG1D4N: Gate 1 Data 4 Negated (inverted) bit | | | 1 = lcxd4N is gated into lcxg1 | | | 0 = lcxd4N is not gated into lcxg1 | | bit 5 | LCxG1D3T: Gate 1 Data 3 True (non-inverted) bit | | | 1 = lcxd3T is gated into lcxg1 | | | 0 = lcxd3T is not gated into lcxg1 | | bit 4 | LCxG1D3N: Gate 1 Data 3 Negated (inverted) bit | | | 1 = lcxd3N is gated into lcxg1 | | | 0 = lcxd3N is not gated into lcxg1 | | bit 3 | LCxG1D2T: Gate 1 Data 2 True (non-inverted) bit | | | 1 = lcxd2T is gated into lcxg1 | | | 0 = lcxd2T is not gated into lcxg1 | | bit 2 | LCxG1D2N: Gate 1 Data 2 Negated (inverted) bit | | | 1 = lcxd2N is gated into lcxg1 | | | 0 = lcxd2N is not gated into lcxg1 | | bit 1 | LCxG1D1T: Gate 1 Data 1 True (non-inverted) bit | | | 1 = lcxd1T is gated into lcxg1 | | | 0 = lcxd1T is not gated into lcxg1 | | bit 0 | LCxG1D1N: Gate 1 Data 1 Negated (inverted) bit | | | 1 = lcxd1N is gated into lcxg1 | | | 0 = lcxd1N is not gated into lcxg1 | #### 20.1 NCOx OPERATION The NCOx operates by repeatedly adding a fixed value to an accumulator. Additions occur at the input clock rate. The accumulator will overflow with a carry periodically, which is the raw NCOx output. This effectively reduces the input clock by the ratio of the addition value to the maximum accumulator value. See Equation 20-1. The NCOx output can be further modified by stretching the pulse or toggling a flip-flop. The modified NCOx output is then distributed internally to other peripherals and optionally output to a pin. The accumulator overflow also generates an interrupt. The NCOx output creates an instantaneous frequency, which may cause uncertainty. This output depends on the ability of the receiving circuit (i.e., CWG or external resonant converter circuitry) to average the instantaneous frequency to reduce uncertainty. #### 20.1.1 NCOx CLOCK SOURCES Clock sources available to the NCOx include: - HFINTOSC - Fosc - LC1OUT - NCO1CLK pin The NCOx clock source is selected by configuring the NxCKS<1:0> bits in the NCOxCLK register. #### 20.1.2 ACCUMULATOR The Accumulator is a 20-bit register. Read and write access to the Accumulator is available through three registers: - NCOxACCL - NCOxACCH - NCOxACCU #### 20.1.3 ADDER The NCOx Adder is a full adder, which operates asynchronously to the clock source selected. The addition of the previous result and the increment value replaces the accumulator value on the rising edge of each input clock. #### 20.1.4 INCREMENT REGISTERS The Increment value is stored in two 8-bit registers making up a 16-bit increment. In order of LSB to MSB they are: - NCOxINCL - NCOxINCH Both of the registers are readable and writable. The Increment registers are double-buffered to allow for value changes to be made without first disabling the NCOx module. The buffer loads are immediate when the module is disabled. Writing to the MS register first is necessary because then the buffer is loaded synchronously with the NCOx operation after the write is executed on the lower increment register. **Note:** The increment buffer registers are not user-accessible. #### **EQUATION 20-1:** $Foverflow = \frac{NCO\ Clock\ Frequency \times Increment\ Value}{}$ $2^n$ n = Accumulator width in bits # 22.0 IN-CIRCUIT SERIAL PROGRAMMING™ (ICSP™) ICSP<sup>TM</sup> programming allows customers to manufacture circuit boards with unprogrammed devices. Programming can be done after the assembly process allowing the device to be programmed with the most recent firmware or a custom firmware. Five pins are needed for ICSP<sup>TM</sup> programming: - ICSPCLK - ICSPDAT - MCLR/VPP - VDD - Vss In Program/Verify mode the Program Memory, User IDs and the Configuration Words are programmed through serial communications. The ICSPDAT pin is a bidirectional I/O used for transferring the serial data and the ICSPCLK pin is the clock input. For more information on ICSP™ refer to the "PIC10(L)F320/322 Flash Memory Programming Specification" (DS41572). # 22.1 High-Voltage Programming Entry Mode The device is placed into High-Voltage Programming Entry mode by holding the ICSPCLK and ICSPDAT pins low then raising the voltage on MCLR/VPP to VIHH. # 22.2 Low-Voltage Programming Entry Mode The Low-Voltage Programming Entry mode allows the PIC® Flash MCUs to be programmed using VDD only, without high voltage. When the LVP bit of Configuration Word is set to '1', the low-voltage ICSP programming entry is enabled. To disable the Low-Voltage ICSP mode, the LVP bit must be programmed to '0'. Entry into the Low-Voltage Programming Entry mode requires the following steps: - 1. MCLR is brought to VIL. - A 32-bit key sequence is presented on ICSPDAT, while clocking ICSPCLK. Once the key sequence is complete, $\overline{\text{MCLR}}$ must be held at VIL for as long as Program/Verify mode is to be maintained. If low-voltage programming is enabled (LVP = 1), the $\overline{\text{MCLR}}$ Reset function is automatically enabled and cannot be disabled. See **Section 5.4** "Low-Power Brown-out Reset (LPBOR)" for more information. The LVP bit can only be reprogrammed to '0' by using the High-Voltage Programming mode. ### 22.3 Common Programming Interfaces Connection to a target device is typically done through an ICSP™ header. A commonly found connector on development tools is the RJ-11 in the 6P6C (6-pin, 6 connector) configuration. See Figure 22-1. FIGURE 22-1: ICD RJ-11 STYLE CONNECTOR INTERFACE Another connector often found in use with the PICkit™ programmers is a standard 6-pin header with 0.1 inch spacing. Refer to Figure 22-2. | SUBWF | Subtract W from f | | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|--|--| | Syntax: | [ label ] SUBWF f,d | | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | | Operation: | $(f) - (W) \rightarrow ($ | (destination) | | | | | | | Status Affected: | C, DC, Z | | | | | | | | Description: | Subtract (2's complement method) W register from register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | | | | | | | | C = 0 W > f | | | | | | | | | $C = 1$ $W \le f$ | | | | | | | | | DC = 0 | W<3:0> > f<3:0> | | | | | | | | DC = 1 | W<3:0> ≤ f<3:0> | | | | | | | XORWF | Exclusive OR W with f | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] XORWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) .XOR. (f) $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | SWAPF | Swap Nibbles in f | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] SWAPF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$ | | Status Affected: | None | | Description: | The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in register 'f'. | | XORLW | Exclusive OR literal with W | | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Syntax: | [ label ] XORLW k | | | | | | | | Operands: | $0 \leq k \leq 255$ | | | | | | | | Operation: | (W) .XOR. $k \rightarrow (W)$ | | | | | | | | Status Affected: | Z | | | | | | | | Description: | The contents of the W register are XOR'ed with the 8-bit literal 'k'. The result is placed in the W register. | | | | | | | TABLE 24-2: SUPPLY VOLTAGE (IDD)<sup>(1,2)</sup> | PIC10LF3 | 20/322 | | Standard | Standard Operating Conditions (unless otherwise stated) | | | | | | |--------------|-----------------|------|----------|---------------------------------------------------------|-------|------------|----------------------|--|--| | PIC10F32 | 0/322 | | | | | | | | | | Param Device | | | | | | Conditions | | | | | No. | Characteristics | Min. | Typ† | Max. | Units | VDD | Note | | | | D013 | | _ | 34 | 45 | μА | 1.8 | Fosc = 500 kHz | | | | | | _ | 60 | 105 | μΑ | 3.0 | EC mode | | | | D013 | | _ | 76 | 101 | μΑ | 2.3 | Fosc = 500 kHz | | | | | | _ | 110 | 148 | μΑ | 3.0 | EC mode | | | | | | _ | 153 | 211 | μΑ | 5.0 | | | | | D014 | | _ | 190 | 290 | μА | 1.8 | Fosc = 8 MHz | | | | | | _ | 350 | 500 | μΑ | 3.0 | EC mode | | | | D014 | | _ | 290 | 430 | μΑ | 2.3 | Fosc = 8 MHz | | | | | | _ | 395 | 600 | μА | 3.0 | EC mode | | | | | | _ | 480 | 775 | μΑ | 5.0 | | | | | D015 | | _ | 0.8 | 1.3 | mA | 3.0 | Fosc = 20 MHz | | | | | | _ | 1.1 | 1.8 | mA | 3.6 | EC mode | | | | D015 | | _ | 0.8 | 1.4 | mA | 3.0 | Fosc = 20 MHz | | | | | | _ | 1.1 | 1.8 | mA | 5.0 | EC mode | | | | D016 | | _ | 2.2 | 4.1 | μА | 1.8 | Fosc = 32 kHz | | | | | | _ | 3.9 | 6.5 | μА | 3.0 | LFINTOSC mode, 85°C | | | | D016 | | _ | 31 | 44 | μА | 2.3 | Fosc = 32 kHz | | | | | | _ | 40 | 57 | μА | 3.0 | LFINTOSC mode, 85°C | | | | | | _ | 71 | 117 | μΑ | 5.0 | | | | | D016A | | _ | 3.2 | 4.5 | μΑ | 1.8 | Fosc = 32 kHz | | | | | | _ | 4.8 | 7.0 | μА | 3.0 | LFINTOSC mode, 125°C | | | | D016A | | _ | 31 | 44 | μΑ | 2.3 | Fosc = 32 kHz | | | | | | _ | 40 | 57 | μΑ | 3.0 | LFINTOSC mode,125°C | | | | | | _ | 71 | 117 | μА | 5.0 | | | | Note 1: The test conditions for all IDD measurements in active operation mode are: CLKIN = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled. <sup>2:</sup> The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. TABLE 24-4: I/O PORTS Standard Operating Conditions (unless otherwise stated) | Param<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | | | | |--------------|------|--------------------------------------|-----------|------------|------------|-------|-------------------------------------------------------------------------|--|--|--| | | VIL | Input Low Voltage | | | | | | | | | | | | I/O PORT: | | | | | | | | | | D032 | | with TTL buffer | _ | _ | 0.8 | V | $4.5V \le VDD \le 5.5V$ | | | | | D032A | | | _ | | 0.15 VDD | V | $1.8V \le VDD \le 4.5V$ | | | | | D033 | | with Schmitt Trigger buffer | _ | | 0.2 VDD | V | $2.0V \le VDD \le 5.5V$ | | | | | D034 | | MCLR | _ | | 0.2 VDD | V | | | | | | | VIH | Input High Voltage | | | | | | | | | | | | I/O ports: | | | | | | | | | | D040 | | with TTL buffer | 2.0 | _ | _ | V | $4.5V \le VDD \le 5.5V$ | | | | | D040A | | | 0.25 VDD+ | _ | _ | V | $1.8V \le VDD \le 4.5V$ | | | | | | | | 0.8 | | | | | | | | | D041 | | with Schmitt Trigger buffer | 0.8 VDD | _ | _ | V | 2.0V ≤ VDD ≤ 5.5V | | | | | D042 | | MCLR | 0.8 VDD | _ | _ | V | | | | | | | IIL | Input Leakage Current <sup>(2)</sup> | | | | | | | | | | D060 | | I/O ports | _ | ± 5 | ± 125 | nA | VSS ≤ VPIN ≤ VDD, Pin at high-impedance @ 85°C | | | | | | | | | ± 5 | ± 1000 | nA | 125°C | | | | | D061 | | MCLR | _ | ± 50 | ± 200 | nA | VSS ≤ VPIN ≤ VDD @ 85°C | | | | | | IPUR | Weak Pull-up Current | | | | | | | | | | D070* | | | 25<br>25 | 100<br>140 | 200<br>300 | uА | VDD = 3.3V, VPIN = VSS<br>VDD = 5.0V, VPIN = VSS | | | | | | VOL | Output Low Voltage | | | | | , | | | | | D080 | | I/O ports | _ | _ | 0.6 | ٧ | IOL = 8mA, VDD = 5V<br>IOL = 6mA, VDD = 3.3V<br>IOL = 1.8mA, VDD = 1.8V | | | | | | Voн | Output High Voltage | • | | • | | • | | | | | D090 | | I/O ports | VDD - 0.7 | _ | _ | ٧ | IOH = 3.5mA, VDD = 5V<br>IOH = 3mA, VDD = 3.3V<br>IOH = 1mA, VDD = 1.8V | | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Negative current is defined as current sourced by the pin. <sup>2:</sup> The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. #### FIGURE 24-5: CLOCK TIMING TABLE 24-6: CLOCK OSCILLATOR TIMING REQUIREMENTS #### Standard Operating Conditions (unless otherwise stated) | Param<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | |--------------|------|---------------------------------------|-------|------|------|-------|--------------------| | OS01 | Fosc | External CLKIN Frequency(1) | DC | | 20 | MHz | EC mode | | OS02 | Tosc | External CLKIN Period <sup>(1)</sup> | 31.25 | _ | 8 | ns | EC Oscillator mode | | OS03 | TCY | Instruction Cycle Time <sup>(1)</sup> | 200 | Tcy | DC | ns | Tcy = 4/Fosc | - These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested Note 1: Instruction cycle period (TcY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to CLKIN pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices. **TABLE 24-7: OSCILLATOR PARAMETERS** | Standard Operating Conditions (unless otherwise stated) | | | | | | | | | |---------------------------------------------------------|-------|-------------------------------------------------------|--------------------|------|--------------|------|------------|-----------------------------------------------------------------------------------------------| | Param<br>No. | Sym. | Characteristic | Freq.<br>Tolerance | Min. | Тур† | Max. | Units | Conditions | | OS08 | HFosc | Internal Calibrated HFINTOSC Frequency <sup>(1)</sup> | ±3%<br>-8 to +4% | | 16.0<br>16.0 | _ | MHz<br>MHz | $0^{\circ}C \le TA \le +85^{\circ}C, VDD \ge 2.3V$<br>- $40^{\circ}C \le TA \le 125^{\circ}C$ | | OS09 | LFosc | Internal LFINTOSC Frequency | ±25% | _ | 31 | _ | kHz | | | OS10* | TWARM | HFINTOSC<br>Wake-up from Sleep Start-up Time | _ | _ | 5 | 8 | μS | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: To ensure these oscillator frequency tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible. $0.1~\mu F$ and $0.01~\mu F$ values in parallel are recommended. ## Worldwide Sales and Service #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Austin, TX Tel: 512-257-3370 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 New York, NY Tel: 631-435-6000 San Jose, CA Tel: 408-735-9110 Canada - Toronto Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Dongguan Tel: 86-769-8702-9880 China - Hangzhou Tel: 86-571-8792-8115 Fax: 86-571-8792-8116 China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 #### ASIA/PACIFIC China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-3019-1500 Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7828 Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Dusseldorf** Tel: 49-2129-3766400 Germany - Karlsruhe Tel: 49-721-625370 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Venice Tel: 39-049-7625286 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Poland - Warsaw Tel: 48-22-3325737 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820 07/14/15