# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 16MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 3                                                                         |
| Program Memory Size        | 448B (256 x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 64 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 3x8b                                                                  |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | SOT-23-6                                                                  |
| Supplier Device Package    | SOT-23-6                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic10lf320-i-ot |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.2.2.1 STATUS Register

The STATUS register, shown in Register 2-1, contains:

- the arithmetic status of the ALU
- · the Reset status
- the bank select bits for data memory (SRAM)

The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as `000u uluu' (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any Status bits. For other instructions not affecting any Status bits (see Section 23.0 "Instruction Set Summary").

- **Note 1:** Bits IRP and RP1 of the STATUS register are not used by the PIC10(L)F320 and should be maintained as clear. Use of these bits is not recommended, since this may affect upward compatibility with future products.
  - 2: The <u>C and DC bits</u> operate as a Borrow and Digit Borrow out bit, respectively, in subtraction.

## PIC10(L)F320/322

| Address | Name        | Bit 7        | Bit 6        | Bit 5       | Bit 4         | Bit 3           | Bit 2          | Bit 1             | Bit 0    | Value on<br>POR, BOR | Value on all |
|---------|-------------|--------------|--------------|-------------|---------------|-----------------|----------------|-------------------|----------|----------------------|--------------|
| Bank 0  | (Continued) |              |              |             |               |                 |                |                   |          | ,                    |              |
| 20h     | PMADRI      |              |              |             | PM            | ADR<7:0>        |                |                   |          | 0000 0000            | 0000 0000    |
| 21h     | PMADRH      | _            | _            | _           | _             | _               | _              | _                 | PMADR8   | 0                    | 0            |
| 22h     | PMDATL      |              |              |             | PMI           | DAT<7:0>        |                |                   |          | xxxx xxxx            | uuuu uuuu    |
| 23h     | PMDATH      | _            |              |             |               | PMD             | AT<13:8>       |                   |          | xx xxxx              | uu uuuu      |
| 24h     | PMCON1      | _            | CFGS         | LWLO        | FREE          | WRERR           | WREN           | WR                | RD       | 1000 0000            | 1000 q000    |
| 25h     | PMCON2      |              | Pr           | ogram Mem   | ory Control F | Register 2 (not | a physical reg | gister)           |          | 0000 0000            | 0000 0000    |
| 26h     | CLKRCON     | _            | CLKROE       | _           | _             | _               | _              | _                 | _        | -0                   | -0           |
| 27h     | NCO1ACCL    |              |              |             | NCO1 Act      | cumulator <7:   | 0>             | •                 | •        | 0000 0000            | 0000 0000    |
| 28h     | NCO1ACCH    |              |              |             | NCO1 Acc      | umulator <15    | :8>            |                   |          | 0000 0000            | 0000 0000    |
| 29h     | NCO1ACCU    |              | -            | _           |               |                 | NCO1 Accum     | ulator <1916>     |          | 0000                 | 0000         |
| 2Ah     | NCO1INCL    |              |              |             | NCO1 In       | crement <7:0>   | >              |                   |          | 0000 0001            | 0000 0001    |
| 2Bh     | NCO1INCH    |              |              |             | NCO1 Inc      | crement <15:8   | >              |                   |          | 0000 0000            | 0000 0000    |
| 2Ch     | _           | Unimpleme    | nted         |             |               |                 |                |                   |          | _                    | —            |
| 2Dh     | NCO1CON     | N1EN         | N10E         | N1OUT       | N1POL         | —               | _              | _                 | N1PFM    | 00000                | 00x00        |
| 2Eh     | NCO1CLK     |              | N1PWS<2:0>   |             | —             | —               | _              | N1CKS             | 6<1:0>   | 00000                | 00000        |
| 2Fh     | Reserved    |              |              |             | R             | eserved         |                |                   |          | xxxx xxxx            | uuuu uuuu    |
| 30h     | WDTCON      | —            | _            |             |               | WDTPS<4:0       | )>             |                   | 01 0110  | 01 0110              |              |
| 31h     | CLC1CON     | LC1EN        | LC10E        | LC10UT      | LC1INTP       | LC1INTN         | L              | C1MODE<2:0        | >        | 00x0 -000            | 00x0 -000    |
| 32h     | CLC1SEL0    | —            | l            | _C1D2S<2:0  | >             | —               | LC1D1S<2:0>    |                   |          | -xxx -xxx            | -uuu -uuu    |
| 33h     | CLC1SEL1    | _            | L            | _C1D4S<2:0  | >             | —               | LC1D3S<2:0>    |                   |          | -xxx -xxx            | -uuu -uuu    |
| 34h     | CLC1POL     | LC1POL       | _            | —           | —             | LC1G4POL        | LC1G3POL       | LC1G2POL          | LC1G1POL | 0 xxxx               | 0 uuuu       |
| 35h     | CLC1GLS0    | LC1G1D4T     | LC1G1D4N     | LC1G1D3T    | LC1G1D3N      | LC1G1D2T        | LC1G1D2N       | LC1G1D1T          | LC1G1D1N | xxxx xxxx            | uuuu uuuu    |
| 36h     | CLC1GLS1    | LC1G2D4T     | LC1G2D4N     | LC1G2D3T    | LC1G2D3N      | LC1G2D2T        | LC1G2D2N       | LC1G2D1T          | LC1G2D1N | xxxx xxxx            | uuuu uuuu    |
| 37h     | CLC1GLS2    | LC1G3D4T     | LC1G3D4N     | LC1G3D3T    | LC1G3D3N      | LC1G3D2T        | LC1G3D2N       | LC1G3D1T          | LC1G3D1N | xxxx xxxx            | uuuu uuuu    |
| 38h     | CLC1GLS3    | LC1G4D4T     | LC1G4D4N     | LC1G4D3T    | LC1G4D3N      | LC1G4D2T        | LC1G4D2N       | LC1G4D1T          | LC1G4D1N | xxxx xxxx            | uuuu uuuu    |
| 39h     | CWG1CON0    | G1EN         | G10EB        | G10EA       | G1POLB        | G1POLA          | —              | _                 | G1CS0    | 0000 00              | 0000 00      |
| 3Ah     | CWG1CON1    | G1ASD        | LB<1:0>      | G1ASD       | LA<1:0>       | _               | —              | G1IS<             | <1:0>    | xxxxxx               | uuuuuu       |
| 3Bh     | CWG1CON2    | G1ASE        | G1ARSEN      | —           | -             | _               | —              | G1ASDCLC1         | G1ASDFLT | xxxx                 | uuuu         |
| 3Ch     | CWG1DBR     | —            | —            |             |               | CWG1            | DBR<5:0>       |                   |          | xx xxxx              | uu uuuu      |
| 3Dh     | CWG1DBF     | —            | —            |             |               | CWG1            | DBF<5:0>       |                   |          | xx xxxx              | uu uuuu      |
| 3Eh     | VREGCON     | —            | _            | _           | —             | —               | —              | VREGPM1           | Reserved | 01                   | 01           |
| 3Fh     | BORCON      | SBOREN       | BORFS        | —           | —             | —               | —              | —                 | BORRDY   | 10q                  | uuu          |
| Legend: | x = unkno   | wn, u = unch | anged, q = v | value depen | ds on conditi | on, - = unimpl  | emented, read  | d as '0', r = res | served.  |                      |              |

#### SPECIAL FUNCTION REGISTER SUMMARY (BANK 0) (CONTINUED) TABLE 2-3

x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'.

Note 1: Unimplemented, read as '1'.

## 5.0 RESETS

There are multiple ways to reset this device:

- Power-On Reset (POR)
- Brown-Out Reset (BOR)
- Low-Power Brown-Out Reset (LPBOR)
- MCLR Reset
- WDT Reset
- · Programming mode exit

To allow VDD to stabilize, an optional Power-up Timer can be enabled to extend the Reset time after a BOR or POR event.

A simplified block diagram of the On-Chip Reset Circuit is shown in Figure 5-1.

## FIGURE 5-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT



### 5.1 Power-On Reset (POR)

The POR circuit holds the device in Reset until VDD has reached an acceptable level for minimum operation. Slow rising VDD, fast operating speeds or analog performance may require greater than minimum VDD. The PWRT, BOR or MCLR features can be used to extend the start-up period until all device operation conditions have been met.

#### 5.1.1 POWER-UP TIMER (PWRT)

The Power-up Timer provides a nominal 64 ms timeout on POR or Brown-out Reset.

The device is held in Reset as long as PWRT is active. The PWRT delay allows additional time for the VDD to rise to an acceptable level. The Power-up Timer is enabled by clearing the PWRTE bit in Configuration Word.

The Power-up Timer starts after the release of the POR and BOR.

For additional information, refer to Application Note AN607, *"Power-up Trouble Shooting"* (DS00607).

### 5.2 Brown-Out Reset (BOR)

The BOR circuit holds the device in Reset when VDD reaches a selectable minimum level. Between the POR and BOR, complete voltage range coverage for execution protection can be implemented.

The Brown-out Reset module has four operating modes controlled by the BOREN<1:0> bits in Configuration Word. The four operating modes are:

- BOR is always on
- BOR is off when in Sleep
- · BOR is controlled by software
- · BOR is always off

Refer to Table 5-1 for more information.

The Brown-out Reset voltage level is selectable by configuring the BORV bit in Register 3-1.

A VDD noise rejection filter prevents the BOR from triggering on small events. If VDD falls below VBOR for a duration greater than parameter TBORDC, the device will reset. See Figure 5-2 for more information.

| BOREN<1:0> | SBOREN | Device Mode                                         | BOR Mode | Device Operation upon:<br>Release of POR/Wake- up from Sleep |  |
|------------|--------|-----------------------------------------------------|----------|--------------------------------------------------------------|--|
| 11         | х      | X X Active Waits for BOR ready <sup>(1)</sup> (BORR |          |                                                              |  |
|            | Х      | Awake                                               | Active   | Weite for DOD ready (DODDDY = 1)                             |  |
| 10         |        | Sleep                                               | Disabled | Walls for BOR ready (BORRDY = 1)                             |  |
| 0.1        | 1      | х                                                   | Active   | Waits for BOR ready <sup>(1)</sup> (BORRDY = 1)              |  |
| UT         | 0      | х                                                   | Disabled |                                                              |  |
| 00         | x X    |                                                     | Disabled | Begins immediately (BORRDY = $x$ )                           |  |

TABLE 5-1: BOR OPERATING MODES

Note 1: In these specific cases, "Release of POR" and "Wake-up from Sleep", there is no delay in start-up. The BOR ready flag, (BORRDY = 1), will be set before the CPU is ready to execute instructions because the BOR circuit is forced on by the BOREN<1:0> bits.

#### 5.2.1 BOR IS ALWAYS ON

When the BOREN bits of Configuration Word are programmed to '11', the BOR is always on. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold.

BOR protection is active during Sleep. The BOR does not delay wake-up from Sleep.

#### 5.2.2 BOR IS OFF IN SLEEP

When the BOREN bits of Configuration Word are programmed to '10', the BOR is on, except in Sleep. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold.

BOR protection is not active during Sleep. The device wake-up will be delayed until the BOR is ready.

#### 5.2.3 BOR CONTROLLED BY SOFTWARE

When the BOREN bits of Configuration Word are programmed to '01', the BOR is controlled by the SBOREN bit of the BORCON register. The device startup is not delayed by the BOR ready condition or the VDD level.

BOR protection begins as soon as the BOR circuit is ready. The status of the BOR circuit is reflected in the BORRDY bit of the BORCON register.

BOR protection is unchanged by Sleep.

## PIC10(L)F320/322



## EXAMPLE 9-1: FLASH PROGRAM MEMORY READ

\* This code block will read 1 word of program

- \* memory at the memory address:
- PROG\_ADDR\_HI: PROG\_ADDR\_LO
- \* data will be returned in the variables;
- \* PROG\_DATA\_HI, PROG\_DATA\_LO

| BANKSEL<br>MOVLW<br>MOVWF<br>MOVLW | PMADRL<br>PROG_ADDR_LO<br>PMADRL<br>PROG_ADDR_HI | <pre>; not required on devices with 1 Bank of SFRs ; ; Store LSB of address ;</pre> |
|------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|
| MOVWF                              | PMADRH                                           | ; Store MSB of address                                                              |
| BCF                                | PMCON1 CEGS                                      | : Do not select Configuration Space                                                 |
| DCF                                | DMCON1 DD                                        | : Initiate mod                                                                      |
| BSF                                | PMCON1, RD                                       | , IIIIIIale read                                                                    |
| NOP                                |                                                  | ; Ignored (Figure 9-2)                                                              |
| NOP                                |                                                  | ; Ignored (Figure 9-2)                                                              |
| MOVF                               | PMDATL,W                                         | ; Get LSB of word                                                                   |
| MOVWF                              | PROG_DATA_LO                                     | ; Store in user location                                                            |
| MOVF                               | PMDATH,W                                         | ; Get MSB of word                                                                   |
| MOVWF                              | PROG_DATA_HI                                     | ; Store in user location                                                            |

## 11.0 INTERRUPT-ON-CHANGE

The PORTA pins can be configured to operate as Interrupt-On-Change (IOC) pins. An interrupt can be generated by detecting a signal that has either a rising edge or a falling edge. Any individual PORTA pin, or combination of PORTA pins, can be configured to generate an interrupt. The Interrupt-on-change module has the following features:

- Interrupt-on-Change enable (Master Switch)
- Individual pin configuration
- · Rising and falling edge detection
- Individual pin interrupt flags

Figure 11-1 is a block diagram of the IOC module.

## 11.1 Enabling the Module

To allow individual PORTA pins to generate an interrupt, the IOCIE bit of the INTCON register must be set. If the IOCIE bit is disabled, the edge detection on the pin will still occur, but an interrupt will not be generated.

### 11.2 Individual Pin Configuration

For each PORTA pin, a rising edge detector and a falling edge detector are present. To enable a pin to detect a rising edge, the associated IOCAPx bit of the IOCAP register is set. To enable a pin to detect a falling edge, the associated IOCANx bit of the IOCAN register is set.

A pin can be configured to detect rising and falling edges simultaneously by setting both the IOCAPx bit and the IOCANx bit of the IOCAP and IOCAN registers, respectively.

## 11.3 Interrupt Flags

The IOCAFx bits located in the IOCAF register are status flags that correspond to the interrupt-on-change pins of PORTA. If an expected edge is detected on an appropriately enabled pin, then the status flag for that pin will be set, and an interrupt will be generated if the IOCIE bit is set. The IOCIF bit of the INTCON register reflects the status of all IOCAFx bits.

## 11.4 Clearing Interrupt Flags

The individual status flags, (IOCAFx bits), can be cleared by resetting them to zero. If another edge is detected during this clearing operation, the associated status flag will be set at the end of the sequence, regardless of the value actually being written.

In order to ensure that no detected edge is lost while clearing flags, only AND operations masking out known changed bits should be performed. The following sequence is an example of what should be performed.

#### EXAMPLE 11-1: CLEARING INTERRUPT FLAGS

MOVLW 0xff XORWF IOCAF, W ANDWF IOCAF, F

## 11.5 Operation in Sleep

The interrupt-on-change interrupt sequence will wake the device from Sleep mode, if the IOCIE bit is set.

If an edge is detected while in Sleep mode, the IOCAF register will be updated prior to the first instruction executed out of Sleep.

### REGISTER 13-1: VREGCON: VOLTAGE REGULATOR CONTROL REGISTER

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-1/1  |
|-------|-----|-----|-----|-----|-----|---------|----------|
| —     | —   |     | —   | —   | —   | VREGPM1 | Reserved |
| bit 7 |     |     |     |     |     |         | bit 0    |
|       |     |     |     |     |     |         |          |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-2 Unimplemented: Read as '0'.

- bit 1 VREGPM1: Voltage Regulator Power Mode Selection bit
  - 1 = Power-Save Sleep mode enabled in Sleep. Draws lowest current in Sleep, slower wake-up.
  - 0 = Low-Power mode enabled in Sleep. Draws higher current in Sleep, faster wake-up.

bit 0 Reserved: Maintain this bit set.

## 15.1 ADC Configuration

When configuring and using the ADC the following functions must be considered:

- Port configuration
- · Channel selection
- ADC conversion clock source
- Interrupt control

### 15.1.1 PORT CONFIGURATION

The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin should be configured for analog by setting the associated TRIS and ANSEL bits. Refer to **Section 10.0 "I/O Port"** for more information.

| Note: | Analog voltages on any pin that is defined  |
|-------|---------------------------------------------|
|       | as a digital input may cause the input buf- |
|       | fer to conduct excess current.              |

#### 15.1.2 CHANNEL SELECTION

There are up to five channel selections available:

- AN<2:0> pins
- Temperature Indicator
- FVR (Fixed Voltage Reference) Output

Refer to Section 12.0 "Fixed Voltage Reference (FVR)" and Section 14.0 "Temperature Indicator Module" for more information on these channel selections.

The CHS bits of the ADCON register determine which channel is connected to the sample and hold circuit.

When changing channels, a delay is required before starting the next conversion. Refer to **Section 15.2 "ADC Operation"** for more information.

#### 15.1.3 ADC VOLTAGE REFERENCE

There is no external voltage reference connections to the ADC. Only VDD can be used as a reference source. The FVR is only available as an input channel and not a VREF+ input to the ADC.

#### 15.1.4 CONVERSION CLOCK

The source of the conversion clock is software selectable via the ADCS bits of the ADCON register (Register 15-1). There are seven possible clock options:

- · Fosc/2
- Fosc/4
- Fosc/8
- Fosc/16
- Fosc/32
- Fosc/64
- FRC (dedicated internal RC oscillator)

The time to complete one bit conversion is defined as TAD. One full 8-bit conversion requires 9.5 TAD periods as shown in Figure 15-2.

For correct conversion, the appropriate TAD specification must be met. Refer to the A/D conversion requirements in **Section 24.0 "Electrical Specifications"** for more information. Table 15-1 gives examples of appropriate ADC clock selections.

**Note:** Unless using the FRC, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result.

| U-0              | R/W-0/0                    | R/W-0/0           | R/W-0/0        | R/W-0/0        | R/W-0/0          | R/W-0/0        | R/W-0/0      |
|------------------|----------------------------|-------------------|----------------|----------------|------------------|----------------|--------------|
| —                |                            | TOUTP             | S<3:0>         |                | TMR2ON           | T2CKP          | 'S<1:0>      |
| bit 7            |                            |                   |                |                |                  |                | bit 0        |
|                  |                            |                   |                |                |                  |                |              |
| Legend:          |                            |                   |                |                |                  |                |              |
| R = Readable I   | bit                        | W = Writable I    | oit            | U = Unimpler   | nented bit, read | l as '0'       |              |
| u = Bit is uncha | anged                      | x = Bit is unkn   | own            | -n/n = Value a | at POR and BO    | R/Value at all | other Resets |
| '1' = Bit is set |                            | '0' = Bit is clea | ared           |                |                  |                |              |
|                  |                            |                   |                |                |                  |                |              |
| bit 7            | Unimplemer                 | nted: Read as '   | י'             |                |                  |                |              |
| bit 6-3          | TOUTPS<3:0                 | D>: Timer2 Outp   | out Postscaler | Select bits    |                  |                |              |
|                  | 1111 = 1:16                | Postscaler        |                |                |                  |                |              |
|                  | 1110 = 1:15                | Postscaler        |                |                |                  |                |              |
|                  | 1101 = 1:14                | Postscaler        |                |                |                  |                |              |
|                  | 1100 - 1.13<br>1011 = 1.12 | Postscaler        |                |                |                  |                |              |
|                  | 1011 = 1.12<br>1010 = 1.11 | Postscaler        |                |                |                  |                |              |
|                  | 1001 = 1:10                | Postscaler        |                |                |                  |                |              |
|                  | 1000 = 1:9 F               | Postscaler        |                |                |                  |                |              |
|                  | 0111 = 1:8 F               | Postscaler        |                |                |                  |                |              |
|                  | 0110 = 1:7 F               | Postscaler        |                |                |                  |                |              |
|                  | 0101 = 1:6                 | Postscaler        |                |                |                  |                |              |
|                  | 0100 = 1.5                 |                   |                |                |                  |                |              |
|                  | 0011 - 1.4                 |                   |                |                |                  |                |              |
|                  | 00010 = 1.31               | Postscaler        |                |                |                  |                |              |
|                  | 0000 = 1:1 F               | Postscaler        |                |                |                  |                |              |
| bit 2            | TMR2ON: Ti                 | mer2 On bit       |                |                |                  |                |              |
|                  | 1 = Timer2 is              | s on              |                |                |                  |                |              |
|                  | 0 = Timer2 is              | s off             |                |                |                  |                |              |
| bit 1-0          | T2CKPS<1:0                 | >: Timer2 Cloc    | k Prescale Se  | elect bits     |                  |                |              |
|                  | 11 = Presca                | aler is 64        |                |                |                  |                |              |
|                  | 10 = Presca                | aler is 16        |                |                |                  |                |              |
|                  | 01 = Presca                | aler is 4         |                |                |                  |                |              |
|                  | 00 = Presca                | aler is 1         |                |                |                  |                |              |
|                  |                            |                   |                |                |                  |                |              |

## REGISTER 17-1: T2CON: TIMER2 CONTROL REGISTER

| TABLE ' | 17-1: 8 | SUMMAR | Y OF REG | ISTERS A | ASSOCIATED | WITH TI | MER2 |
|---------|---------|--------|----------|----------|------------|---------|------|
|         |         |        |          |          |            |         |      |

| Name   | Bit 7                         | Bit 6 | Bit 5                          | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | Register on<br>Page |
|--------|-------------------------------|-------|--------------------------------|--------|--------|--------|--------|-------|---------------------|
| INTCON | GIE                           | PEIE  | TMR0IE                         | INTE   | IOCIE  | TMR0IF | INTF   | IOCIF | 40                  |
| PIE1   | _                             | ADIE  | _                              | NCO1IE | CLC1IE |        | TMR2IE |       | 41                  |
| PIR1   | _                             | ADIF  | _                              | NCO1IF | CLC1IF | _      | TMR2IF | -     | 42                  |
| PR2    | Timer2 module Period Register |       |                                |        |        |        |        |       |                     |
| TMR2   | Timer2 module Register        |       |                                |        |        |        |        | 96    |                     |
| T2CON  | _                             |       | TOUTPS<3:0> TMR2ON T2CKPS<1:0> |        |        |        |        |       |                     |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for Timer2 module.

## 18.1.9 SETUP FOR PWM OPERATION USING PWMx PINS

The following steps should be taken when configuring the module for PWM operation using the PWMx pins:

- 1. Disable the PWMx pin output driver(s) by setting the associated TRIS bit(s).
- 2. Clear the PWMxCON register.
- 3. Load the PR2 register with the PWM period value.
- 4. Clear the PWMxDCH register and bits <7:6> of the PWMxDCL register.
- 5. Configure and start Timer2:
  - Clear the TMR2IF interrupt flag bit of the PIR1 register. See Note below.
  - Configure the T2CKPS bits of the T2CON register with the Timer2 prescale value.
  - Enable Timer2 by setting the TMR2ON bit of the T2CON register.
- Enable PWM output pin and wait until Timer2 overflows, TMR2IF bit of the PIR1 register is set. See Note below.
- Enable the PWMx pin output driver(s) by clearing the associated TRIS bit(s) and setting the PWMxOE bit of the PWMxCON register.
- 8. Configure the PWM module by loading the PWMxCON register with the appropriate values.
  - Note 1: In order to send a complete duty cycle and period on the first PWM output, the above steps must be followed in the order given. If it is not critical to start with a complete PWM signal, then move Step 8 to replace Step 4.
    - **2:** For operation with other peripherals only, disable PWMx pin outputs.

| R/W-x/u          | R/W-x/u                           | R/W-x/u            | R/W-x/u          | R/W-x/u           | R/W-x/u          | R/W-x/u          | R/W-x/u      |
|------------------|-----------------------------------|--------------------|------------------|-------------------|------------------|------------------|--------------|
| LCxG2D4T         | LCxG2D4N                          | LCxG2D3T           | LCxG2D3N         | LCxG2D2T          | LCxG2D2N         | LCxG2D1T         | LCxG2D1N     |
| bit 7            |                                   |                    |                  |                   |                  |                  | bit 0        |
|                  |                                   |                    |                  |                   |                  |                  |              |
| Legend:          |                                   |                    |                  |                   |                  |                  |              |
| R = Readable     | bit                               | W = Writable       | bit              | U = Unimpler      | nented bit, read | l as '0'         |              |
| u = Bit is unch  | anged                             | x = Bit is unkr    | nown             | -n/n = Value a    | at POR and BO    | R/Value at all c | other Resets |
| '1' = Bit is set |                                   | '0' = Bit is clea  | ared             |                   |                  |                  |              |
|                  |                                   |                    |                  |                   |                  |                  |              |
| bit 7            | LCxG2D4T: (                       | Gate 2 Data 4 1    | rue (non-inve    | rted) bit         |                  |                  |              |
|                  | 1 = Icxd4T is                     | gated into lcxg    | 12               |                   |                  |                  |              |
|                  | 0 = lcxd4T is                     | not gated into     | lcxg2            |                   |                  |                  |              |
| bit 6            | LCxG2D4N:                         | Gate 2 Data 4      | Negated (inver   | rted) bit         |                  |                  |              |
|                  | 1 = Icxd4N is                     | gated into lcx     | J2<br>Jeva2      |                   |                  |                  |              |
| bit 5            |                                   | Choi gaicu into    | True (non-inve   | rted) hit         |                  |                  |              |
| bit 5            | 1 = lcxd3T is                     | dated into loxo    | 12 (11011-111VC) | neu) bit          |                  |                  |              |
|                  | 0 = lcxd3T is                     | not gated into     | lcxg2            |                   |                  |                  |              |
| bit 4            | LCxG2D3N:                         | Gate 2 Data 3      | Negated (inver   | rted) bit         |                  |                  |              |
|                  | 1 = Icxd3N is                     | gated into Icx     | g2               |                   |                  |                  |              |
|                  | 0 = Icxd3N is                     | not gated into     | lcxg2            |                   |                  |                  |              |
| bit 3            | LCxG2D2T: (                       | Gate 2 Data 2 1    | rue (non-inve    | rted) bit         |                  |                  |              |
|                  | 1 = lcxd2T is                     | gated into long    | 2<br> ava2       |                   |                  |                  |              |
| <b>h</b> it 0    | 0 = 100021 is                     |                    | icxyz            | ato al hait       |                  |                  |              |
| DIL 2            | $1 = \log d2N$ is                 | Gale 2 Dala 2 I    | vegated (inver   | ted) bit          |                  |                  |              |
|                  | 1 = 10x0211  is<br>0 = 10x021  is | not gated into icx | lcxa2            |                   |                  |                  |              |
| bit 1            | LCxG2D1T: (                       | Gate 2 Data 1 1    | rue (non-invei   | rted) bit         |                  |                  |              |
|                  | 1 = lcxd1T is                     | gated into lcxc    | 12               | ···· <b>,</b> · · |                  |                  |              |
|                  | 0 = lcxd1T is                     | not gated into     | lcxg2            |                   |                  |                  |              |
| bit 0            | LCxG2D1N:                         | Gate 2 Data 1 I    | Negated (inver   | rted) bit         |                  |                  |              |
|                  | 1 = lcxd1N is                     | gated into lcx     | g2               |                   |                  |                  |              |
|                  | 0 = Icxd1N is                     | not gated into     | lcxg2            |                   |                  |                  |              |
|                  |                                   |                    |                  |                   |                  |                  |              |

## REGISTER 19-6: CLCxGLS1: GATE 2 LOGIC SELECT REGISTER

## 20.2 FIXED DUTY CYCLE (FDC) MODE

In Fixed Duty Cycle (FDC) mode, every time the Accumulator overflows, the output is toggled. This provides a 50% duty cycle, provided that the increment value remains constant. For more information, see Figure 20-2.

The FDC mode is selected by clearing the NxPFM bit in the NCOxCON register.

## 20.3 PULSE FREQUENCY (PF) MODE

In Pulse Frequency (PF) mode, every time the Accumulator overflows, the output becomes active for one or more clock periods. See **Section 20.3.1 "OUTPUT PULSE WIDTH CONTROL"** for more information. Once the clock period expires, the output returns to an inactive state. This provides a pulsed output.

The output becomes active on the rising clock edge immediately following the overflow event. For more information, see Figure 20-2.

The value of the active and inactive states depends on the Polarity bit, NxPOL in the NCOxCON register.

The PF mode is selected by setting the NxPFM bit in the NCOxCON register.

20.3.1 OUTPUT PULSE WIDTH CONTROL

When operating in PF mode, the active state of the output can vary in width by multiple clock periods. Various pulse widths are selected with the NxPWS<2:0> bits in the NCOxCLK register.

When the selected pulse width is greater than the Accumulator overflow time frame, then NCOx operation is undefined.

## 20.4 OUTPUT POLARITY CONTROL

The last stage in the NCOx module is the output polarity. The NxPOL bit in the NCOxCON register selects the output polarity. Changing the polarity while the interrupts are enabled will cause an interrupt for the resulting output transition.

The NCOx output can be used internally by source code or other peripherals. This is done by reading the NxOUT (read-only) bit of the NCOxCON register.

## 21.0 COMPLEMENTARY WAVEFORM GENERATOR (CWG) MODULE

The Complementary Waveform Generator (CWG) produces a complementary waveform with dead-band delay from a selection of input sources.

The CWG module has the following features:

- · Selectable dead-band clock source control
- Selectable input sources
- Output enable control
- Output polarity control
- Dead-band control with Independent 6-bit rising and falling edge dead-band counters
- Auto-shutdown control with:
  - Selectable shutdown sources
  - Auto-restart enable
  - Auto-shutdown pin override control

## 21.9 Auto-shutdown Control

Auto-shutdown is a method to immediately override the CWG output levels with specific overrides that allow for safe shutdown of the circuit. The shutdown state can be either cleared automatically or held until cleared by software.

#### 21.9.1 SHUTDOWN

The Shutdown state can be entered by either of the following two methods:

- Software generated
- External Input

#### 21.9.1.1 Software Generated Shutdown

Setting the GxASE bit of the CWGxCON2 register will force the CWG into the shutdown state.

When auto-restart is disabled, the shutdown state will persist as long as the GxASE bit is set.

When auto-restart is enabled, the GxASE bit will clear automatically and resume operation on the next rising edge event. See Figure 21-6.

#### 21.9.1.2 External Input Source

External shutdown inputs provide the fastest way to safely suspend CWG operation in the event of a Fault condition. When any of the selected shutdown inputs goes high, the CWG outputs will immediately go to the selected override levels without software delay. Any combination of two input sources can be selected to cause a shutdown condition. The two sources are:

- LC10UT
- CWG1FLT

Shutdown inputs are selected using the GxASDS0 and GxASDS1 bits of the CWGxCON2 register. (Register 21-3).

| Note: | Shutdown inputs are level sensitive, not  |
|-------|-------------------------------------------|
|       | edge sensitive. The shutdown state can-   |
|       | not be cleared, except by disabling auto- |
|       | shutdown, as long as the shutdown input   |
|       | level persists.                           |

### 21.10 Operation During Sleep

The CWG module operates independently from the system clock and will continue to run during Sleep, provided that the clock and input sources selected remain active.

The HFINTOSC remains active during Sleep, provided that the CWG module is enabled, the input source is active, and the HFINTOSC is selected as the clock source, regardless of the system clock source selected.

In other words, if the HFINTOSC is simultaneously selected as the system clock and the CWG clock source, when the CWG is enabled and the input source is active, the CPU will go idle during Sleep, but the CWG will continue to operate and the HFINTOSC will remain active.

This will have a direct effect on the Sleep mode current.

## PIC10(L)F320/322

| BTFSS            | Bit Test f, Skip if Set                                                                                                                                                                                         |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] BTFSS f,b                                                                                                                                                                                      |
| Operands:        | $0 \le f \le 127$<br>$0 \le b < 7$                                                                                                                                                                              |
| Operation:       | skip if (f <b>) = 1</b>                                                                                                                                                                                         |
| Status Affected: | None                                                                                                                                                                                                            |
| Description:     | If bit 'b' in register 'f' is '0', the next<br>instruction is executed.<br>If bit 'b' is '1', then the next<br>instruction is discarded and a NOP<br>is executed instead, making this a<br>2-cycle instruction. |

| CLRWDT           | Clear Watchdog Timer                                                                                                                                     |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRWDT                                                                                                                                           |
| Operands:        | None                                                                                                                                                     |
| Operation:       | $\begin{array}{l} 00h \rightarrow WDT \\ 0 \rightarrow WDT \text{ prescaler,} \\ 1 \rightarrow \overline{TO} \\ 1 \rightarrow \overline{PD} \end{array}$ |
| Status Affected: | TO, PD                                                                                                                                                   |
| Description:     | CLRWDT instruction resets the<br>Watchdog Timer. It also resets the<br>prescaler of the WDT.<br>Status bits TO and PD are set.                           |

| CALL             | Call Subroutine                                                                                                                                                                                                                         |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                                 |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                                    |
| Operation:       | (PC)+ 1→ TOS,<br>k → PC<10:0>,<br>(PCLATH<4:3>) → PC<12:11>                                                                                                                                                                             |
| Status Affected: | None                                                                                                                                                                                                                                    |
| Description:     | Call Subroutine. First, return<br>address (PC + 1) is pushed onto<br>the stack. The 11-bit immediate<br>address is loaded into PC bits<br><10:0>. The upper bits of the PC<br>are loaded from PCLATH. CALL is<br>a 2-cycle instruction. |

| COMF             | Complement f                                                                                                                                                   |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Syntax:          | [ <i>label</i> ] COMF f,d                                                                                                                                      |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                              |  |
| Operation:       | $(\overline{f}) \rightarrow (destination)$                                                                                                                     |  |
| Status Affected: | Z                                                                                                                                                              |  |
| Description:     | The contents of register 'f' are<br>complemented. If 'd' is '0', the<br>result is stored in W. If 'd' is '1',<br>the result is stored back in<br>register 'f'. |  |

| CLRF             | Clear f                                                               |  |
|------------------|-----------------------------------------------------------------------|--|
| Syntax:          | [label]CLRF f                                                         |  |
| Operands:        | $0 \leq f \leq 127$                                                   |  |
| Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$ |  |
| Status Affected: | Z                                                                     |  |
| Description:     | The contents of register 'f' are<br>cleared and the Z bit is set.     |  |

| DECF             | Decrement f                                                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] DECF f,d                                                                                                                                |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                 |
| Operation:       | (f) - 1 $\rightarrow$ (destination)                                                                                                               |
| Status Affected: | Z                                                                                                                                                 |
| Description:     | Decrement register 'f'. If 'd' is '0',<br>the result is stored in the W<br>register. If 'd' is '1', the result is<br>stored back in register 'f'. |

| CLRW             | Clear W                                                                                    |
|------------------|--------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRW                                                                               |
| Operands:        | None                                                                                       |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow (\text{W}) \\ 1 \rightarrow \text{Z} \end{array}$ |
| Status Affected: | Z                                                                                          |
| Description:     | W register is cleared. Zero bit (Z) is set.                                                |

## PIC10(L)F320/322

| RLF              | Rotate Left f through Carry                                                                                                                                                                                          |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ <i>label</i> ] RLF f,d                                                                                                                                                                                             |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                      |  |  |
| Operation:       | See description below                                                                                                                                                                                                |  |  |
| Status Affected: | С                                                                                                                                                                                                                    |  |  |
| Description:     | The contents of register 'f' are<br>rotated one bit to the left through<br>the Carry flag. If 'd' is '0', the<br>result is placed in the W register.<br>If 'd' is '1', the result is stored<br>back in register 'f'. |  |  |
| Words:           | 1                                                                                                                                                                                                                    |  |  |
| Cycles:          | 1                                                                                                                                                                                                                    |  |  |
| Example:         | RLF REG1,0                                                                                                                                                                                                           |  |  |
|                  | Before Instruction                                                                                                                                                                                                   |  |  |
|                  | REG1 = 1110 0110                                                                                                                                                                                                     |  |  |
|                  | C = 0                                                                                                                                                                                                                |  |  |
|                  |                                                                                                                                                                                                                      |  |  |
|                  | REGI = 1100 0110<br>M = 1100 1100                                                                                                                                                                                    |  |  |
|                  | C = 1                                                                                                                                                                                                                |  |  |

| RRF              | Rotate Right f through Carry                                                                                                                                                                                          |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                              |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                       |  |
| Operation:       | See description below                                                                                                                                                                                                 |  |
| Status Affected: | С                                                                                                                                                                                                                     |  |
| Description:     | The contents of register 'f' are<br>rotated one bit to the right through<br>the Carry flag. If 'd' is '0', the<br>result is placed in the W register.<br>If 'd' is '1', the result is placed<br>back in register 'f'. |  |
|                  | C Register f                                                                                                                                                                                                          |  |

| SLEEP            | Enter Sleep mode                                                                                                                                                                                                                                 |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SLEEP                                                                                                                                                                                                                                    |
| Operands:        | None                                                                                                                                                                                                                                             |
| Operation:       | $\begin{array}{l} \text{00h} \rightarrow \text{WDT,} \\ 0 \rightarrow \text{WDT prescaler,} \\ 1 \rightarrow \overline{\text{TO}}, \\ 0 \rightarrow \overline{\text{PD}} \end{array}$                                                            |
| Status Affected: | TO, PD                                                                                                                                                                                                                                           |
| Description:     | The power-down Status bit, $\overline{\text{PD}}$ is<br>cleared. Time-out Status bit, $\overline{\text{TO}}$<br>is set. Watchdog Timer and its<br>prescaler are cleared.<br>The processor is put into Sleep<br>mode with the oscillator stopped. |

| SUBLW            | Subtract W from literal                                                                                                  |           |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------|-----------|--|
| Syntax:          | [ <i>label</i> ] SUBLW k                                                                                                 |           |  |
| Operands:        | $0 \le k \le 255$                                                                                                        |           |  |
| Operation:       | $k - (W) \rightarrow (W)$                                                                                                |           |  |
| Status Affected: | C, DC, Z                                                                                                                 |           |  |
| Description:     | The W register is subtracted (2's complement method) from the 8-bit literal 'k'. The result is placed in the W register. |           |  |
|                  | Result                                                                                                                   | Condition |  |
|                  | <b>C =</b> 0                                                                                                             | W > k     |  |

| <b>C =</b> 0 | W > k           |
|--------------|-----------------|
| <b>C =</b> 1 | $W \leq k$      |
| DC = 0       | W<3:0> > k<3:0> |
| DC = 1       | W<3:0> ≤ k<3:0> |

## 24.2 Standard Operating Conditions

| The standard operating co | nditions for any device are defined as:            |        |
|---------------------------|----------------------------------------------------|--------|
| Operating Voltage:        | $V\text{DDMIN} \leq V\text{DD} \leq V\text{DDMAX}$ |        |
| Operating Temperature:    | $TA_MIN \le TA \le TA_MAX$                         |        |
| VDD — Operating Supply    | Voltage <sup>(1)</sup>                             |        |
| PIC10LF320/322            |                                                    |        |
| VDDMIN (FO                | $\operatorname{Dsc} \leq 16 \text{ MHz}$ )         | +1.8V  |
| VDDMIN (16                | $MHz < Fosc \le 20 MHz$ )                          | +2.5V  |
| VDDMAX                    |                                                    | +3.6V  |
| PIC10F320/322             |                                                    |        |
| VDDMIN (FO                | $\operatorname{Dsc} \leq 16 \; \mathrm{MHz}$ )     | +2.3V  |
| VDDMIN (16                | $MHz < Fosc \le 20 MHz$ )                          | +2.5V  |
| VDDMAX                    |                                                    | +5.5V  |
| TA — Operating Ambient    | Temperature Range                                  |        |
| Industrial Temperatu      | Ire                                                |        |
| TA_MIN                    |                                                    | 40°C   |
| Та_мах                    |                                                    | +85°C  |
| Extended Temperat         | ure                                                |        |
| TA_MIN                    |                                                    | 40°C   |
| Та_мах                    |                                                    | +125°C |
|                           |                                                    |        |

Note 1: See Parameter D001, DC Characteristics: Supply Voltage.

## 24.5 AC Characteristics

Timing Parameter Symbology has been created with one of the following formats:

1. TppS2ppS

2. TppS

| Т      |                                       |     |                |  |
|--------|---------------------------------------|-----|----------------|--|
| F      | F Frequency                           |     | Time           |  |
| Lowerd | case letters (pp) and their meanings: |     |                |  |
| рр     |                                       |     |                |  |
| сс     | CCP1                                  | OSC | CLKIN          |  |
| ck     | CLKR                                  | rd  | RD             |  |
| CS     | CS                                    | rw  | RD or WR       |  |
| di     | SDI                                   | sc  | SCK            |  |
| do     | SDO                                   | SS  | SS             |  |
| dt     | Data in                               | tO  | TOCKI          |  |
| io     | I/O PORT                              | t1  | T1CKI          |  |
| mc     | MCLR                                  | wr  | WR             |  |
| Upperc | case letters and their meanings:      |     |                |  |
| S      |                                       |     |                |  |
| F      | Fall                                  | Р   | Period         |  |
| н      | High                                  | R   | Rise           |  |
| I      | Invalid (High-impedance)              | V   | Valid          |  |
| L      | Low                                   | Z   | High-impedance |  |

## FIGURE 24-4: LOAD CONDITIONS





| TABLE 24-11: ( | CONFIGURATION L | OGIC CELL ( | CLC) C | HARACTERIST | ICS |
|----------------|-----------------|-------------|--------|-------------|-----|
|----------------|-----------------|-------------|--------|-------------|-----|

| Standard Operating Conditions (unless otherwise stated) |         |                                             |      |      |      |       |            |
|---------------------------------------------------------|---------|---------------------------------------------|------|------|------|-------|------------|
| Param.<br>No.                                           | Sym.    | Characteristic                              | Min. | Тур† | Max. | Units | Conditions |
| CLC01*                                                  | TCLCIN  | CLC input time                              | —    | 7    |      | ns    |            |
| CLC02*                                                  | TCLC    | CLC module input to output propagation time | _    | 24   | _    | ns    | VDD = 1.8V |
|                                                         |         |                                             |      | 12   |      | ns    | Vdd > 3.6V |
| CLC03*                                                  | TCLCOUT | CLC output time Rise Time                   | _    | OS18 |      | _     | (Note 1)   |
|                                                         |         | Fall Time                                   | _    | OS19 |      | —     | (Note 1)   |
| CLC04*                                                  | FCLCMAX | CLC maximum switching frequency             | —    | 45   | _    | MHz   |            |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1:See Table 24-8 for OS18 and OS19 rise and fall times.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2011-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-0020-2

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.