

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status                | Active                                                                                           |
|-------------------------------|--------------------------------------------------------------------------------------------------|
| Core Processor                | ARM® Cortex®-M0                                                                                  |
| Core Size                     | 32-Bit Single-Core                                                                               |
| Speed                         | 48MHz                                                                                            |
| Connectivity                  | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART                       |
| Peripherals                   | Bluetooth, Brown-out Detect/Reset, Cap Sense, DMA LCD, LVD, POR, PWM, SmartCard, SmartSense, WDT |
| Number of I/O                 | 36                                                                                               |
| Program Memory Size           | 256KB (256K x 8)                                                                                 |
| Program Memory Type           | FLASH                                                                                            |
| EEPROM Size                   | •                                                                                                |
| RAM Size                      | 32K x 8                                                                                          |
| Voltage - Supply<br>(Vcc/Vdd) | 1.71V ~ 5.5V                                                                                     |
| Data Converters               | A/D 16x12b SAR; D/A 2xIDAC                                                                       |
| Oscillator Type               | Internal                                                                                         |
| Operating Temperature         | -40°C ~ 85°C (TA)                                                                                |
| Mounting Type                 | Surface Mount                                                                                    |
| Package / Case                | 56-UFQFN Exposed Pad                                                                             |
| Supplier Device Package       | 56-QFN (7x7)                                                                                     |
| Purchase URL                  | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4248lqi-bl583                     |
|                               |                                                                                                  |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





## Contents

| Functional Definition        | 5  |
|------------------------------|----|
| CPU and Memory Subsystem     | 5  |
| System Resources             |    |
| BLE Radio and Subsystem      |    |
| Analog Blocks                | 7  |
| Programmable Digital         | 8  |
| Fixed-Function Digital       | 9  |
| GPIO                         | 9  |
| Special-Function Peripherals |    |
| Pinouts                      | 11 |
| Power                        |    |
| Development Support          |    |
| Documentation                | 17 |
| Online                       |    |
| Tools                        |    |
| Electrical Specifications    |    |
| Absolute Maximum Ratings     |    |
| Device-Level Specifications  |    |

| Analog Peripherals                      | 23 |
|-----------------------------------------|----|
| Digital Peripherals                     |    |
| Memory                                  |    |
| System Resources                        |    |
| Ordering Information                    |    |
| Ordering Code Definitions               |    |
| Packaging                               |    |
| WLCSP Compatibility                     | 41 |
| Acronyms                                |    |
| Document Conventions                    | 45 |
| Units of Measure                        | 45 |
| Revision History                        |    |
| Sales, Solutions, and Legal Information | 47 |
| Worldwide Sales and Design Support      | 47 |
| Products                                |    |
| PSoC® Solutions                         | 47 |
| Cypress Developer Community             | 47 |
| Technical Support                       |    |



Figure 2. Block Diagram



The PSoC 4XX8 BLE 4.2 devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware.

The ARM SWD interface supports all programming and debug features of the device.

Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debugging.

The PSoC Creator IDE provides fully integrated programming and debugging support for the PSoC 4XX8 BLE 4.2 devices. The SWD interface is fully compatible with industry-standard third-party tools. With the ability to disable debug features, very robust flash protection, and allowing customer-proprietary functionality to be implemented in on-chip programmable blocks, the PSoC 4XX8 BLE 4.2 family provides a level of security not possible with multi-chip application solutions or with microcontrollers. Debug circuits are enabled by default and can only be disabled in firmware. If not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with the new firmware that enables debugging.

Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. Because all programming, debug, and test interfaces are disabled when maximum device security is enabled, PSoC 4XX8 BLE 4.2 with device security enabled may not be returned for failure analysis. This is a trade-off the PSoC 4XX8 BLE 4.2 allows the customer to make.



# **Pinouts**

Table 1 shows the pin list for the PSoC 4XX8 BLE 4.2 device. Port 3 consists of the high-speed analog inputs for the SAR mux. All pins support CSD CapSense and analog mux bus connections.

PRELIMINARY

## Table 1. PSoC 4XX8 BLE 4.2 Pin List (QFN Package)

| Pin | Name         | Туре    | Description                                |  |  |  |
|-----|--------------|---------|--------------------------------------------|--|--|--|
| 1   | VDDD         | POWER   | 1.71-V to 5.5-V digital supply             |  |  |  |
| 2   | XTAL320/P6.0 | CLOCK   | 32.768-kHz crystal                         |  |  |  |
| 3   | XTAL32I/P6.1 | CLOCK   | 32.768-kHz crystal or external clock input |  |  |  |
| 4   | XRES         | RESET   | Reset, active LOW                          |  |  |  |
| 5   | P4.0         | GPIO    | Port 4 Pin 0, lcd, csd                     |  |  |  |
| 6   | P4.1         | GPIO    | Port 4 Pin 1, lcd, csd                     |  |  |  |
| 7   | P5.0         | GPIO    | Port 5 Pin 0, lcd, csd                     |  |  |  |
| 8   | P5.1         | GPIO    | Port 5 Pin 1, lcd, csd                     |  |  |  |
| 9   | VSSD         | GROUND  | Digital ground                             |  |  |  |
| 10  | VDDR         | POWER   | 1.9-V to 5.5-V radio supply                |  |  |  |
| 11  | GANT1        | GROUND  | Antenna shielding ground                   |  |  |  |
| 12  | ANT          | ANTENNA | Antenna pin                                |  |  |  |
| 13  | GANT2        | GROUND  | Antenna shielding ground                   |  |  |  |
| 14  | VDDR         | POWER   | 1.9-V to 5.5-V radio supply                |  |  |  |
| 15  | VDDR         | POWER   | 1.9-V to 5.5-V radio supply                |  |  |  |
| 16  | XTAL24I      | CLOCK   | 24-MHz crystal or external clock input     |  |  |  |
| 17  | XTAL24O      | CLOCK   | 24-MHz crystal                             |  |  |  |
| 18  | VDDR         | POWER   | 1.9-V to 5.5-V radio supply                |  |  |  |
| 19  | P0.0         | GPIO    | Port 0 Pin 0, Icd, csd                     |  |  |  |
| 20  | P0.1         | GPIO    | Port 0 Pin 1, lcd, csd                     |  |  |  |
| 21  | P0.2         | GPIO    | Port 0 Pin 2, Icd, csd                     |  |  |  |
| 22  | P0.3         | GPIO    | Port 0 Pin 3, lcd, csd                     |  |  |  |
| 23  | VDDD         | POWER   | 1.71-V to 5.5-V digital supply             |  |  |  |
| 24  | P0.4         | GPIO    | Port 0 Pin 4, lcd, csd                     |  |  |  |
| 25  | P0.5         | GPIO    | Port 0 Pin 5, lcd, csd                     |  |  |  |
| 26  | P0.6         | GPIO    | Port 0 Pin 6, lcd, csd                     |  |  |  |
| 27  | P0.7         | GPIO    | Port 0 Pin 7, Icd, csd                     |  |  |  |
| 28  | P1.0         | GPIO    | Port 1 Pin 0, lcd, csd                     |  |  |  |
| 29  | P1.1         | GPIO    | Port 1 Pin 1, lcd, csd                     |  |  |  |
| 30  | P1.2         | GPIO    | Port 1 Pin 2, Icd, csd                     |  |  |  |
| 31  | P1.3         | GPIO    | Port 1 Pin 3, Icd, csd                     |  |  |  |
| 32  | P1.4         | GPIO    | Port 1 Pin 4, Icd, csd                     |  |  |  |
| 33  | P1.5         | GPIO    | Port 1 Pin 5, lcd, csd                     |  |  |  |
| 34  | P1.6         | GPIO    | Port 1 Pin 6, lcd, csd                     |  |  |  |
| 35  | P1.7         | GPIO    | Port 1 Pin 7, lcd, csd                     |  |  |  |
| 36  | VDDA         | POWER   | 1.71-V to 5.5-V analog supply              |  |  |  |
| 37  | P2.0         | GPIO    | Port 2 Pin 0, lcd, csd                     |  |  |  |
| 38  | P2.1         | GPIO    | Port 2 Pin 1, lcd, csd                     |  |  |  |
| 39  | P2.2         | GPIO    | Port 2 Pin 2, Icd, csd                     |  |  |  |



| Table 1. PSo |              |           |  |
|--------------|--------------|-----------|--|
| Pin          | Name         | Name Type |  |
| 10           | <b>D</b> 0.0 | 0010      |  |

| Pin | Name | Туре   | Description                                          |
|-----|------|--------|------------------------------------------------------|
| 40  | P2.3 | GPIO   | Port 2 Pin 3, lcd, csd                               |
| 41  | P2.4 | GPIO   | Port 2 Pin 4, lcd, csd                               |
| 42  | P2.5 | GPIO   | Port 2 Pin 5, lcd, csd                               |
| 43  | P2.6 | GPIO   | Port 2 Pin 6, lcd, csd                               |
| 44  | P2.7 | GPIO   | Port 2 Pin 7, lcd, csd                               |
| 45  | VREF | REF    | 1.024-V reference                                    |
| 46  | VDDA | POWER  | 1.71-V to 5.5-V analog supply                        |
| 47  | P3.0 | GPIO   | Port 3 Pin 0, lcd, csd                               |
| 48  | P3.1 | GPIO   | Port 3 Pin 1, lcd, csd                               |
| 49  | P3.2 | GPIO   | Port 3 Pin 2, lcd, csd                               |
| 50  | P3.3 | GPIO   | Port 3 Pin 3, lcd, csd                               |
| 51  | P3.4 | GPIO   | Port 3 Pin 4, lcd, csd                               |
| 52  | P3.5 | GPIO   | Port 3 Pin 5, lcd, csd                               |
| 53  | P3.6 | GPIO   | Port 3 Pin 6, lcd, csd                               |
| 54  | P3.7 | GPIO   | Port 3 Pin 7, lcd, csd                               |
| 55  | VSSA | GROUND | Analog ground                                        |
| 56  | VCCD | POWER  | Regulated 1.8-V supply, connect to 1.3-µF capacitor. |
| 57  | EPAD | GROUND | Ground paddle for the QFN package                    |

## Table 2. PSoC 4XX8 BLE 4.2 Pin List (WLCSP Package)

| Pin | Name         | Туре    | Description                                       |
|-----|--------------|---------|---------------------------------------------------|
| A1  | NC           | NC      | Do not connect                                    |
| A2  | VREF         | REF     | 1.024-V reference                                 |
| A3  | VSSA         | GROUND  | Analog ground                                     |
| A4  | P3.3         | GPIO    | Port 3 Pin 3, analog/digital/lcd/csd              |
| A5  | P3.7         | GPIO    | Port 3 Pin 7, analog/digital/lcd/csd              |
| A6  | VSSD         | GROUND  | Digital ground                                    |
| A7  | VSSA         | GROUND  | Analog ground                                     |
| A8  | VCCD         | POWER   | Regulated 1.8-V supply, connect to 1-µF capacitor |
| A9  | VDDD         | POWER   | 1.71-V to 5.5-V digital supply                    |
| B1  | NB           | NO BALL | No Ball                                           |
| B2  | P2.3         | GPIO    | Port 2 Pin 3, analog/digital/lcd/csd              |
| B3  | VSSA         | GROUND  | Analog ground                                     |
| B4  | P2.7         | GPIO    | Port 2 Pin 7, analog/digital/lcd/csd              |
| B5  | P3.4         | GPIO    | Port 3 Pin 4, analog/digital/lcd/csd              |
| B6  | P3.5         | GPIO    | Port 3 Pin 5, analog/digital/lcd/csd              |
| B7  | P3.6         | GPIO    | Port 3 Pin 6, analog/digital/lcd/csd              |
| B8  | XTAL32I/P6.1 | CLOCK   | 32.768-kHz crystal or external clock input        |
| B9  | XTAL320/P6.0 | CLOCK   | 32.768-kHz crystal                                |
| C1  | NC           | NC      | Do not connect                                    |



#### Table 2. PSoC 4XX8 BLE 4.2 Pin List (WLCSP Package) (continued)

| Pin | Name | Туре   | Description                          |
|-----|------|--------|--------------------------------------|
| C2  | VSSA | GROUND | Analog ground                        |
| C3  | P2.2 | GPIO   | Port 2 Pin 2, analog/digital/lcd/csd |
| C4  | P2.6 | GPIO   | Port 2 Pin 6, analog/digital/lcd/csd |
| C5  | P3.0 | GPIO   | Port 3 Pin 0, analog/digital/lcd/csd |
| C6  | P3.1 | GPIO   | Port 3 Pin 1, analog/digital/lcd/csd |
| C7  | P3.2 | GPIO   | Port 3 Pin 2, analog/digital/lcd/csd |
| C8  | XRES | RESET  | Reset, active LOW                    |
| C9  | P4.0 | GPIO   | Port 4 Pin 0, analog/digital/lcd/csd |
| D1  | NC   | NC     | Do not connect                       |
| D2  | P1.7 | GPIO   | Port 1 Pin 7, analog/digital/lcd/csd |
| D3  | VDDA | POWER  | 1.71-V to 5.5-V analog supply        |
| D4  | P2.0 | GPIO   | Port 2 Pin 0, analog/digital/lcd/csd |
| D5  | P2.1 | GPIO   | Port 2 Pin 1, analog/digital/lcd/csd |
| D6  | P2.5 | GPIO   | Port 2 Pin 5, analog/digital/lcd/csd |
| D7  | VSSD | GROUND | Digital ground                       |
| D8  | P4.1 | GPIO   | Port 4 Pin 1, analog/digital/lcd/csd |
| D9  | P5.0 | GPIO   | Port 5 Pin 0, analog/digital/lcd/csd |
| E1  | NC   | NC     | Do not connect                       |
| E2  | P1.2 | GPIO   | Port 1 Pin 2, analog/digital/lcd/csd |
| E3  | P1.3 | GPIO   | Port 1 Pin 3, analog/digital/lcd/csd |
| E4  | P1.4 | GPIO   | Port 1 Pin 4, analog/digital/lcd/csd |
| E5  | P1.5 | GPIO   | Port 1 Pin 5, analog/digital/lcd/csd |
| E6  | P1.6 | GPIO   | Port 1 Pin 6, analog/digital/lcd/csd |
| E7  | P2.4 | GPIO   | Port 2 Pin 4, analog/digital/lcd/csd |
| E8  | P5.1 | GPIO   | Port 5 Pin 1, analog/digital/lcd/csd |
| E9  | VSSD | GROUND | Digital ground                       |
| F1  | NC   | NC     | Do not connect                       |
| F2  | VSSD | GROUND | Digital ground                       |
| F3  | P0.7 | GPIO   | Port 0 Pin 7, analog/digital/lcd/csd |
| F4  | P0.3 | GPIO   | Port 0 Pin 3, analog/digital/lcd/csd |
| F5  | P1.0 | GPIO   | Port 1 Pin 0, analog/digital/lcd/csd |
| F6  | P1.1 | GPIO   | Port 1 Pin 1, analog/digital/lcd/csd |
| F7  | VSSR | GROUND | Radio ground                         |
| F8  | VSSR | GROUND | Radio ground                         |
| F9  | VDDR | POWER  | 1.9-V to 5.5-V radio supply          |
| G1  | NC   | NC     | Do not connect                       |
| G2  | P0.6 | GPIO   | Port 0 Pin 6, analog/digital/lcd/csd |
| G3  | VDDD | POWER  | 1.71-V to 5.5-V digital supply       |
| G4  | P0.2 | GPIO   | Port 0 Pin 2, analog/digital/lcd/csd |
| G5  | VSSD | GROUND | Digital ground                       |



## **Development Support**

The PSoC 4XX8 BLE 4.2 family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit www.cypress.com/go/psoc4ble to find out more.

#### Documentation

A suite of documentation supports the PSoC 4XX8 BLE 4.2 family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

**Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more.

**Component Datasheets**: The flexibility of PSoC allows the creation of new peripherals (Components) long after the device has gone into production. Component datasheets provide all of the information needed to select and use a particular Component, including a functional description, API documentation, example code, and AC/DC specifications.

**Application Notes:** PSoC application notes discuss a particular application of PSoC in depth; examples include creating standard and custom BLE profiles. Application notes often include example projects in addition to the application note document.

**Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers. The TRM is available in the Documentation section at www.cypress.com/psoc4.

#### Online

In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week.

#### Tools

With industry standard cores, programming, and debugging interfaces, the PSoC 4XX8 BLE 4.2 family is part of a development tool ecosystem. Visit us at www.cypress.com/go/psoccreator for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits.





## **Electrical Specifications**

### **Absolute Maximum Ratings**

#### Table 5. Absolute Maximum Ratings<sup>[1]</sup>

| Spec ID# | Parameter                   | Description                                                                            | Min  | Тур | Max                  | Units | Details/<br>Conditions                 |
|----------|-----------------------------|----------------------------------------------------------------------------------------|------|-----|----------------------|-------|----------------------------------------|
| SID1     | V <sub>DDD_ABS</sub>        | Analog, digital, or radio supply relative to $V_{SS}$ ( $V_{SSD}$ = $V_{SSA}$ )        | -0.5 | _   | 6                    | V     | Absolute max                           |
| SID2     | V <sub>CCD_ABS</sub>        | Direct digital core voltage input relative to $V_{SSD}$                                | -0.5 | -   | 1.95                 | V     | Absolute max                           |
| SID3     | V <sub>GPIO_ABS</sub>       | GPIO voltage                                                                           | -0.5 | -   | V <sub>DD</sub> +0.5 | V     | Absolute max                           |
| SID4     | I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                               | -25  | -   | 25                   | mA    | Absolute max                           |
| SID5     | I <sub>GPIO_injection</sub> | GPIO injection current, Max for $V_{IH}$ > $V_{DDD}$ , and Min for $V_{IL}$ < $V_{SS}$ | -0.5 | _   | 0.5                  | mA    | Absolute max, current injected per pin |
| BID57    | ESD_HBM                     | Electrostatic discharge human body model                                               | 2200 | -   | -                    | V     | -                                      |
| BID58    | ESD_CDM                     | Electrostatic discharge charged device model                                           | 500  | _   | -                    | V     | -                                      |
| BID61    | LU                          | Pin current for latch-up                                                               | -200 | -   | 200                  | mA    | -                                      |

### **Device-Level Specifications**

All specifications are valid for –40 °C  $\leq$  TA  $\leq$  85 °C and TJ  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

#### Table 6. DC Specifications

| Spec ID#    | Parameter                 | Description                                                                         | Min  | Тур | Max  | Units | Details/<br>Conditions                |
|-------------|---------------------------|-------------------------------------------------------------------------------------|------|-----|------|-------|---------------------------------------|
| SID6        | V <sub>DD</sub>           | Power supply input voltage (V <sub>DDA</sub> = V <sub>DDD</sub> = V <sub>DD</sub> ) | 1.8  | -   | 5.5  | V     | With regulator enabled                |
| SID7        | V <sub>DD</sub>           | Power supply input voltage unregulated $(V_{DDA} = V_{DDD} = V_{DD})$               | 1.71 | 1.8 | 1.89 | V     | Internally unregulated<br>Supply      |
| SID8        | V <sub>DDR</sub>          | Radio supply voltage (Radio ON)                                                     | 1.9  | -   | 5.5  | V     | _                                     |
| SID8A       | V <sub>DDR</sub>          | Radio supply voltage (Radio OFF)                                                    | 1.71 | -   | 5.5  | V     | _                                     |
| SID9        | V <sub>CCD</sub>          | Digital regulator output voltage (for core logic)                                   | _    | 1.8 | -    | V     | _                                     |
| SID10       | C <sub>VCCD</sub>         | Digital regulator output bypass<br>capacitor                                        | 1    | 1.3 | 1.6  | μF    | X5R ceramic or better                 |
| Active Mode | e, V <sub>DD</sub> = 1.71 | V to 5.5 V                                                                          |      |     |      |       | -                                     |
| SID13       | I <sub>DD3</sub>          | Execute from flash; CPU at 3 MHz                                                    | -    | 2.1 | -    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| SID14       | I <sub>DD4</sub>          | Execute from flash; CPU at 3 MHz                                                    | _    | -   | -    | mA    | T = -40 C to 85 °C                    |
| SID15       | I <sub>DD5</sub>          | Execute from flash; CPU at 6 MHz                                                    | _    | 2.5 | -    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| SID16       | I <sub>DD6</sub>          | Execute from flash; CPU at 6 MHz                                                    | -    | -   | -    | mA    | T = -40 °C to 85 °C                   |
| SID17       | I <sub>DD7</sub>          | Execute from flash; CPU at 12 MHz                                                   | _    | 4   | -    | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V |
| SID18       | I <sub>DD8</sub>          | Execute from flash; CPU at 12 MHz                                                   | _    | _   | _    | mA    | T = -40 °C to 85 °C                   |

#### Note

Usage above the absolute maximum conditions listed in Table 5 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.



### Table 6. DC Specifications (continued)

| Spec ID#    | Parameter                  | Description                         | Min | Тур  | Мах | Units | Details/<br>Conditions                       |
|-------------|----------------------------|-------------------------------------|-----|------|-----|-------|----------------------------------------------|
| SID19       | I <sub>DD9</sub>           | Execute from flash; CPU at 24 MHz   | -   | 7.1  | _   | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |
| SID20       | I <sub>DD10</sub>          | Execute from flash; CPU at 24 MHz   | -   | -    | -   | mA    | T = -40 °C to 85 °C                          |
| SID21       | I <sub>DD11</sub>          | Execute from flash; CPU at 48 MHz   | _   | 13.4 | _   | mA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |
| SID22       | I <sub>DD12</sub>          | Execute from flash; CPU at 48 MHz   | -   | -    | _   | mA    | T = -40 °C to 85 °C                          |
| Sleep Mode  | , V <sub>DD</sub> = 1.8 to | 5.5 V                               |     |      |     |       | •                                            |
| SID23       | I <sub>DD13</sub>          | IMO on                              | _   | _    | _   | mA    | T = 25 °C,<br>VDD = 3.3 V, SYSCLK =<br>3 MHz |
| Sleep Mode  | , $V_{DD}$ and $V_{D}$     | <sub>DR</sub> = 1.9 to 5.5 V        |     |      |     | -     |                                              |
| SID24       | I <sub>DD14</sub>          | ECO on                              | -   | _    | _   | mA    | T = 25 °C,<br>VDD = 3.3 V, SYSCLK =<br>3 MHz |
| Deep Sleep  | Mode, V <sub>DD</sub> =    | 1.8 to 3.6 V                        |     |      |     |       |                                              |
| SID25       | I <sub>DD15</sub>          | WDT with WCO on                     | -   | 1.5  | -   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |
| SID26       | I <sub>DD16</sub>          | WDT with WCO on                     | -   | -    | -   | μA    | T = -40 °C to 85 °C                          |
| Deep Sleep  | Mode, V <sub>DD</sub> =    | 3.6 to 5.5 V                        |     |      |     | •     |                                              |
| SID27       | I <sub>DD17</sub>          | WDT with WCO on                     | -   | -    | -   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V          |
| SID28       | I <sub>DD18</sub>          | WDT with WCO on                     | -   | -    | -   | μA    | T = -40 °C to 85 °C                          |
| Deep Sleep  | Mode, V <sub>DD</sub> =    | 1.71 to 1.89 V (Regulator Bypassed) | •   |      |     | •     |                                              |
| SID29       | I <sub>DD19</sub>          | WDT with WCO on                     | -   | -    | _   | μA    | T = 25 °C                                    |
| SID30       | I <sub>DD20</sub>          | WDT with WCO on                     | -   | -    | -   | μA    | T = -40 °C to 85 °C                          |
| Deep Sleep  | Mode, V <sub>DD</sub> =    | 1.8 to 3.6 V                        |     |      |     |       |                                              |
| SID31       | I <sub>DD21</sub>          | Opamp on                            | _   | -    | _   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V        |
| SID32       | I <sub>DD22</sub>          | Opamp on                            | -   | -    | Ι   | μA    | T = -40 °C to 85 °C                          |
| Deep Sleep  | Mode, $V_{DD}$ =           | 3.6 to 5.5 V                        |     |      |     |       |                                              |
| SID33       | I <sub>DD23</sub>          | Opamp on                            | _   | _    | Ι   | μA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V          |
| SID34       | I <sub>DD24</sub>          | Opamp on                            | -   | -    | -   | μA    | T = -40 °C to 85 °C                          |
| Deep Sleep  | Mode, $V_{DD}$ =           | 1.71 to 1.89 V (Regulator Bypassed) |     |      |     |       |                                              |
| SID35       | I <sub>DD25</sub>          | Opamp on                            | -   | -    | -   | μA    | T = 25 °C                                    |
| SID36       | I <sub>DD26</sub>          | Opamp on                            | -   | -    | -   | μA    | T = -40 °C to 85 °C                          |
| Hibernate M | lode, V <sub>DD</sub> = 1  | .8 to 3.6 V                         |     |      |     |       |                                              |
| SID37       | I <sub>DD27</sub>          | GPIO and reset active               | -   | 150  | -   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 3.3V         |
| SID38       | I <sub>DD28</sub>          | GPIO and reset active               | —   | -    | -   | nA    | T = -40 °C to 85 °C                          |
| Hibernate N | lode, V <sub>DD</sub> = 3  | .6 to 5.5 V                         |     |      |     |       |                                              |
| SID39       | I <sub>DD29</sub>          | GPIO and reset active               | -   | -    | _   | nA    | T = 25 °C,<br>V <sub>DD</sub> = 5 V          |
| SID40       | I <sub>DD30</sub>          | GPIO and reset active               | -   | -    | -   | nA    | T = -40 °C to 85 °C                          |
| Hibernate M | lode, V <sub>DD</sub> = 1  | .71 to 1.89 V (Regulator Bypassed)  |     | •    |     | •     |                                              |



### GPIO

Table 8. GPIO DC Specifications

| Spec ID# | Parameter             | Description                                         | Min                    | Тур | Мах                   | Units | Details/<br>Conditions                 |
|----------|-----------------------|-----------------------------------------------------|------------------------|-----|-----------------------|-------|----------------------------------------|
| SID58    | V <sub>IH</sub>       | Input voltage HIGH threshold                        | 0.7 × V <sub>DD</sub>  | Ι   | -                     | V     | CMOS input                             |
| SID59    | V <sub>IL</sub>       | Input voltage LOW threshold                         | -                      | -   | 0.3 × V <sub>DD</sub> | V     | CMOS input                             |
| SID60    | V <sub>IH</sub>       | LVTTL input, V <sub>DD</sub> < 2.7 V                | 0.7 × V <sub>DD</sub>  | Ι   | -                     | V     | -                                      |
| SID61    | V <sub>IL</sub>       | LVTTL input, V <sub>DD</sub> < 2.7 V                | _                      | -   | 0.3× V <sub>DD</sub>  | V     | -                                      |
| SID62    | V <sub>IH</sub>       | LVTTL input, V <sub>DD</sub> >= 2.7 V               | 2.0                    | Ι   | -                     | V     | -                                      |
| SID63    | V <sub>IL</sub>       | LVTTL input, V <sub>DD</sub> >= 2.7 V               | -                      | -   | 0.8                   | V     | -                                      |
| SID64    | V <sub>OH</sub>       | Output voltage HIGH level                           | V <sub>DD</sub> –0.6   | -   | -                     | V     | loh = 4-mA at<br>3.3-V V <sub>DD</sub> |
| SID65    | V <sub>OH</sub>       | Output voltage HIGH level                           | V <sub>DD</sub> –0.5   | _   | -                     | V     | loh = 1-mA at<br>1.8-V V <sub>DD</sub> |
| SID66    | V <sub>OL</sub>       | Output voltage LOW level                            | -                      | _   | 0.6                   | V     | lol = 8-mA at<br>3.3-V V <sub>DD</sub> |
| SID67    | V <sub>OL</sub>       | Output voltage LOW level                            | -                      | -   | 0.6                   | V     | lol = 4-mA at<br>1.8-V V <sub>DD</sub> |
| SID68    | V <sub>OL</sub>       | Output voltage LOW level                            | -                      | -   | 0.4                   | V     | lol = 3-mA at<br>3.3-V V <sub>DD</sub> |
| SID69    | Rpullup               | Pull-up resistor                                    | 3.5                    | 5.6 | 8.5                   | kΩ    | -                                      |
| SID70    | Rpulldown             | Pull-down resistor                                  | 3.5                    | 5.6 | 8.5                   | kΩ    | -                                      |
| SID71    | IIL                   | Input leakage current (absolute value)              | -                      | -   | 2                     | nA    | 25 °C,<br>V <sub>DD</sub> = 3.3 V      |
| SID72    | I <sub>IL_CTBM</sub>  | Input leakage on CTBm input pins                    | -                      | -   | 4                     | nA    | -                                      |
| SID73    | C <sub>IN</sub>       | Input capacitance                                   | -                      | -   | 7                     | pF    | -                                      |
| SID74    | Vhysttl               | Input hysteresis LVTTL                              | 25                     | 40  |                       | mV    | V <sub>DD</sub> > 2.7 V                |
| SID75    | Vhyscmos              | Input hysteresis CMOS                               | 0.05 × V <sub>DD</sub> | _   | -                     | mV    | -                                      |
| SID76    | Idiode                | Current through protection diode to $V_{DD}/V_{SS}$ | -                      | -   | 100                   | μA    | -                                      |
| SID77    | I <sub>TOT_GPIO</sub> | Maximum total source or sink chip current           | -                      | -   | 200                   | mA    | -                                      |

PRELIMINARY

## Table 9. GPIO AC Specifications

| Spec ID# | Parameter            | Description                                                            | Min | Тур | Max | Units | Details/<br>Conditions                                |
|----------|----------------------|------------------------------------------------------------------------|-----|-----|-----|-------|-------------------------------------------------------|
| SID78    | T <sub>RISEF</sub>   | Rise time in Fast-Strong mode                                          | 2   | -   | 12  | ns    | 3.3-V V <sub>DDD</sub> ,<br>C <sub>LOAD</sub> = 25-pF |
| SID79    | T <sub>FALLF</sub>   | Fall time in Fast-Strong mode                                          | 2   | -   | 12  | ns    | 3.3-V V <sub>DDD</sub> ,<br>C <sub>LOAD</sub> = 25-pF |
| SID80    | T <sub>RISES</sub>   | Rise time in Slow-Strong mode                                          | 10  | _   | 60  | -     | 3.3-V V <sub>DDD</sub> ,<br>C <sub>LOAD</sub> = 25-pF |
| SID81    | T <sub>FALLS</sub>   | Fall time in Slow-Strong mode                                          | 10  | _   | 60  | -     | 3.3-V V <sub>DDD</sub> ,<br>C <sub>LOAD</sub> = 25-pF |
| SID82    | F <sub>GPIOUT1</sub> | GPIO Fout; 3.3 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V. Fast-Strong mode | _   | _   | 33  | MHz   | 90/10%, 25-pF load, 60/40<br>duty cycle               |

Note 2.  $V_{IH}$  must not exceed  $V_{DDD}$  + 0.2 V.



## Table 15. Comparator DC Specifications<sup>[3]</sup> (continued)

| Spec ID# | Parameter         | Description                           | Min | Тур | Max | Units | Details/<br>Conditions                                                                     |
|----------|-------------------|---------------------------------------|-----|-----|-----|-------|--------------------------------------------------------------------------------------------|
| SID150   | I <sub>CMP3</sub> | Block current in ultra low-power mode | _   | 6   | -   | μA    | V <sub>DDD</sub> ≥ 2.6 V for<br>Temp < 0°C,<br>V <sub>DDD</sub> ≥ 1.8 V for<br>Temp > 0 °C |
| SID151   | Z <sub>CMP</sub>  | DC input impedance of comparator      | 35  | -   | —   | MΩ    | -                                                                                          |

### Table 16. Comparator AC Specifications<sup>[4]</sup>

| Spec ID# | Parameter          | Description                                             | Min | Тур | Max | Units | Details/<br>Conditions                                                                                |
|----------|--------------------|---------------------------------------------------------|-----|-----|-----|-------|-------------------------------------------------------------------------------------------------------|
| SID152   | T <sub>RESP1</sub> | Response time, normal mode, 50-mV overdrive             | -   | 38  | -   | ns    | 50-mV overdrive                                                                                       |
| SID153   | T <sub>RESP2</sub> | Response time, low power mode, 50-mV overdrive          | _   | 70  | _   | ns    | 50-mV overdrive                                                                                       |
| SID154   | T <sub>RESP3</sub> | Response time, ultra-low-power mode,<br>50-mV overdrive | _   | 2.3 | _   | μs    | 200-mV overdrive.<br>$V_{DDD} \ge 2.6 V$ for<br>Temp < 0°C,<br>$V_{DDD} \ge 1.8 V$ for<br>Temp > 0 °C |

#### Temperature Sensor

## Table 17. Temperature Sensor Specifications

| Spec ID# | Parameter            | Description                 | Min | Min Typ |   | Units | <b>Details/Conditions</b> |
|----------|----------------------|-----------------------------|-----|---------|---|-------|---------------------------|
| SID155   | T <sub>SENSACC</sub> | Temperature sensor accuracy | -5  | ±1      | 5 | °C    | –40 to +85 °C             |

## SAR ADC

#### Table 18. SAR ADC DC Specifications

| Spec ID# | Parameter | Description                        | Min             | Тур | Max              | Units | Details/Conditions                    |
|----------|-----------|------------------------------------|-----------------|-----|------------------|-------|---------------------------------------|
| SID156   | A_RES     | Resolution                         | -               | —   | 12               | bits  | -                                     |
| SID157   | A_CHNIS_S | Number of channels - single-ended  | -               | —   | 8                | -     | 8 full-speed                          |
| SID158   | A-CHNKS_D | Number of channels - differential  | -               | -   | 4                | -     | Diff inputs use<br>neighboring I/O    |
| SID159   | A-MONO    | Monotonicity                       | -               | —   | -                | -     | Yes                                   |
| SID160   | A_GAINERR | Gain error                         | -               | -   | ±0.1             | %     | With external reference.              |
| SID161   | A_OFFSET  | Input offset voltage               | -               | -   | 2                | mV    | Measured with 1-V<br>V <sub>REF</sub> |
| SID162   | A_ISAR    | Current consumption                | -               | —   | 1                | mA    | -                                     |
| SID163   | A_VINS    | Input voltage range - single-ended | V <sub>SS</sub> | -   | V <sub>DDA</sub> | V     | -                                     |
| SID164   | A_VIND    | Input voltage range - differential | V <sub>SS</sub> | —   | V <sub>DDA</sub> | V     | -                                     |
| SID165   | A_INRES   | Input resistance                   | -               | —   | 2.2              | kΩ    | -                                     |
| SID166   | A_INCAP   | Input capacitance                  | -               | -   | 10               | pF    | -                                     |
| SID312   | VREFSAR   | Trimmed internal reference to SAR  | -1              | _   | 1                | %     | Percentage of Vbg<br>(1.024-V)        |

Note

ULP LCOMP operating conditions:
 - V<sub>DDD</sub> 2.6 V-5.5 V for datasheet temp range < 0 °C</li>
 - V<sub>DDD</sub> 1.8 V-5.5 V for datasheet temp range ≥ 0 °C



### Table 47. IMO AC Specifications

| Spec ID | Parameter            | Description                          | Min | Тур | Max | Units | Details/Conditions          |
|---------|----------------------|--------------------------------------|-----|-----|-----|-------|-----------------------------|
| SID296  | F <sub>IMOTOL3</sub> | Frequency variation from 3 to 48 MHz | _   | -   | ±2  | %     | With API-called calibration |
| SID297  | F <sub>IMOTOL3</sub> | IMO startup time                     | -   | 1   | 12  | μs    | _                           |

PRELIMINARY

Internal Low-Speed Oscillator

### Table 48. ILO DC Specifications

| Spec ID | Parameter         | Description                     | Min | Тур | Max  | Units | Details/Conditions |
|---------|-------------------|---------------------------------|-----|-----|------|-------|--------------------|
| SID298  | I <sub>ILO2</sub> | ILO operating current at 32 kHz | -   | 0.3 | 1.05 | μA    | -                  |

#### Table 49. ILO AC Specifications

| Spec ID | Parameter              | Description              | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------------|--------------------------|-----|-----|-----|-------|--------------------|
| SID299  | T <sub>STARTILO1</sub> | ILO startup time         | -   | -   | 2   | ms    | -                  |
| SID300  | F <sub>ILOTRIM1</sub>  | 32-kHz trimmed frequency | 15  | 32  | 50  | kHz   | -                  |

#### Table 50. External Clock Specifications

| Spec ID | Parameter  | Description                        | Min | Тур | Max | Units | Details/Conditions    |
|---------|------------|------------------------------------|-----|-----|-----|-------|-----------------------|
| SID301  | ExtClkFreq | External clock input frequency     | 0   | -   | 48  | MHz   | CMOS input level only |
| SID302  | ExtClkDuty | Duty cycle; Measured at $V_{DD/2}$ | 45  | -   | 55  | %     | CMOS input level only |

#### Table 51. UDB AC Specifications

| Spec ID    | Parameter                 | Description                                            | Min | Тур | Max | Units | Details/Conditions |
|------------|---------------------------|--------------------------------------------------------|-----|-----|-----|-------|--------------------|
| Data Path  |                           |                                                        |     |     |     |       |                    |
| SID303     | F <sub>MAX-TIMER</sub>    | Max frequency of 16-bit timer in a UDB pair            | _   | -   | 48  | MHz   | -                  |
| SID304     | F <sub>MAX-ADDER</sub>    | Max frequency of 16-bit adder in a UDB pair            | _   | _   | 48  | MHz   | -                  |
| SID305     | F <sub>MAX_CRC</sub>      | Max frequency of 16-bit CRC/PRS in a UDB pair          | _   | -   | 48  | MHz   | -                  |
| PLD Perfor | rmance in UDB             |                                                        |     |     |     |       |                    |
| SID306     | F <sub>MAX_PLD</sub>      | Max frequency of 2-pass PLD function in a UDB pair     | _   | _   | 48  | MHz   | -                  |
| Clock to O | utput Performance         |                                                        |     |     |     |       |                    |
| SID307     | T <sub>CLK_OUT_UDB1</sub> | Prop. delay for clock in to data out at 25 °C, Typical | _   | 15  | _   | ns    | -                  |
| SID308     | T <sub>CLK_OUT_UDB2</sub> | Prop. delay for clock in to data out,<br>Worst case    | _   | 25  | _   | ns    | -                  |



# **Ordering Information**

The PSoC 4XX8 BLE 4.2 part numbers and features are listed in Table 55. Table 55. PSoC 4XXX8\_BLE Part Numbers

|                             |                   |                     |                |            |           |     |        |              | Fe             | eature           | s              |                |              |            |                   |                 |      |             |
|-----------------------------|-------------------|---------------------|----------------|------------|-----------|-----|--------|--------------|----------------|------------------|----------------|----------------|--------------|------------|-------------------|-----------------|------|-------------|
| Family                      | NAM               | Max CPU Speed (MHz) | BLE sub-system | Flash (KB) | SRAM (KB) | UDB | Op-amp | CapSense     | TMG (Gestures) | Direct LCD Drive | 12-bit SAR ADC | LP Comparators | TCPWM Blocks | SCB Blocks | PWMs (using UDBs) | I2S (using UDB) | GPIO | Package     |
|                             | CY8C4128LQI-BL543 | 24                  |                | 256        | 32        | 1   | 2      | -            | -              | 1                | 806 Ksps       | -              | 4            | 2          | NA                |                 | 36   | QFN         |
|                             | CY8C4128FNI-BL543 | 24                  | $\checkmark$   | 256        | 32        | -   | 2      | -            | -              | -                | 806 Ksps       | -              | 4            | 2          |                   |                 | 36   | CSP         |
|                             | CY8C4128LQI-BL573 | 24                  | $\checkmark$   | 256        | 32        | -   | 2      | -            | -              | -                | 806 Ksps       | 2              | 4            | 2          |                   |                 | 36   | QFN         |
| $\dot{\cdot}$               | CY8C4128FNI-BL573 | 24                  | $\checkmark$   | 256        | 32        | -   | 2      | -            | -              | -                | 806 Ksps       | 2              | 4            | 2          |                   |                 | 36   | CSP         |
| PSoC 4 BLE256K:<br>CY8C41XX | CY8C4128LQI-BL553 | 24                  |                | 256        | 32        | -   | 2      | $\checkmark$ | -              | -                | 806 Ksps       | 2              | 4            | 2          |                   |                 | 36   | QFN         |
| 41X                         | CY8C4128FNI-BL553 | 24                  |                | 256        | 32        | -   | 2      | $\checkmark$ | -              | -                | 806 Ksps       | 2              | 4            | 2          |                   |                 | 36   | CSP         |
| 4 %<br>0 0 0                | CY8C4128LQI-BL563 | 24                  |                | 256        | 32        | -   | 2      | -            | -              | $\checkmark$     | 806 Ksps       | 2              | 4            | 2          |                   |                 | 36   | QFN         |
| ပွပ်                        | CY8C4128FNI-BL563 | 24                  |                | 256        | 32        | -   | 2      | -            | -              |                  | 806 Ksps       | 2              | 4            | 2          |                   |                 | 36   | CSP         |
| Ъ                           | CY8C4128LQI-BL583 | 24                  |                | 256        | 32        | -   | 2      | $\checkmark$ | -              | $\checkmark$     | 806 Ksps       | 2              | 4            | 2          |                   |                 | 36   | QFN         |
|                             | CY8C4128FNI-BL583 | 24                  |                | 256        | 32        | -   | 2      | $\checkmark$ | -              | $\checkmark$     | 806 Ksps       | 2              | 4            | 2          |                   |                 | 36   | CSP         |
|                             | CY8C4128LQI-BL593 | 24                  |                | 256        | 32        | -   | 2      | $\checkmark$ | $\checkmark$   | $\checkmark$     | 806 Ksps       | 2              | 4            | 2          |                   |                 | 36   | QFN         |
|                             | CY8C4128FNI-BL593 | 24                  |                | 256        | 32        | -   | 2      | $\checkmark$ | $\checkmark$   | $\checkmark$     | 806 Ksps       | 2              | 4            | 2          |                   |                 | 36   | CSP         |
|                             | CY8C4248LQI-BL543 | 48                  | $\checkmark$   | 256        | 32        | -   | 2      | -            | -              | -                | 1 Msps         | -              | 4            | 2          | -                 | -               | 36   | QFN         |
|                             | CY8C4248FNI-BL543 | 48                  | $\checkmark$   | 256        | 32        | -   | 2      | -            | -              | -                | 1 Msps         | -              | 4            | 2          | -                 | -               | 36   | CSP         |
|                             | CY8C4248LQI-BL573 | 48                  |                | 256        | 32        | 4   | 4      | -            | -              | -                | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | QFN         |
|                             | CY8C4248FNI-BL573 | 48                  | $\checkmark$   | 256        | 32        | 4   | 4      | -            | -              | -                | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | CSP         |
|                             | CY8C4248LQI-BL553 | 48                  | $\checkmark$   | 256        | 32        | 4   | 4      | $\checkmark$ | -              | -                | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | QFN         |
| ÿ                           | CY8C4248FNI-BL553 | 48                  |                | 256        | 32        | 4   | 4      | $\checkmark$ | -              | -                | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | CSP         |
| 256<br>XX                   | CY8C4248LQI-BL563 | 48                  |                | 256        | 32        | 4   | 4      | -            | -              |                  | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | QFN         |
| 3LE<br>042                  | CY8C4248FNI-BL563 | 48                  | $\checkmark$   | 256        | 32        | 4   | 4      | -            | -              | $\checkmark$     | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | CSP         |
| ,4 Е<br>78(                 | CY8C4248LQI-BL583 | 48                  | $\checkmark$   | 256        | 32        | 4   | 4      | $\checkmark$ | -              | $\checkmark$     | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | QFN         |
| PSoC 4 BLE256K:<br>CY8C42xx | CY8C4248FNI-BL583 | 48                  | $\checkmark$   | 256        | 32        | 4   | 4      | $\checkmark$ | -              | $\checkmark$     | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | CSP         |
| ۹<br>۹                      | CY8C4248FLI-BL583 | 48                  | V              | 256        | 32        | 4   | 4      | V            | -              | V                | 1 Msps         | 2              | 4            | 2          | 4                 | V               | 36   | Thin<br>CSP |
|                             | CY8C4248LQQ-BL583 | 48                  |                | 256        | 32        | 4   | 4      | $\checkmark$ | -              | $\checkmark$     | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | QFN         |
|                             | CY8C4248FNQ-BL583 | 48                  | $\checkmark$   | 256        | 32        | 4   | 4      | $\checkmark$ | -              | $\checkmark$     | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | CSP         |
|                             | CY8C4248LQI-BL593 | 48                  | $\checkmark$   | 256        | 32        | 4   | 4      | $\checkmark$ | $\checkmark$   |                  | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | QFN         |
|                             | CY8C4248FNI-BL593 | 48                  | $\checkmark$   | 256        | 32        | 4   | 4      | $\checkmark$ | $\checkmark$   | $\checkmark$     | 1 Msps         | 2              | 4            | 2          | 4                 | $\checkmark$    | 36   | CSP         |

PRELIMINARY

PSoC 4 devices follow the part numbering convention described in the following table. All fields are single-character alphanumeric (0, 1, 2, ..., 9, A,B, ..., Z) unless stated otherwise.



## **Ordering Code Definitions**

| Example           | <u>CY8C 4 A B C D E F - BLXYZ</u> |
|-------------------|-----------------------------------|
| CY8 C             | Cypress Prefix                    |
| 4: PSoC 4         | Architecture                      |
| 2 : 4200 Family   | Family within Architecture        |
| 4 : 48 MHz        | Speed Grade                       |
| 8 : 256 KB        | Flash Capacity                    |
| LQ : QFN          | Package Code                      |
| I: Industrial     | Temperature Range                 |
| BLXYZ: Attributes | Attributes Code                   |

PRELIMINARY

The Field Values are listed in the following table:

| Field | Description                | Values      | Meaning                                |
|-------|----------------------------|-------------|----------------------------------------|
| CY8C  | Cypress Prefix             |             |                                        |
| 4     | Architecture               | 4           | PSoC 4                                 |
| ٨     | Family within architecture | 1           | 4100-BLE Family                        |
| A     | Family within architecture | 2           | 4200-BLE Family                        |
| В     | CPU Speed                  | 2           | 24 MHz                                 |
|       |                            | 4           | 48 MHz                                 |
| С     | Flash Capacity             | 8, 7        | 256, 128 KB                            |
| DE    | Package Code               | FN          | WLCSP                                  |
|       |                            | LQ          | QFN                                    |
|       |                            | FL          | Thin CSP                               |
| F     | Temperature Range          | I           | Industrial                             |
| BLXYZ | Attributes Code            | BL500-BL599 | BL5 indicates Bluetooth LE 4.2 support |



Figure 8. 56-Pin QFN 7 × 7 × 0.6 mm



The center pad on the QFN package should be connected to ground (VSS) for best mechanical, thermal, and electrical performance.



## **WLCSP** Compatibility

The PSoC 4XXX\_BLE family has products with 128 KB (16KB SRAM) and 256 KB (32KB SRAM) Flash. Package pin-outs and sizes are identical for the 56-pin QFN package but are different in one dimension for the 68-ball WLCSP.

PRELIMINARY

The 256KB Flash product has an extra column of balls which are required for mechanical integrity purposes in the Chip-Scale package. With consideration for this difference, the land pattern on the PCB may be designed such that either product may be used with no change to the PCB design.

Figure 9 shows the 128KB and 256 KB Flash CSP packages.



The rightmost column of (all NC, No Connect) balls in the 256K BLE WLCSP is for mechanical integrity purposes. The package is thus wider (3.2 mm versus 2.8 mm). All other dimensions are identical. Cypress will provide layout symbols for PCB layout.

The scheme in Figure 9 is implemented to design the PCB for the 256K BLE package with the appropriate space requirements thus allowing use of either package at a later time without redesigning the Printed Circuit Board.



Figure 10. 76-Ball WLCSP Package Outline



NOTES:

1. REFERENCE JEDEC PUBLICATION 95, DESIGN GUIDE 4.18

2. ALL DIMENSIONS ARE IN MILLIMETERS

001-96603 \*A





002-10658 \*\*



PRELIMINARY

## Acronyms

#### Table 60. Acronyms Used in this Document

| Acronym | Description                                                                                             |
|---------|---------------------------------------------------------------------------------------------------------|
| abus    | analog local bus                                                                                        |
| ADC     | analog-to-digital converter                                                                             |
| AG      | analog global                                                                                           |
| АНВ     | AMBA (advanced microcontroller bus archi-<br>tecture) high-performance bus, an ARM data<br>transfer bus |
| ALU     | arithmetic logic unit                                                                                   |
| AMUXBUS | analog multiplexer bus                                                                                  |
| API     | application programming interface                                                                       |
| APSR    | application program status register                                                                     |
| ARM®    | advanced RISC machine, a CPU architecture                                                               |
| ATM     | automatic thump mode                                                                                    |
| BW      | bandwidth                                                                                               |
| CAN     | Controller Area Network, a communications protocol                                                      |
| CMRR    | common-mode rejection ratio                                                                             |
| CPU     | central processing unit                                                                                 |
| CRC     | cyclic redundancy check, an error-checking protocol                                                     |
| DAC     | digital-to-analog converter, see also IDAC, VDAC                                                        |
| DFB     | digital filter block                                                                                    |
| DIO     | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                         |
| DMIPS   | Dhrystone million instructions per second                                                               |
| DMA     | direct memory access, see also TD                                                                       |
| DNL     | differential nonlinearity, see also INL                                                                 |
| DNU     | do not use                                                                                              |
| DR      | port write data registers                                                                               |
| DSI     | digital system interconnect                                                                             |
| DWT     | data watchpoint and trace                                                                               |
| ECC     | error correcting code                                                                                   |
| ECO     | external crystal oscillator                                                                             |
| EEPROM  | electrically erasable programmable read-only memory                                                     |
| EMI     | electromagnetic interference                                                                            |
| EMIF    | external memory interface                                                                               |
| EOC     | end of conversion                                                                                       |
| EOF     | end of frame                                                                                            |
| EPSR    | execution program status register                                                                       |
| ESD     | electrostatic discharge                                                                                 |

#### Table 60. Acronyms Used in this Document (continued)

| ETMembedded trace macrocellFIRfinite impulse response, see also IIRFPBflash patch and breakpointFSfull-speedGPIOgeneral-purpose input/output, applies to a PSoC<br>pinHVIhigh-voltage interrupt, see also LVI, LVDICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI²C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifierPALprogrammable array logic, see also PLD <th>Acronym</th> <th>Description</th> | Acronym                  | Description                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------|
| FPBflash patch and breakpointFSfull-speedGPIOgeneral-purpose input/output, applies to a PSoC<br>pinHVIhigh-voltage interrupt, see also LVI, LVDICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also INOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interrupt controllerNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                         | ETM                      | embedded trace macrocell                     |
| FSfull-speedGPIOgeneral-purpose input/output, applies to a PSoCHVIhigh-voltage interrupt, see also LVI, LVDICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also INOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTLlow-cottage interrupt, see also HVILVTLlow-cottage interrupt, see also HVILVTLlow-cottage interrupt, see also HVINACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier<          | FIR                      | finite impulse response, see also IIR        |
| GPIOgeneral-purpose input/output, applies to a PSoC<br>pinHVIhigh-voltage interrupt, see also LVI, LVDICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI²C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal nain oscillator, see also IDOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                             | FPB                      | flash patch and breakpoint                   |
| pinPinHVIhigh-voltage interrupt, see also LVI, LVDICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI²C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal now-speed oscillator, see also IMOIMOinternal non socillator, see also IMOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                | FS                       | full-speed                                   |
| ICintegrated circuitIDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlow-voltage detect, see also HVILVDlow-voltage interrupt, see also HVILVTLlow-voltage transistor-transistor logicMAC<br>multiply-accumulatemultiply-accumulateMCU<br>microcontroller unitmoster-in slave-outNC<br>NCnon-return-to-zeroNVIC<br>nested vectored interrupt controllerNVL<br>nonvolatile latch, see also WOLopamp<br>operational amplifier                                                                                                                                                                                                           | GPIO                     |                                              |
| IDACcurrent DAC, see also DAC, VDACIDEintegrated development environmentI <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also IMOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                           | HVI                      | high-voltage interrupt, see also LVI, LVD    |
| IDEintegrated development environmentIPC, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also IMOIMOinternal main oscillator, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                        | IC                       | integrated circuit                           |
| I <sup>2</sup> C, or IICInter-Integrated Circuit, a communications<br>protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also HVILVTLlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                          | IDAC                     | current DAC, see also DAC, VDAC              |
| protocolIIRinfinite impulse response, see also FIRILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also HVILVTLlow-voltage interrupt, see also HVILVTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                     | IDE                      | integrated development environment           |
| ILOinternal low-speed oscillator, see also IMOIMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-controller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | I <sup>2</sup> C, or IIC |                                              |
| IMOinternal main oscillator, see also ILOINLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | lir                      | infinite impulse response, see also FIR      |
| INLintegral nonlinearity, see also DNLI/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ILO                      | internal low-speed oscillator, see also IMO  |
| I/Oinput/output, see also GPIO, DIO, SIO, USBIOIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | IMO                      | internal main oscillator, see also ILO       |
| IPORinitial power-on resetIPORinitial power-on resetIPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | INL                      | integral nonlinearity, see also DNL          |
| IPSRinterrupt program status registerIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVLCnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I/O                      | input/output, see also GPIO, DIO, SIO, USBIO |
| IRQInterrupt requestIRQinterrupt requestITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVLCnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | IPOR                     | initial power-on reset                       |
| ITMinstrumentation trace macrocellLCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | IPSR                     | interrupt program status register            |
| LCDliquid crystal displayLINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | IRQ                      | interrupt request                            |
| LINLocal Interconnect Network, a communications<br>protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTLlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ITM                      | instrumentation trace macrocell              |
| protocol.LRlink registerLUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVTIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LCD                      | liquid crystal display                       |
| LUTlookup tableLVDlow-voltage detect, see also LVILVIlow-voltage interrupt, see also HVILVIlow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | LIN                      |                                              |
| LVDIow-voltage detect, see also LVILVIIow-voltage interrupt, see also HVILVTTLIow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | LR                       | link register                                |
| LVIIow-voltage interrupt, see also HVILVTLIow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LUT                      | lookup table                                 |
| LVTTLIow-voltage transistor-transistor logicMACmultiply-accumulateMCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | LVD                      | low-voltage detect, see also LVI             |
| MAC       multiply-accumulate         MCU       microcontroller unit         MISO       master-in slave-out         NC       no connect         NMI       nonmaskable interrupt         NRZ       non-return-to-zero         NVIC       nested vectored interrupt controller         NVL       nonvolatile latch, see also WOL         opamp       operational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | LVI                      | low-voltage interrupt, see also HVI          |
| MCUmicrocontroller unitMISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LVTTL                    | low-voltage transistor-transistor logic      |
| MISOmaster-in slave-outNCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MAC                      | multiply-accumulate                          |
| NCno connectNMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MCU                      | microcontroller unit                         |
| NMInonmaskable interruptNRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MISO                     | master-in slave-out                          |
| NRZnon-return-to-zeroNVICnested vectored interrupt controllerNVLnonvolatile latch, see also WOLopampoperational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | NC                       | no connect                                   |
| NVIC         nested vectored interrupt controller           NVL         nonvolatile latch, see also WOL           opamp         operational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | NMI                      | nonmaskable interrupt                        |
| NVL         nonvolatile latch, see also WOL           opamp         operational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | NRZ                      | non-return-to-zero                           |
| opamp operational amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | NVIC                     | nested vectored interrupt controller         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | NVL                      | nonvolatile latch, see also WOL              |
| PAL programmable array logic, see also PLD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | opamp                    | operational amplifier                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PAL                      | programmable array logic, see also PLD       |



### Table 60. Acronyms Used in this Document (continued)

| Acronym           | Description                                                  |
|-------------------|--------------------------------------------------------------|
| PC                | program counter                                              |
| PCB               | printed circuit board                                        |
| PGA               | programmable gain amplifier                                  |
| PHUB              | peripheral hub                                               |
| PHY               | physical layer                                               |
| PICU              | port interrupt control unit                                  |
| PLA               | programmable logic array                                     |
| PLD               | programmable logic device, see also PAL                      |
| PLL               | phase-locked loop                                            |
| PMDD              | package material declaration data sheet                      |
| POR               | power-on reset                                               |
| PRES              | precise power-on reset                                       |
| PRS               | pseudo random sequence                                       |
| PS                | port read data register                                      |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                 |
| PSRR              | power supply rejection ratio                                 |
| PWM               | pulse-width modulator                                        |
| RAM               | random-access memory                                         |
| RISC              | reduced-instruction-set computing                            |
| RMS               | root-mean-square                                             |
| RTC               | real-time clock                                              |
| RTL               | register transfer language                                   |
| RTR               | remote transmission request                                  |
| RX                | receive                                                      |
| SAR               | successive approximation register                            |
| SC/CT             | switched capacitor/continuous time                           |
| SCL               | I <sup>2</sup> C serial clock                                |
| SDA               | I <sup>2</sup> C serial data                                 |
| S/H               | sample and hold                                              |
| SINAD             | signal to noise and distortion ratio                         |
| SIO               | special input/output, GPIO with advanced features. See GPIO. |
| SOC               | start of conversion                                          |
| SOF               | start of frame                                               |
| SPI               | Serial Peripheral Interface, a communications protocol       |
| SR                | slew rate                                                    |
| SRAM              | static random access memory                                  |
| SRES              | software reset                                               |
| SWD               | serial wire debug, a test protocol                           |

| Acronym | Description                                                               |
|---------|---------------------------------------------------------------------------|
| SWV     | single-wire viewer                                                        |
| TD      | transaction descriptor, see also DMA                                      |
| THD     | total harmonic distortion                                                 |
| TIA     | transimpedance amplifier                                                  |
| TRM     | technical reference manual                                                |
| TTL     | transistor-transistor logic                                               |
| ТΧ      | transmit                                                                  |
| UART    | Universal Asynchronous Transmitter Receiver, a<br>communications protocol |
| UDB     | universal digital block                                                   |
| USB     | Universal Serial Bus                                                      |
| USBIO   | USB input/output, PSoC pins used to connect to a USB port                 |
| VDAC    | voltage DAC, see also DAC, IDAC                                           |
| WDT     | watchdog timer                                                            |
| WOL     | write once latch, see also NVL                                            |
| WRES    | watchdog timer reset                                                      |
| XRES    | external reset I/O pin                                                    |
| XTAL    | crystal                                                                   |



# **Revision History**

| Description Title: PSoC <sup>®</sup> 4: PSoC 4XX8 BLE 4.2 Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> )<br>Document Number: 002-09848 |         |                    |                    |                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision                                                                                                                                                  | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                       |
| **                                                                                                                                                        | 5009233 | WKA                | 12/02/2015         | Initial release                                                                                                                                                                                                                             |
| *A                                                                                                                                                        | 5132452 | WKA                | 02/10/2016         | Updated typ value for SID13.<br>Updated Conditions for SID141A, SID145, SID150, and SID154.<br>Updated max values for Timer, Counter, and PWM specifications.                                                                               |
| *В                                                                                                                                                        | 5302481 | MARW               | 06/09/2016         | Updated GATT features and Security Manager features.<br>Updated SAR ADC System diagram.<br>Updated C3 and C4 values in Figure 5.<br>Updated values for SID56, SID380A, and SID380B.<br>Added 76-ball thin CSP package and ordering details. |

PRELIMINARY



## Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Lighting & Power Control                              | cypress.com/powerpsoc  |
| Memory                                                | cypress.com/memory     |
| PSoC                                                  | cypress.com/psoc       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless/RF                                           | cypress.com/wireless   |

## PSoC<sup>®</sup> Solutions

cypress.com/psoc PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Community | Forums | Blogs | Video | Training

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2015-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, a personal, non-exclusive, nontransferable license (without the right to sublicense) (a) for Software provided in source code form, to modify and reproduce the Software is not lacrothy for use on Cypress hardware product units. Cypress also grants you a personal, non-exclusive, nontransferable license (under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely to the minimum extent that is necessary for you to exercise your rights under the copyright license granted in the previous sentence. Any other use, reproduction, modification, translation, or compilation of the Software software is prohibited.

CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system sonal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and Company shall and hereby does release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. Company shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 002-09848 Rev. \*B