



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Not For New Designs                                                   |
| Core Processor             | S08                                                                   |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 20MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                             |
| Peripherals                | LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 37                                                                    |
| Program Memory Size        | 60KB (60K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 256 x 8                                                               |
| RAM Size                   | 4K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                           |
| Data Converters            | A/D 12x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 44-LQFP                                                               |
| Supplier Device Package    | 44-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08pa60vld |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1 | Ord  | ering pa  | ırts4                              |
|---|------|-----------|------------------------------------|
|   | 1.1  | Determ    | nining valid orderable parts4      |
| 2 | Part | identific | cation4                            |
|   | 2.1  | Descrip   | otion4                             |
|   | 2.2  | Format    | 4                                  |
|   | 2.3  | Fields.   | 4                                  |
|   | 2.4  | Examp     | le5                                |
| 3 | Para | ameter (  | Classification5                    |
| 4 | Rati | ngs       | 5                                  |
|   | 4.1  | Therma    | al handling ratings5               |
|   | 4.2  | Moistu    | re handling ratings6               |
|   | 4.3  | ESD ha    | andling ratings6                   |
|   | 4.4  | Voltage   | e and current operating ratings6   |
| 5 | Gen  | eral      | 7                                  |
|   | 5.1  | Nonsw     | itching electrical specifications7 |
|   |      | 5.1.1     | DC characteristics7                |
|   |      | 5.1.2     | Supply current characteristics12   |
|   |      | 5.1.3     | EMC performance13                  |
|   | 5.2  | Switchi   | ing specifications13               |

|   |      | 5.2.1     | Control timing                               | 13 |
|---|------|-----------|----------------------------------------------|----|
|   |      | 5.2.2     | Debug trace timing specifications            | 14 |
|   |      | 5.2.3     | FTM module timing                            | 15 |
|   | 5.3  | Therma    | al specifications                            | 16 |
|   |      | 5.3.1     | Thermal characteristics                      | 16 |
| 6 | Peri | pheral c  | perating requirements and behaviors          | 17 |
|   | 6.1  | Externa   | al oscillator (XOSC) and ICS characteristics | 17 |
|   | 6.2  | NVM s     | pecifications                                | 19 |
|   | 6.3  | Analog    |                                              | 20 |
|   |      | 6.3.1     | ADC characteristics                          | 20 |
|   |      | 6.3.2     | Analog comparator (ACMP) electricals         | 23 |
|   | 6.4  | Comm      | unication interfaces                         | 24 |
|   |      | 6.4.1     | SPI switching specifications                 | 24 |
| 7 | Dim  | ensions   |                                              | 27 |
|   | 7.1  | Obtaini   | ing package dimensions                       | 27 |
| 8 | Pino | out       |                                              | 28 |
|   | 8.1  | Signal    | multiplexing and pin assignments             | 28 |
|   | 8.2  | Device    | pin assignment                               | 31 |
| 9 | Rev  | ision his | story                                        | 34 |

## 1 Ordering parts

## 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to www.freescale.com and perform a part number search for the following device numbers: PA60 and PA32.

### 2 Part identification

## 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

### 2.2 Format

Part numbers for this device have the following format:

MC 9 S08 PA AA B CC

## 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                  | Values                                    |
|-------|------------------------------|-------------------------------------------|
| MC    | Qualification status         | MC = fully qualified, general market flow |
| 9     | Memory                       |                                           |
| S08   | Core                         | • S08 = 8-bit CPU                         |
| PA    | Device family                | • PA                                      |
| AA    | Approximate flash size in KB | • 60 = 60 KB<br>• 32 = 32 KB              |
| В     | Temperature range (°C)       | • V = -40 to 105                          |

| Field | Description        | Values                                                                                                                                      |
|-------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| СС    | Package designator | <ul> <li>QH = 64-pin QFP</li> <li>LH = 64-pin LQFP</li> <li>LF = 48-pin LQFP</li> <li>LD = 44-pin LQFP</li> <li>LC = 32-pin LQFP</li> </ul> |

## 2.4 Example

This is an example part number:

MC9S08PA60VQH

### 3 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 1. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

## 4 Ratings

## 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>–</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

#### Ratings

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

<sup>1.</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -6000 | +6000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    |       |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).

## 4.4 Voltage and current operating ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in below table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.

| Symbol           | Description                                           | Min. | Max.                  | Unit |
|------------------|-------------------------------------------------------|------|-----------------------|------|
| V <sub>DD</sub>  | Supply voltage                                        | -0.3 | 5.8                   | V    |
| I <sub>DD</sub>  | Maximum current into V <sub>DD</sub>                  | _    | 120                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL) | -0.3 | V <sub>DD</sub> + 0.3 | V    |

Table 2. DC characteristics (continued)

| Symbol                       | С |                                                              | Descriptions                                                                            |                               | Min                  | Typical <sup>1</sup> | Max                  | Unit |
|------------------------------|---|--------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------|----------------------|----------------------|----------------------|------|
| V <sub>IH</sub>              | Р | Input high                                                   | All digital inputs                                                                      | V <sub>DD</sub> >4.1V         | $0.70 \times V_{DD}$ | _                    | _                    | V    |
|                              |   | voltage                                                      |                                                                                         | V <sub>DD</sub> >2.7V         | $0.85 \times V_{DD}$ | _                    | _                    | 1    |
| V <sub>IL</sub>              | Р | Input low                                                    | All digital inputs                                                                      | V <sub>DD</sub> >4.1V         | _                    | _                    | $0.35 \times V_{DD}$ | V    |
|                              |   | voltage                                                      |                                                                                         | V <sub>DD</sub> >2.7V         | _                    | _                    | $0.30 \times V_{DD}$ | 1    |
| $V_{hys}$                    | С | Input<br>hysteresis                                          | All digital inputs                                                                      | _                             | $0.06 \times V_{DD}$ | _                    | _                    | mV   |
| II <sub>In</sub> I           | Р | Input leakage current                                        | All input only pins (per pin)                                                           | $V_{IN} = V_{DD}$ or $V_{SS}$ | _                    | 0.1                  | 1                    | μА   |
| ll <sub>OZ</sub> l           | Р | Hi-Z (off-<br>state) leakage<br>current                      | All input/output (per pin)                                                              | $V_{IN} = V_{DD}$ or $V_{SS}$ | _                    | 0.1                  | 1                    | μА   |
| I <sub>OZTOT</sub>           | С | Total leakage<br>combined for<br>all inputs and<br>Hi-Z pins | All input only and I/O                                                                  | $V_{IN} = V_{DD}$ or $V_{SS}$ | _                    | _                    | 2                    | μА   |
| R <sub>PU</sub>              | Р | Pullup<br>resistors                                          | All digital inputs,<br>when enabled (all I/O<br>pins other than PTA5/<br>IRQ/TCLK/RESET | _                             | 17.5                 | _                    | 52.5                 | kΩ   |
| R <sub>PU</sub> <sup>3</sup> | Р | Pullup<br>resistors                                          | PTA5/IRQ/TCLK/<br>RESET                                                                 | _                             | 17.5                 | _                    | 52.5                 | kΩ   |
| I <sub>IC</sub>              | D | DC injection                                                 | Single pin limit                                                                        | $V_{IN} < V_{SS}$             | -0.2                 | _                    | 2                    | mA   |
|                              |   | current <sup>4, 5, 6</sup>                                   | Total MCU limit,<br>includes sum of all<br>stressed pins                                | $V_{IN} > V_{DD}$             | -5                   | _                    | 25                   |      |
| C <sub>In</sub>              | С | Input cap                                                    | pacitance, all pins                                                                     | _                             | _                    | _                    | 8                    | pF   |
| $V_{RAM}$                    | С | RAM re                                                       | etention voltage                                                                        | _                             | 2.0                  | _                    | _                    | V    |

- 1. Typical values are measured at 25 °C. Characterized, not tested.
- 2. Only PTB4, PTB5, PTD0, PTD1, PTE0, PTE1, PTH0, and PTH1 support ultra high current output.
- 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin.
- 4. All functional non-supply pins, except for PTA5, are internally clamped to  $V_{SS}$  and  $V_{DD}$ .
- 5. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the large one.
- 6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as no system clock is present, or clock rate is very low (which would reduce overall power consumption).

Table 3. LVD and POR Specification

| Symbol            | С | Description                                                               | Min | Тур  | Max | Unit |
|-------------------|---|---------------------------------------------------------------------------|-----|------|-----|------|
| V <sub>POR</sub>  | D | POR re-arm voltage <sup>1</sup>                                           | 1.5 | 1.75 | 2.0 | V    |
| V <sub>LVDH</sub> | С | Falling low-voltage detect threshold - high range (LVDV = 1) <sup>2</sup> | 4.2 | 4.3  | 4.4 | V    |

Table 3. LVD and POR Specification (continued)

| Symbol              | С | Desci                                | ription                                                     | Min  | Тур  | Max  | Unit |
|---------------------|---|--------------------------------------|-------------------------------------------------------------|------|------|------|------|
| V <sub>LVW1H</sub>  | С | Falling low-<br>voltage              | Level 1 falling<br>(LVWV = 00)                              | 4.3  | 4.4  | 4.5  | V    |
| V <sub>LVW2H</sub>  | С | warning<br>threshold -<br>high range | Level 2 falling<br>(LVWV = 01)                              | 4.5  | 4.5  | 4.6  | V    |
| V <sub>LVW3H</sub>  | С |                                      | Level 3 falling<br>(LVWV = 10)                              | 4.6  | 4.6  | 4.7  | V    |
| $V_{LVW4H}$         | С |                                      | Level 4 falling<br>(LVWV = 11)                              | 4.7  | 4.7  | 4.8  | V    |
| V <sub>HYSH</sub>   | С |                                      | High range low-voltage detect/warning hysteresis            |      | 100  | _    | mV   |
| V <sub>LVDL</sub>   | С | threshold - low                      | Falling low-voltage detect threshold - low range (LVDV = 0) |      | 2.61 | 2.66 | V    |
| V <sub>LVDW1L</sub> | С | Falling low-<br>voltage              | Level 1 falling<br>(LVWV = 00)                              | 2.62 | 2.7  | 2.78 | V    |
| V <sub>LVDW2L</sub> | С | warning<br>threshold -<br>low range  | Level 2 falling<br>(LVWV = 01)                              | 2.72 | 2.8  | 2.88 | V    |
| V <sub>LVDW3L</sub> | С | iow range                            | Level 3 falling<br>(LVWV = 10)                              | 2.82 | 2.9  | 2.98 | V    |
| V <sub>LVDW4L</sub> | С |                                      | Level 4 falling<br>(LVWV = 11)                              | 2.92 | 3.0  | 3.08 | V    |
| V <sub>HYSDL</sub>  | С | _                                    | Low range low-voltage detect hysteresis                     |      | 40   | _    | mV   |
| V <sub>HYSWL</sub>  | С |                                      | Low range low-voltage warning hysteresis                    |      | 80   | _    | mV   |
| $V_{BG}$            | Р | Buffered ban                         | Buffered bandgap output <sup>3</sup>                        |      | 1.16 | 1.18 | V    |

<sup>1.</sup> Maximum is highest voltage that POR is guaranteed.

<sup>2.</sup> Rising thresholds are falling threshold + hysteresis.

<sup>3.</sup> voltage Factory trimmed at  $V_{DD}$  = 5.0 V, Temp = 25 °C



Figure 3. Typical  $I_{OL}$  Vs.  $V_{OL}$ 



Figure 4. Typical  $I_{OL}$  Vs.  $V_{OL}$  (High current drive)

Table 6. Debug trace operating behaviors (continued)

| Symbol         | Description | Min. | Max. | Unit |
|----------------|-------------|------|------|------|
| t <sub>s</sub> | Data setup  | 3    | _    | ns   |
| t <sub>h</sub> | Data hold   | 2    | _    | ns   |



Figure 7. TRACE\_CLKOUT specifications



Figure 8. Trace data specifications

## 5.2.3 FTM module timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

Table 7. FTM input timing

| No. | С | Function                    | Symbol            | Min | Max                 | Unit             |
|-----|---|-----------------------------|-------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency    | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| 2   | D | External clock period       | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock<br>high time | t <sub>clkh</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time     | t <sub>clkl</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width   | t <sub>ICPW</sub> | 1.5 | _                   | t <sub>cyc</sub> |

Table 8. Thermal characteristics (continued)

| Rating                              | Rating Symbol |    | Unit |  |  |  |  |
|-------------------------------------|---------------|----|------|--|--|--|--|
| Thermal resistance four-layer board |               |    |      |  |  |  |  |
| 64-pin LQFP                         | $\theta_{JA}$ | 53 | °C/W |  |  |  |  |
| 64-pin QFP                          | $\theta_{JA}$ | 47 | °C/W |  |  |  |  |
| 48-pin LQFP                         | $\theta_{JA}$ | 57 | °C/W |  |  |  |  |
| 44-pin LQFP                         | $\theta_{JA}$ | 53 | °C/W |  |  |  |  |
| 32-pin LQFP                         | $\theta_{JA}$ | 57 | °C/W |  |  |  |  |

The average chip-junction temperature (T<sub>J</sub>) in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$

Where:

 $T_A = Ambient temperature, °C$ 

 $\theta_{JA}$  = Package thermal resistance, junction-to-ambient, °C/W

$$P_D = P_{int} + P_{I/O}$$

 $P_{int} = I_{DD} \times V_{DD}$ , Watts - chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins - user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_I$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_J + 273 \, ^{\circ}C)$$

Solving the equations above for K gives:

$$K = P_D \times (T_A + 273 \text{ }^{\circ}C) + \theta_{JA} \times (P_D)^2$$

where K is a constant pertaining to the particular part. K can be determined by measuring  $P_D$  (at equilibrium) for an known  $T_A$ . Using this value of K, the values of  $P_D$  and  $P_D$  and the obtained by solving the above equations iteratively for any value of  $P_D$ .

## 6 Peripheral operating requirements and behaviors

## 6.1 External oscillator (XOSC) and ICS characteristics

Table 9. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient)

| Num | С                                                  |                                         | Characteristic                                                 | Symbol               | Min     | Typical <sup>1</sup>  | Max      | Unit              |
|-----|----------------------------------------------------|-----------------------------------------|----------------------------------------------------------------|----------------------|---------|-----------------------|----------|-------------------|
|     |                                                    |                                         | +                                                              | -                    |         | Турісаі               |          |                   |
| 1   | C                                                  | Oscillator<br>crystal or<br>resonator   | Low range (RANGE = 0)  High range (RANGE = 1)  FEE or FBE mode | f <sub>lo</sub>      | 32<br>4 | _                     | 40<br>20 | kHz<br>MHz        |
|     | С                                                  |                                         | High range (RANGE = 1),<br>high gain (HGO = 1),<br>FBELP mode  | f <sub>hi</sub>      | 4       | _                     | 20       | MHz               |
|     | С                                                  |                                         | High range (RANGE = 1),<br>low power (HGO = 0),<br>FBELP mode  | f <sub>hi</sub>      | 4       | _                     | 20       | MHz               |
| 2   | D                                                  | Lo                                      | oad capacitors                                                 | C1, C2               |         | See Note <sup>3</sup> |          |                   |
| 3   | D                                                  | Feedback resistor                       | Low Frequency, Low-Power Mode                                  | R <sub>F</sub>       | _       | _                     | _        | ΜΩ                |
|     |                                                    |                                         | Low Frequency, High-Gain<br>Mode                               |                      | _       | 10                    | _        | ΜΩ                |
|     |                                                    |                                         | High Frequency, Low-<br>Power Mode                             |                      | _       | 1                     | _        | ΜΩ                |
|     |                                                    |                                         | High Frequency, High-Gain<br>Mode                              |                      | _       | 1                     | _        | ΜΩ                |
| 4   | D                                                  | Series resistor -                       | Low-Power Mode <sup>4</sup>                                    | R <sub>S</sub>       | _       | _                     | _        | kΩ                |
|     |                                                    | Low Frequency                           | High-Gain Mode                                                 |                      | _       | 200                   | _        | kΩ                |
| 5   | D Series resistor - Low-Power Me<br>High Frequency | Low-Power Mode <sup>4</sup>             | R <sub>S</sub>                                                 | _                    | _       | _                     | kΩ       |                   |
|     | D                                                  | Series resistor -                       | 4 MHz                                                          |                      | _       | 0                     | _        | kΩ                |
|     | D                                                  | High                                    | 8 MHz                                                          |                      | _       | 0                     | _        | kΩ                |
|     | D                                                  | Frequency, High-Gain Mode               | 16 MHz                                                         |                      |         | 0                     | _        | kΩ                |
| 6   | С                                                  | Crystal start-up                        | Low range, low power                                           | t <sub>CSTL</sub>    | _       | 1000                  | _        | ms                |
|     | С                                                  | time Low range<br>= 32.768 KHz          | Low range, high power                                          |                      | _       | 800                   | _        | ms                |
|     | С                                                  | crystal; High                           | High range, low power                                          | t <sub>CSTH</sub>    | _       | 3                     | _        | ms                |
|     | С                                                  | range = 20 MHz<br>crystal, <sup>6</sup> | High range, high power                                         |                      | _       | 1.5                   | _        | ms                |
| 7   | Т                                                  | Internal re                             | eference start-up time                                         | t <sub>IRST</sub>    | _       | 20                    | 50       | μs                |
| 8   | D                                                  | Square wave                             | FEE or FBE mode <sup>2</sup>                                   | f <sub>extal</sub>   | 0.03125 | _                     | 5        | MHz               |
|     | D                                                  | input clock<br>frequency                | FBELP mode                                                     |                      | 0       | _                     | 20       | MHz               |
| 9   | Р                                                  | Average inter                           | rnal reference frequency -<br>trimmed                          | f <sub>int_t</sub>   | _       | 32.768                | _        | kHz               |
| 10  | Р                                                  | DCO output f                            | requency range - trimmed                                       | f <sub>dco_t</sub>   | 16      | _                     | 20       | MHz               |
| 11  | Р                                                  | Total deviation of DCO output           | Over full voltage and temperature range                        | $\Delta f_{dco\_t}$  | _       | _                     | ±2.0     | %f <sub>dco</sub> |
|     | С                                                  | from trimmed<br>frequency <sup>5</sup>  | Over fixed voltage and temperature range of 0 to 70 °C         |                      |         |                       | ±1.0     |                   |
| 12  | С                                                  | FLL a                                   | cquisition time <sup>5</sup> , <sup>7</sup>                    | t <sub>Acquire</sub> | _       | _                     | 2        | ms                |
|     |                                                    |                                         |                                                                |                      |         |                       |          |                   |

Table 9. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient) (continued)

| Num | С | Characteristic                                                                  | Symbol       | Min | Typical <sup>1</sup> | Max | Unit              |
|-----|---|---------------------------------------------------------------------------------|--------------|-----|----------------------|-----|-------------------|
| 13  | С | Long term jitter of DCO output clock (averaged over 2 ms interval) <sup>8</sup> | $C_{Jitter}$ | _   | 0.02                 | 0.2 | %f <sub>dco</sub> |

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- 2. When ICS is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz.
- 3. See crystal or resonator manufacturer's recommendation.
- Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0.
- 5. This parameter is characterized and not tested on each device.
- 6. Proper PC board layout procedures must be followed to achieve specifications.
- 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, DMX32 bit is changed, DRS bit is changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>.
   Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



Figure 11. Typical crystal or resonator circuit

## 6.2 NVM specifications

This section provides details about program/erase times and program-erase endurance for the flash and EEPROM memories.

Table 10. Flash characteristics

| С | Characteristic                                    | Symbol                  | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|---------------------------------------------------|-------------------------|------------------|----------------------|------------------|-------------------|
| D | Supply voltage for program/erase -40 °C to 105 °C | V <sub>prog/erase</sub> | 2.7              | _                    | 5.5              | V                 |
| D | Supply voltage for read operation                 | $V_{Read}$              | 2.7              | _                    | 5.5              | V                 |

Table 10. Flash characteristics (continued)

| С | Characteristic                                                                                                        | Symbol               | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|-----------------------------------------------------------------------------------------------------------------------|----------------------|------------------|----------------------|------------------|-------------------|
| D | NVM Bus frequency                                                                                                     | f <sub>NVMBUS</sub>  | 1                | _                    | 25               | MHz               |
| D | NVM Operating frequency                                                                                               | f <sub>NVMOP</sub>   | 0.8              | _                    | 1.05             | MHz               |
| D | Erase Verify All Blocks                                                                                               | t <sub>VFYALL</sub>  | _                | _                    | 17030            | t <sub>cyc</sub>  |
| D | Erase Verify Flash Block                                                                                              | t <sub>RD1BLK</sub>  | _                | _                    | 16977            | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Block                                                                                             | t <sub>RD1BLK</sub>  | _                | _                    | 843              | t <sub>cyc</sub>  |
| D | Erase Verify Flash Section                                                                                            | t <sub>RD1SEC</sub>  | _                | _                    | 517              | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Section                                                                                           | t <sub>DRD1SEC</sub> | 0.10             | 0.10                 | 0.11             | ms                |
| D | Read Once                                                                                                             | t <sub>RDONCE</sub>  | _                | _                    | 455              | t <sub>cyc</sub>  |
| D | Program Flash (2 word)                                                                                                | t <sub>PGM2</sub>    | 0.12             | 0.12                 | 0.14             | ms                |
| D | Program Flash (4 word)                                                                                                | t <sub>PGM4</sub>    | 0.20             | 0.21                 | 0.24             | ms                |
| D | Program Once                                                                                                          | t <sub>PGMONCE</sub> | 0.20             | 0.21                 | 0.24             | ms                |
| D | Program EEPROM (1 Byte)                                                                                               | t <sub>DPGM1</sub>   | 0.02             | 0.02                 | 0.02             | ms                |
| D | Program EEPROM (2 Byte)                                                                                               | t <sub>DPGM2</sub>   | 0.17             | 0.18                 | 0.20             | ms                |
| D | Erase All Blocks                                                                                                      | t <sub>ERSALL</sub>  | 96.01            | 100.78               | 125.80           | ms                |
| D | Erase Flash Block                                                                                                     | t <sub>ERSBLK</sub>  | 95.98            | 100.75               | 125.76           | ms                |
| D | Erase Flash Sector                                                                                                    | t <sub>ERSPG</sub>   | 19.10            | 20.05                | 25.05            | ms                |
| D | Erase EEPROM Sector                                                                                                   | t <sub>DERSPG</sub>  | 4.81             | 5.05                 | 6.30             | ms                |
| D | Unsecure Flash                                                                                                        | t <sub>UNSECU</sub>  | 96.01            | 100.78               | 125.80           | ms                |
| D | Verify Backdoor Access Key                                                                                            | t <sub>VFYKEY</sub>  | _                | _                    | 469              | t <sub>cyc</sub>  |
| D | Set User Margin Level                                                                                                 | t <sub>MLOADU</sub>  | _                | _                    | 442              | t <sub>cyc</sub>  |
| С | FLASH Program/erase endurance $T_L$ to $T_H$ = -40 °C to 105 °C                                                       | n <sub>FLPE</sub>    | 10 k             | 100 k                | _                | Cycles            |
| С | EEPROM Program/erase endurance TL to TH = -40 °C to 105 °C                                                            | n <sub>FLPE</sub>    | 50 k             | 500 k                | _                | Cycles            |
| С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub>   | 15               | 100                  | _                | years             |

- 1. Minimun times are based on maxmum  $f_{\mbox{\scriptsize NVMOP}}$  and maximum  $f_{\mbox{\scriptsize NVMBUS}}$
- 2. Typical times are based on typical  $f_{\mbox{\scriptsize NVMOP}}$  and maximum  $f_{\mbox{\scriptsize NVMBUS}}$
- 3. Maximum times are based on minimum f<sub>NVMOP</sub> and maximum f<sub>NVMBUS</sub>
- 4.  $t_{cyc} = 1 / f_{NVMBUS}$

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section.

## 6.3 Analog



Figure 12. ADC input impedance equivalency diagram

Table 12. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

| Characteristic | Conditions              | С | Symb              | Min | Typ <sup>1</sup> | Max | Unit |
|----------------|-------------------------|---|-------------------|-----|------------------|-----|------|
| Supply current |                         | Т | I <sub>DDA</sub>  | _   | 133              | _   | μΑ   |
| ADLPC = 1      |                         |   |                   |     |                  |     |      |
| ADLSMP = 1     |                         |   |                   |     |                  |     |      |
| ADCO = 1       |                         |   |                   |     |                  |     |      |
| Supply current |                         | Т | I <sub>DDA</sub>  | _   | 218              | _   | μΑ   |
| ADLPC = 1      |                         |   |                   |     |                  |     |      |
| ADLSMP = 0     |                         |   |                   |     |                  |     |      |
| ADCO = 1       |                         |   |                   |     |                  |     |      |
| Supply current |                         | Т | I <sub>DDA</sub>  | _   | 327              | _   | μΑ   |
| ADLPC = 0      |                         |   |                   |     |                  |     |      |
| ADLSMP = 1     |                         |   |                   |     |                  |     |      |
| ADCO = 1       |                         |   |                   |     |                  |     |      |
| Supply current |                         | Т | I <sub>DDAD</sub> | _   | 582              | 990 | μΑ   |
| ADLPC = 0      |                         |   |                   |     |                  |     |      |
| ADLSMP = 0     |                         |   |                   |     |                  |     |      |
| ADCO = 1       |                         |   |                   |     |                  |     |      |
| Supply current | Stop, reset, module off | Т | I <sub>DDA</sub>  | _   | 0.011            | 1   | μА   |

## 6.3.2 Analog comparator (ACMP) electricals

Table 13. Comparator electrical specifications

| С | Characteristic                        | Symbol              | Min                   | Typical | Max       | Unit |
|---|---------------------------------------|---------------------|-----------------------|---------|-----------|------|
| D | Supply voltage                        | $V_{DDA}$           | 2.7                   | _       | 5.5       | V    |
| Т | Supply current (Operation mode)       | I <sub>DDA</sub>    | _                     | 10      | 20        | μΑ   |
| D | Analog input voltage                  | V <sub>AIN</sub>    | V <sub>SS</sub> - 0.3 | _       | $V_{DDA}$ | V    |
| Р | Analog input offset voltage           | V <sub>AIO</sub>    | _                     | _       | 40        | mV   |
| С | Analog comparator hysteresis (HYST=0) | $V_{H}$             | _                     | 15      | 20        | mV   |
| С | Analog comparator hysteresis (HYST=1) | $V_{H}$             | _                     | 20      | 30        | mV   |
| Т | Supply current (Off mode)             | I <sub>DDAOFF</sub> | _                     | 60      | _         | nA   |
| С | Propagation Delay                     | t <sub>D</sub>      | _                     | 0.4     | 1         | μs   |

## 6.4 Communication interfaces

## 6.4.1 SPI switching specifications

The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. Refer to the SPI chapter of the chip's reference manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless noted, and 100 pF load on all SPI pins. All timing assumes slew rate control is disabled and high drive strength is enabled for SPI output pins.

Table 14. SPI master mode timing

| Nu<br>m. | Symbol             | Description                    | Min.                   | Max.                    | Unit               | Comment                              |
|----------|--------------------|--------------------------------|------------------------|-------------------------|--------------------|--------------------------------------|
| 1        | f <sub>op</sub>    | Frequency of operation         | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2     | Hz                 | f <sub>Bus</sub> is the bus<br>clock |
| 2        | t <sub>SPSCK</sub> | SPSCK period                   | 2 x t <sub>Bus</sub>   | 2048 x t <sub>Bus</sub> | ns                 | $t_{Bus} = 1/f_{Bus}$                |
| 3        | t <sub>Lead</sub>  | Enable lead time               | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                    |
| 4        | t <sub>Lag</sub>   | Enable lag time                | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                    |
| 5        | twspsck            | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30  | 1024 x t <sub>Bus</sub> | ns                 | _                                    |
| 6        | t <sub>SU</sub>    | Data setup time (inputs)       | 15                     | _                       | ns                 | _                                    |
| 7        | t <sub>HI</sub>    | Data hold time (inputs)        | 0                      | _                       | ns                 | _                                    |
| 8        | t <sub>v</sub>     | Data valid (after SPSCK edge)  | _                      | 25                      | ns                 | _                                    |
| 9        | t <sub>HO</sub>    | Data hold time (outputs)       | 0                      | _                       | ns                 | _                                    |

Table 14. SPI master mode timing (continued)

| Nu<br>m. | Symbol          | Description      | Min. | Max.                  | Unit | Comment |
|----------|-----------------|------------------|------|-----------------------|------|---------|
| 10       | t <sub>RI</sub> | Rise time input  | _    | t <sub>Bus</sub> - 25 | ns   | _       |
|          | t <sub>FI</sub> | Fall time input  |      |                       |      |         |
| 11       | t <sub>RO</sub> | Rise time output | _    | 25                    | ns   | _       |
|          | t <sub>FO</sub> | Fall time output |      |                       |      |         |



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 13. SPI master mode timing (CPHA=0)



- 1.If configured as output
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 14. SPI master mode timing (CPHA=1)

MC9S08PA60 Series Data Sheet, Rev. 1, 10/9/2012.

Table 15. SPI slave mode timing

| Nu<br>m. | Symbol              | Description                    | Min.                  | Max.                  | Unit             | Comment                                           |
|----------|---------------------|--------------------------------|-----------------------|-----------------------|------------------|---------------------------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | 0                     | f <sub>Bus</sub> /4   | Hz               | f <sub>Bus</sub> is the bus clock as defined in . |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>Bus</sub>  | _                     | ns               | $t_{Bus} = 1/f_{Bus}$                             |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1                     | _                     | t <sub>Bus</sub> | _                                                 |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1                     | _                     | t <sub>Bus</sub> | _                                                 |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | _                     | ns               | _                                                 |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 15                    | _                     | ns               | _                                                 |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 25                    | _                     | ns               | _                                                 |
| 8        | t <sub>a</sub>      | Slave access time              | _                     | t <sub>Bus</sub>      | ns               | Time to data active from high-impedance state     |
| 9        | t <sub>dis</sub>    | Slave MISO disable time        | _                     | t <sub>Bus</sub>      | ns               | Hold time to high-<br>impedance state             |
| 10       | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                     | 25                    | ns               | _                                                 |
| 11       | t <sub>HO</sub>     | Data hold time (outputs)       | 0                     | _                     | ns               | _                                                 |
| 12       | t <sub>RI</sub>     | Rise time input                | _                     | t <sub>Bus</sub> - 25 | ns               | _                                                 |
|          | t <sub>Fl</sub>     | Fall time input                |                       |                       |                  |                                                   |
| 13       | t <sub>RO</sub>     | Rise time output               | _                     | 25                    | ns               | _                                                 |
|          | t <sub>FO</sub>     | Fall time output               |                       |                       |                  |                                                   |



Figure 15. SPI slave mode timing (CPHA = 0)

#### **Pinout**

- 1. This is a high current drive pin when operated as output.
- 2. This is a true open-drain pin when operated as output.

### **Note**

When an alternative function is first enabled, it is possible to get a spurious edge to the module. User software must clear any associated flags before interrupts are enabled. The table above illustrates the priority if multiple modules are enabled. The highest priority module will have control over the pin. Selecting a higher priority pin function with a lower priority function already enabled can cause spurious edges to the lower priority module. Disable all modules that share a pin before enabling another module.



Figure 19. MC9S08PA60 44-pin LQFP package



Figure 20. MC9S08PA60 32-pin LQFP package

## 9 Revision history

The following table provides a revision history for this document.

Table 17. Revision history

| Rev. No. | Date    | Substantial Changes    |
|----------|---------|------------------------|
| 1        | 10/2012 | Initial public release |

#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor China Ltd.
Exchange Building 23F
No. 118 Jianguo Road
Chaoyang District
Beijing 100022
China
+86 10 5879 8000
support.asia@freescale.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>TM</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2011-2012 Freescale Semiconductor, Inc.

Document Number: MC9S08PA60

Rev. 1, 10/9/2012

