Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 416 | | Number of Logic Elements/Cells | 4160 | | Total RAM Bits | 53248 | | Number of I/O | 93 | | Number of Gates | 263000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k100cf144c8 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 4. APEX 20KC FineLine BGA Package Options & I/O Count Notes (1), (2) | | | | | | | |----------------------------------------------------------------------------------|---------|---------|---------|---------|-----------|--| | Device | 144 Pin | 324 Pin | 484 Pin | 672 Pin | 1,020 Pin | | | EP20K100C | 93 | 246 | | | | | | EP20K200C | | | 376 | 376 | | | | EP20K400C | | | | 488 (3) | | | | EP20K600C | | | | 508 (3) | 588 | | | EP20K1000C | | | | 508 (3) | 708 | | | EP20K1500C | | | | | 808 | | #### *Notes to tables:* - (1) I/O counts include dedicated input and clock pins. - (1) A Counts include declared right and clock pins. (2) APEX 20KC device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), 1.27-mm pitch ball-grid array (BGA), and 1.00-mm pitch FineLine BGA packages. (3) This device uses a thermally enhanced package, which is taller than the regular package. Consult the *Altera Device* - Package Information Data Sheet for detailed package size information. | Table 5. APEX 20KC QFP & BGA Package Sizes | | | | | | | |--------------------------------------------|--------------|--------------|--------------|-------------|-------------|--| | Feature | 144-Pin TQFP | 208-Pin PQFP | 240-Pin PQFP | 356-Pin BGA | 652-Pin BGA | | | Pitch (mm) | 0.50 | 0.50 | 0.50 | 1.27 | 1.27 | | | Area (mm <sup>2</sup> ) | 484 | 924 | 1,218 | 1,225 | 2,025 | | | Length × Width (mm × mm) | 22.0 × 22.0 | 30.4 × 30.4 | 34.9 × 34.9 | 35.0 × 35.0 | 45.0 × 45.0 | | | Table 6. APEX 20KC FineLine BGA Package Sizes | | | | | | | | | |---------------------------------------------------|---------|---------|---------|---------|---------|--|--|--| | Feature 144 Pin 324 Pin 484 Pin 672 Pin 1,020 Pin | | | | | | | | | | Pitch (mm) | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | | | | | Area (mm <sup>2</sup> ) | 169 | 361 | 529 | 729 | 1,089 | | | | | Length × Width (mm × mm) | 13 × 13 | 19 × 19 | 23 × 23 | 27 × 27 | 33 × 33 | | | | | Table 7. APEX 20KC Device Features (Part 2 of 2) | | | | | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Feature | APEX 20KC Devices | | | | | I/O standard support | 1.8-V, 2.5-V, 3.3-V, 5.0-V I/O 3.3-V PCI and PCI-X 3.3-V AGP CTT GTL+ LVCMOS LVTTL True-LVDS <sup>TM</sup> and LVPECL data pins (in EP20K400C and larger devices) LVDS and LVPECL clock pins (in all devices) LVDS and LVPECL data pins up to 156 Mbps (in all devices) HSTL Class I PCI-X SSTL-2 Class I and II SSTL-3 Class I and II | | | | | Memory support | CAM Dual-port RAM FIFO RAM ROM | | | | All APEX 20KC devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault-coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20KC devices can be configured on the board for the specific functionality required. APEX 20KC devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC16, EPC2, and EPC1 configuration devices, which configure APEX 20KC devices via a serial data stream. Moreover, APEX 20KC devices contain an optimized interface that permits microprocessors to configure APEX 20KC devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20KC devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy. Figure 3. LAB Structure Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions. Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs. If both the rising and falling edges of a clock are used in a LAB, both LAB-wide clock signals are used. Register a1 LUT b1 Carry Chain LE1 a2 Register ► s2 LUT b2 Carry Chain LE2 Register LUT an b*n* Carry Chain LE*n* Register ➤ Carry-Out LUT Carry Chain LE*n* + 1 Figure 6. APEX 20KC Carry Chain #### **Normal Mode** The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Quartus II Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. LEs in normal mode support packed registers. #### Arithmetic Mode The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 8, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output. The Quartus II software implements parameterized functions that use the arithmetic mode automatically where appropriate; the designer does not need to specify how the carry chain will be used. #### **Counter Mode** The counter mode offers clock enable, counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in an LAB use the counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. The Quartus II software automatically places any registers that are not used by the counter into other LABs. Figure 9. APEX 20KC Interconnect Structure A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure. A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows. Figure 10 shows how the FastTrack interconnect uses the local interconnect to drive LEs within MegaLAB structures. #### Input/Output Clock Mode The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode. Figure 21. ESB in Input/Output Clock Mode Note (1) #### Note: (1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. The Quartus II Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Because the APEX 20KC IOE offers one output enable per pin, the Quartus II Compiler can emulate open-drain operation efficiently. The APEX 20KC IOE includes programmable delays that can be activated to ensure zero hold times, minimum clock-to-output times, input IOE register-to-core register transfers, or core-to-output IOE register transfers. A path in which a pin directly drives a register may require the delay to ensure zero hold time, whereas a path in which a pin drives a register through combinatorial logic may not require the delay. Table 9 describes the APEX 20KC programmable delays and their logic options in the Quartus II software. | Table 9. APEX 20KC Programmable Delay Chains | | | | | | |----------------------------------------------|-----------------------------------------|--|--|--|--| | Programmable Delay Quartus II Logic Option | | | | | | | Input pin to core delay | Decrease input delay to internal cells | | | | | | Input pin to input register delay | Decrease input delay to input registers | | | | | | Core to output register delay | Decrease input delay to output register | | | | | | Output register t <sub>CO</sub> delay | Increase delay to output pin | | | | | | Clock enable delay | Increase clock enable delay | | | | | The Quartus II Compiler can program these delays automatically to minimize setup time while providing a zero hold time. The register in the APEX 20KC IOE can be programmed to power-up high or low after configuration is complete. If it is programmed to power-up low, an asynchronous clear can control the register. If it is programmed to power-up high, an asynchronous preset can control the register. This feature is useful for cases where the APEX 20KC device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up. Figure 25 shows how fast bidirectional I/O pins are implemented in APEX 20KC devices. This feature is useful for cases where the APEX 20KC device controls an active-low input or another device; it prevents inadvertent activation of the input upon power-up. Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 26 shows how a row IOE connects to the interconnect. Figure 26. Row IOE Connection to the Interconnect Open-drain output pins on APEX 20KC devices (with a series resistor and a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{IH}$ of 3.5 V. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{OL}$ current specification should be considered when selecting a pull-up resistor. # ClockLock & ClockBoost Features APEX 20KC devices support the ClockLock and ClockBoost clock management features, which are implemented with PLLs. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost circuitry allows the designer to distribute a low-speed clock and multiply that clock on-device. APEX 20KC devices include a high-speed clock tree; unlike ASICs, the user does not have to design and optimize the clock tree. The ClockLock and ClockBoost features work in conjunction with the APEX 20KC device's high-speed clock to provide significant improvements in system performance and bandwidth. APEX 20KC devices in -7 and -8 speed grades include the ClockLock feature. The ClockLock and ClockBoost features in APEX 20KC devices are enabled through the Quartus II software. External devices are not required to use these features. #### **APEX 20KC ClockLock Feature** APEX 20KC devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K100C and EP20K200C devices have two PLLs; the EP20K400C and larger devices have four PLLs. The following sections describe some of the features offered by the APEX 20KC PLLs. #### External PLL Feedback The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KC device and another high-speed device, such as SDRAM. #### ClockLock & ClockBoost Timing Parameters For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20KC ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KC devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 29 shows the incoming and generated clock specifications. For more information on ClockLock and ClockBoost circuitry, see *Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices*. Figure 29. Specifications for the Incoming & Generated Clocks The $t_l$ parameter refers to the nominal input clock period; the $t_0$ parameter refers to the nominal output clock period. #### Note: (1) Rise and fall times are measured from 10% to 90%. ### **Generic Testing** Each APEX 20KC device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% yield. AC test measurements for APEX 20KC devices are made under conditions equivalent to those shown in Figure 31. Multiple test patterns can be used to configure devices during all stages of the production flow. AC test criteria include: - Power supply transients can affect ACmeasurements. - Simultaneous transitions of multiple outputs should be avoided for accurate measurement. - Threshold tests must not be performed under AC conditions. - Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Figure 31. APEX 20KC AC Test Conditions # Operating Conditions Tables 17 through 20 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KC devices. | Table 17. APEX 20KC Device Absolute Maximum Ratings Note (1) | | | | | | | |----------------------------------------------------------------|----------------------------|------------------------------------------------|------|-----|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | V <sub>CCINT</sub> | Supply voltage | With respect to ground (2) | -0.5 | 2.5 | V | | | V <sub>CCIO</sub> | | | -0.5 | 4.6 | V | | | V <sub>I</sub> | DC input voltage | | -0.5 | 4.6 | V | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | °C | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | °C | | | TJ | Junction temperature | PQFP, RQFP, TQFP, and BGA packages, under bias | | 135 | °C | | | | | Ceramic PGA packages, under bias | | 150 | °C | | | Table 28. GTL+ I/O Specifications | | | | | | | | |-----------------------------------|--------------------------|-----------------------------|------------------------|---------|------------------------|-------|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | | V <sub>TT</sub> | Termination voltage | | 1.35 | 1.5 | 1.65 | V | | | $V_{REF}$ | Reference voltage | | 0.88 | 1.0 | 1.12 | V | | | V <sub>IH</sub> | High-level input voltage | | V <sub>REF</sub> + 0.1 | | | V | | | V <sub>IL</sub> | Low-level input voltage | | | | V <sub>REF</sub> – 0.1 | V | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 36 mA (2) | | | 0.65 | V | | | Table 29. SSTL-2 Class I Specifications | | | | | | | |-----------------------------------------|---------------------------|--------------------------------|-------------------------|------------------|-------------------------|-------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | V <sub>CCIO</sub> | I/O supply voltage | | 2.375 | 2.5 | 2.625 | ٧ | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | V | | V <sub>REF</sub> | Reference voltage | | 1.15 | 1.25 | 1.35 | ٧ | | V <sub>IH</sub> | High-level input voltage | | V <sub>REF</sub> + 0.18 | | V <sub>CCIO</sub> + 0.3 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.18 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -7.6 \text{ mA} (1)$ | V <sub>TT</sub> + 0.57 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 7.6 mA (2) | | | V <sub>TT</sub> – 0.57 | V | | Table 34. LVPECL Specifications | | | | | | | |---------------------------------|--------------------------------------|---------|---------|---------|-------|--| | Symbol | Parameter | Minimum | Typical | Maximum | Units | | | V <sub>CCIO</sub> | Output Supply<br>Voltage | 3.135 | 3.3 | 3.465 | V | | | V <sub>IH</sub> | Low-level input voltage | 1300 | | 1700 | mV | | | V <sub>IL</sub> | High-level input voltage | 2100 | | 2600 | mV | | | V <sub>OH</sub> | Low-level output voltage | 1450 | | 1650 | mV | | | V <sub>OL</sub> | High-level output voltage | 2275 | | 2420 | mV | | | V <sub>ID</sub> | Input voltage differential | 400 | 600 | 950 | mV | | | V <sub>OD</sub> | Output voltage differential | 625 | 800 | 950 | mV | | | t <sub>r</sub> , t <sub>f</sub> | Rise/fall time<br>(20 to 80%) | 85 | | 325 | ps | | | t <sub>DSKEW</sub> | Differential skew | | | 25 | ps | | | t <sub>O</sub> | Output load | | 150 | | Ω | | | R <sub>L</sub> | Receiver differential input resistor | | 100 | | Ω | | | Table 35. 3.3-V AGP I/O Specifications | | | | | | | |----------------------------------------|---------------------------|-----------------------------------------|--------------------------|---------|--------------------------|-------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | V <sub>CCIO</sub> | I/O supply voltage | | 3.15 | 3.3 | 3.45 | V | | V <sub>REF</sub> | Reference voltage | | 0.39 × V <sub>CCIO</sub> | | 0.41 × V <sub>CCIO</sub> | V | | V <sub>IH</sub> | High-level input voltage | | 0.5 × V <sub>CCIO</sub> | | V <sub>CCIO</sub> + 0.5 | V | | V <sub>IL</sub> | Low-level input voltage | | | | 0.3 × V <sub>CCIO</sub> | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OUT</sub> = -500 μA | 0.9 × V <sub>CCIO</sub> | | 3.6 | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OUT</sub> = 1500 μA | | | 0.1 × V <sub>CCIO</sub> | V | | I <sub>I</sub> | Input pin leakage current | 0 < V <sub>IN</sub> < V <sub>CCIO</sub> | -10 | | 10 | μΑ | | Table 42. APEX 20KC External Bidirectional Timing Parameters Note (1) | | | | | |-----------------------------------------------------------------------|------------------------------------------------------------------------------------|------------|--|--| | Symbol | Parameter | Condition | | | | t <sub>INSUBIDIR</sub> | Setup time for bidirectional pins with global clock at LAB-adjacent input register | | | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at LAB-adjacent input register | | | | | <sup>t</sup> OUTCOBIDIR | Clock-to-output delay for bidirectional pins with global clock at IOE register | C1 = 35 pF | | | | t <sub>XZBIDIR</sub> | Synchronous output enable register to output buffer disable delay | C1 = 35 pF | | | | t <sub>ZXBIDIR</sub> | Synchronous output enable register to output buffer enable delay | C1 = 35 pF | | | | <sup>t</sup> INSUBIDIRPLL | Setup time for bidirectional pins with PLL clock at LAB-adjacent input register | | | | | t <sub>INHBIDIRPLL</sub> | Hold time for bidirectional pins with PLL clock at LAB-adjacent input register | | | | | †OUTCOBIDIRPLL | Clock-to-output delay for bidirectional pins with PLL clock at IOE register | C1 = 35 pF | | | | t <sub>XZBIDIRPLL</sub> | Synchronous output enable register to output buffer disable delay with PLL | C1 = 35 pF | | | | t <sub>ZXBIDIRPLL</sub> | Synchronous output enable register to output buffer enable delay with PLL | C1 = 35 pF | | | Note to tables: (1) These timing parameters are sample-tested only. Tables 43 through 78 show the $f_{MAX}$ and external timing parameters for EPC20K100C, EPC20K200C, EP20K400C, EP20K600C, EP20K1000C, and EP20K1500C devices. | Table 43. EP20K100C f <sub>MAX</sub> LE Timing Parameters Note (1) | | | | | | | | |--------------------------------------------------------------------|----------------|-----|--------------------|-----|--------------------|-----|------| | Symbol | -7 Speed Grade | | -8 Speed Grade (2) | | -9 Speed Grade (2) | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>SU</sub> | 0.3 | | | | | | ns | | t <sub>H</sub> | 0.3 | | | | | | ns | | $t_{CO}$ | | 0.3 | | | | | ns | | $t_{LUT}$ | | 0.7 | | | | | ns | | <b>Table 44. EP20K100C f<sub>MAX</sub> ESB Timing Parameters</b> Note (1) | | | | | | | | |---------------------------------------------------------------------------|----------------|-----|--------------------|-----|--------------------|-----|------| | Symbol | -7 Speed Grade | | -8 Speed Grade (2) | | -9 Speed Grade (2) | | Unit | | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>ESBARC</sub> | | 1.4 | | | | | ns | | t <sub>ESBSRC</sub> | | 2.5 | | | | | ns | | t <sub>ESBAWC</sub> | | 3.1 | | | | | ns | | t <sub>ESBSWC</sub> | | 3.0 | | | | | ns | | t <sub>ESBWASU</sub> | 0.5 | | | | | | ns | | t <sub>ESBWAH</sub> | 0.5 | | | | | | ns | | t <sub>ESBWDSU</sub> | 0.6 | | | | | | ns | | t <sub>ESBWDH</sub> | 0.5 | | | | | | ns | | t <sub>ESBRASU</sub> | 1.4 | | | | | | ns | | t <sub>ESBRAH</sub> | 0.0 | | | | | | ns | | t <sub>ESBWESU</sub> | 2.3 | | | | | | ns | | t <sub>ESBDATASU</sub> | 0.0 | | | | | | ns | | t <sub>ESBWADDRSU</sub> | 0.2 | | | | | | ns | | t <sub>ESBRADDRSU</sub> | 0.2 | | | | | | ns | | t <sub>ESBDATACO1</sub> | | 1.0 | | | | | ns | | t <sub>ESBDATACO2</sub> | | 2.3 | | | | | ns | | t <sub>ESBDD</sub> | | 2.7 | | | | | ns | | t <sub>PD</sub> | | 1.6 | | | | | ns | | t <sub>PTERMSU</sub> | 1.0 | | | | | | ns | | t <sub>PTERMCO</sub> | | 1.0 | | | | | ns | | Table 64. EP20K600C Minimum Pulse Width Timing Parameters Note (1) | | | | | | | | |--------------------------------------------------------------------|----------------|-----|--------------------|-----|--------------------|-----|------| | Symbol | -7 Speed Grade | | -8 Speed Grade (2) | | -9 Speed Grade (2) | | Unit | | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>CH</sub> | 2.3 | | | | | | ns | | $t_{CL}$ | 2.3 | | | | | | ns | | t <sub>CLRP</sub> | 0.2 | | | | | | ns | | t <sub>PREP</sub> | 0.2 | | | | | | ns | | t <sub>ESBCH</sub> | 2.3 | | | | | | ns | | t <sub>ESBCL</sub> | 2.3 | | | | | | ns | | t <sub>ESBWP</sub> | 1.1 | | | | | | ns | | t <sub>ESBRP</sub> | 0.9 | | | | | | ns | | Table 65. EP201 | Table 65. EP20K600C External Timing Parameters | | | | | | | | |----------------------|------------------------------------------------|-----|----------|--------------------|-----|---------------------------|----|--| | Symbol | -7 Speed Grade | | -8 Speed | -8 Speed Grade (2) | | <b>-9 Speed Grade</b> (2) | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSU</sub> | 2.2 | | | | | | ns | | | t <sub>INH</sub> | 0.0 | | | | | | ns | | | tоитсо | 2.0 | 5.0 | | | | | ns | | | t <sub>INSUPLL</sub> | 3.3 | | | | | | ns | | | t <sub>INHPLL</sub> | 0.0 | | | | | | ns | | | †OUTCOPLL | 0.5 | 2.1 | | | | | ns | | | Table 72. EP20K1000C External Bidirectional Timing Parameters | | | | | | | | |---------------------------------------------------------------|----------------|-----|--------------------|-----|--------------------|-----|------| | Symbol | -7 Speed Grade | | -8 Speed Grade (2) | | -9 Speed Grade (2) | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 2.4 | | | | | | ns | | t <sub>INHBIDIR</sub> | 0.0 | | | | | | ns | | t <sub>OUTCOBIDIR</sub> | 2.0 | 5.0 | | | | | ns | | t <sub>XZBIDIR</sub> | | 7.1 | | | | | ns | | t <sub>ZXBIDIR</sub> | | 7.1 | | | | | ns | | t <sub>INSUBIDIRPLL</sub> | 3.8 | | | | | | ns | | t <sub>INHBIDIRPLL</sub> | 0.0 | | | | | | ns | | †OUTCOBIDIRPLL | 0.5 | 2.1 | | | | | ns | | t <sub>XZBIDIRPLL</sub> | | 4.2 | | | | | ns | | t <sub>ZXBIDIRPLL</sub> | | 4.2 | | | | | ns | | Table 73. EP20K1500C f <sub>MAX</sub> LE Timing Parameters Note (1) | | | | | | | | |---------------------------------------------------------------------|----------------|-----|--------------------|-----|--------------------|-----|------| | Symbol | -7 Speed Grade | | -8 Speed Grade (2) | | -9 Speed Grade (2) | | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{SU}$ | 0.3 | | | | | | ns | | t <sub>H</sub> | 0.3 | | | | | | ns | | $t_{CO}$ | | 0.3 | | | | | ns | | t <sub>LUT</sub> | | 0.6 | | | | | ns | Multiple APEX 20KC devices can be configured in any of five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. | Table 81. Data Sources for Configuration | | | | | | |------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Configuration Scheme | Data Source | | | | | | Configuration device | EPC16, EPC2, or EPC1 configuration device | | | | | | Passive serial (PS) | MasterBlaster or ByteBlasterMV download cable or serial data source | | | | | | Passive parallel asynchronous (PPA) | Parallel data source | | | | | | Passive parallel synchronous (PPS) | Parallel data source | | | | | | JTAG | MasterBlaster or ByteBlasterMV download cable or a microprocessor with a Jam Standard Test and Programming Language (STAPL) or JBC File | | | | | For more information on configuration, see *Application Note 116* (*Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices.*) ## Device Pin-Outs See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information. # Revision History The information contained in the *APEX 20KC Programmable Logic Device Data Sheet* version 1.1 supersedes information published in pervious versions. The following changes were made to the *APEX 20KC Programmable Logic Device Data Sheet* version 1.1: updated maximum user I/O pins in Table 1. 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2001 Altera Corporation. All rights reserved. AMPP, Altera, APEX 20K, APEX 20KC, APEX 20KE, ByteBlasterMV, ClockBoost, ClockLock, ClockShift, FastRow, FastTrack, FineLine BGA, MasterBlaster, MegaCore, MegaLAB, MultiCore, MultiVolt, NativeLink, Quartus, Quartus II, SignalTap, True-LVDS, Turbo Bit, and specific device designations are trademarks and/or service marks of Altera Corporation in the United States and other countries. Altera acknowledges the trademarks of other organizations for their respective products or services mentioned in this document. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.