Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 416 | | Number of Logic Elements/Cells | 4160 | | Total RAM Bits | 53248 | | Number of I/O | 159 | | Number of Gates | 263000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k100cq208c8 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Normal Mode** The normal mode is suitable for general logic applications, combinatorial functions, or wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Quartus II Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. LEs in normal mode support packed registers. #### Arithmetic Mode The arithmetic mode is ideal for implementing adders, accumulators, and comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 8, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, when implementing an adder, this output is the sum of three signals: DATA1, DATA2, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output. The Quartus II software implements parameterized functions that use the arithmetic mode automatically where appropriate; the designer does not need to specify how the carry chain will be used. #### **Counter Mode** The counter mode offers clock enable, counter enable, synchronous up/down control, synchronous clear, and synchronous load options. The counter enable and synchronous up/down control signals are generated from the data inputs of the LAB local interconnect. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. Consequently, if any of the LEs in an LAB use the counter mode, other LEs in that LAB must be used as part of the same counter or be used for a combinatorial function. The Quartus II software automatically places any registers that are not used by the counter into other LABs. Figure 9. APEX 20KC Interconnect Structure A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure. A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows. Figure 10 shows how the FastTrack interconnect uses the local interconnect to drive LEs within MegaLAB structures. Figure 10. FastTrack Connection to Local Interconnect | Source | Destination | | | | | | | | | | |-------------------------------------|----------------|-------------------|----------|----------|-----------------------|-------------------------|----------------------------------|-------------------------------------|-------------------------|--| | | Row<br>I/O Pin | Column<br>I/O Pin | LE | ESB | Local<br>Interconnect | MegaLAB<br>Interconnect | Row<br>FastTrack<br>Interconnect | Column<br>FastTrack<br>Interconnect | FastRow<br>Interconnect | | | Row I/O pin | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | Column I/O<br>pin | | | | | <b>✓</b> | | | <b>✓</b> | <b>✓</b> | | | LE | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | ✓ | | | | ESB | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | ✓ | | | | Local interconnect | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | MegaLAB interconnect | | | | | <b>✓</b> | | | | | | | Row<br>FastTrack<br>interconnect | | | | | | <b>√</b> | | ✓ | | | | Column<br>FastTrack<br>interconnect | | | | | | <b>√</b> | <b>√</b> | | | | | FastRow interconnect | | | | | <b>✓</b> | | | | | | # **Product-Term Logic** The product-term portion of the MultiCore architecture is implemented with the ESB. The ESB can be configured to act as a block of macrocells on an ESB-by-ESB basis. Each ESB is fed by 32 inputs from the adjacent local interconnect; therefore, it can be driven by the MegaLAB interconnect or the adjacent LAB. Also, nine ESB macrocells feed back into the ESB through the local interconnect for higher performance. Dedicated clock pins, global signals, and additional inputs from the local interconnect drive the ESB control signals. In product-term mode, each ESB contains 16 macrocells. Each macrocell consists of two product terms and a programmable register. Figure 13 shows the ESB in product-term mode. Figure 18. Deep Memory Block Implemented with Multiple ESBs The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two ESBs are used to support two simultaneous reads or writes. The ESB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 19. Figure 19. APEX 20KC ESB Implementing Dual-Port RAM For more information on APEX 20KC devices and CAM, see *Application Note 119 (Implementing High-Speed Search Applications with APEX CAM)*. # **Driving Signals to the ESB** ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic. Figure 24. ESB Control Signal Generation An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device. # Implementing Logic in ROM In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate. # **Programmable Speed/Power Control** APEX 20KC ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>TM</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current. Designers can program each ESB in the APEX 20KC device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power. # I/O Structure The APEX 20KC IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. APEX 20KC devices include an enhanced IOE, which drives the FastRow interconnect. The FastRow interconnect connects a column I/O pin directly to the LAB local interconnect within two MegaLAB structures. This feature provides fast setup times for pins that drive high fan-outs with complex logic, such as PCI designs. For fast bidirectional I/O timing, LE registers using local routing can improve setup times and OE timing. The APEX 20KC IOE also includes direct support for open-drain operation, giving faster clock-to-output for open-drain signals. Some programmable delays in the APEX 20KC IOE offer multiple levels of delay to fine-tune setup and hold time requirements. The Quartus II Compiler sets these delays by default to minimize setup time while providing a zero hold time. Figure 27 shows how a column IOE connects to the interconnect. Figure 27. Column IOE Connection to the Interconnect ## **Dedicated Fast I/O Pins** APEX 20KC devices incorporate an enhancement to support bidirectional pins with high internal fan-out such as PCI control signals. These pins are called dedicated fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fan-out logic signal distribution. They also can drive out. The dedicated fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed. ### Advanced I/O Standard Support APEX 20KC IOEs support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, 3.3-V PCI, PCI-X, 3.3-V AGP, LVDS, LVPECL, GTL+, CTT, HSTL Class I, SSTL-3 Class I and II, and SSTL-2 Class I and II. For more information on I/O standards supported by APEX 20KC devices, see *Application Note 117 (Using Selectable I/O Standards in Altera Devices)*. The APEX 20KC device contains eight I/O banks. In QFP packages, the banks are linked to form four I/O banks. The I/O banks directly support all standards except LVDS and LVPECL. All I/O banks can support LVDS and LVPECL with the addition of external resistors. In addition, one block within a bank contains circuitry to support high-speed True-LVDS and LVPECL inputs, and another block within a bank supports high-speed True-LVDS and LVPECL outputs. The LVDS blocks support all of the I/O standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Each bank can also use a separate $V_{RFF}$ level so that each bank can support any of the terminated standards (such as SSTL-3) independently. Within a bank, any one of the terminated standards can be supported. EP20K400C and larger APEX 20KC devices support the LVDS interface for data pins (smaller devices support LVDS clock pins, but not data pins). All EP20K400C and larger devices support the LVDS interface for data pins up to 155 Mbit per channel; EP20K400C devices and larger add a serializer/deserializer circuit and PLL for support up to 840 Mbit per channel. Each bank can support multiple standards with the same VCCIO for output pins. Each bank can support one voltage-referenced I/O standard, but it can support multiple I/O standards with the same VCCIO voltage level. For example, when VCCIO is 3.3 V, a bank can support LVTTL, LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs. When the LVDS banks are not used for the LVDS I/O standard, they support all of the other I/O standards. Figure 28 shows the arrangement of the APEX 20KC I/O banks. # ClockLock & ClockBoost Timing Parameters For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20KC ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KC devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 29 shows the incoming and generated clock specifications. For more information on ClockLock and ClockBoost circuitry, see *Application Note 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices*. Figure 29. Specifications for the Incoming & Generated Clocks The $t_l$ parameter refers to the nominal input clock period; the $t_0$ parameter refers to the nominal output clock period. #### Note: (1) Rise and fall times are measured from 10% to 90%. | Symbol | Parameter | I/O Standard | -7 Speed Grade | | -8 Speed Grade | | Units | |-------------------------|----------------------------|-----------------|----------------|-----|----------------|-----|-------| | | | | Min | Max | Min | Max | | | f <sub>CLOCK1_EXT</sub> | Output clock frequency for | 3.3-V LVTTL | (5) | (5) | (5) | (5) | MHz | | | external clock1 output | 2.5-V LVTTL | (5) | (5) | (5) | (5) | MHz | | | | 1.8-V LVTTL | (5) | (5) | (5) | (5) | MHz | | | | GTL+ | (5) | (5) | (5) | (5) | MHz | | | | SSTL-2 Class I | (5) | (5) | (5) | (5) | MHz | | | | SSTL-2 Class II | (5) | (5) | (5) | (5) | MHz | | | | SSTL-3 Class I | (5) | (5) | (5) | (5) | MHz | | | | SSTL-3 Class II | (5) | (5) | (5) | (5) | MHz | | | | LVDS | (5) | (5) | (5) | (5) | MHz | | $f_{IN}$ | Input clock frequency | 3.3-V LVTTL | (5) | (5) | (5) | (5) | MHz | | | | 2.5-V LVTTL | (5) | (5) | (5) | (5) | MHz | | | | 1.8-V LVTTL | (5) | (5) | (5) | (5) | MHz | | | | GTL+ | (5) | (5) | (5) | (5) | MHz | | | | SSTL-2 Class I | (5) | (5) | (5) | (5) | MHz | | | | SSTL-2 Class II | (5) | (5) | (5) | (5) | MHz | | | | SSTL-3 Class I | (5) | (5) | (5) | (5) | MHz | | | | SSTL-3 Class II | (5) | (5) | (5) | (5) | MHz | | | | LVDS | (5) | (5) | (5) | (5) | MHz | #### *Notes to tables:* - (1) All input clock specifications must be met. The PLL may not lock onto an incoming clock if the clock specifications are not met, creating an erroneous clock within the device. - (2) The maximum lock time is 40 µs or 2,000 input clock cycles, whichever occurs first. - (3) Before configuration, the PLL circuits are disable and powered down. During configuration, the PLLs remain disabled. The PLLs begin to lock once the device is in the user mode. If the clock enable feature is used, lock begins once the CLKLK\_ENA pin goes high in user mode. - (4) The PLL VCO operating range is 200 MHz $\leq f_{VCO} \leq$ 840 MHz for LVDS mode. - (5) Contact Altera Applications for information on these parameters. # SignalTap Embedded Logic Analyzer APEX 20KC devices include device enhancements to support the SignalTap embedded logic analyzer. By including this circuitry, the APEX 20KC device provides the ability to monitor design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages such as FineLine BGA packages because adding a connection to a pin during the debugging process can be difficult after a board is designed and manufactured. The APEX 20KC device instruction register length is 10 bits. The APEX 20KC device USERCODE register length is 32 bits. Tables 14 and 15 show the boundary-scan register length and device IDCODE information for APEX 20KC devices. | Table 14. APEX 20KC Boundary-Scan Register Length | | | | | | | |---------------------------------------------------|-------|--|--|--|--|--| | Device Boundary-Scan Register Leng | | | | | | | | EP20K100C | 774 | | | | | | | EP20K200C | 1,164 | | | | | | | EP20K400C | 1,506 | | | | | | | EP20K600C | 1,806 | | | | | | | EP20K1000C | 2,190 | | | | | | | EP20K1500C | 2,502 | | | | | | | Table 15. 32-Bit | Table 15. 32-Bit APEX 20KC Device IDCODE | | | | | | | | | | | | |-----------------------------|------------------------------------------|-----------------------|------------------------------------|-----------|--|--|--|--|--|--|--|--| | Device IDCODE (32 Bits) (1) | | | | | | | | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer<br>Identity (11 Bits) | 1 (1 Bit) | | | | | | | | | | EP20K100C | 0000 | 1000 0001 0000 0000 | 000 0110 1110 | 1 | | | | | | | | | | EP20K200C | 0000 | 1000 0010 0000 0000 | 000 0110 1110 | 1 | | | | | | | | | | EP20K400C | 0000 | 1000 0100 0000 0000 | 000 0110 1110 | 1 | | | | | | | | | | EP20K600C | 0000 | 1000 0110 0000 0000 | 000 0110 1110 | 1 | | | | | | | | | | EP20K1000C | 0000 | 1001 0000 0000 0000 | 000 0110 1110 | 1 | | | | | | | | | | EP20K1500C | 0000 | 1001 0101 0000 0000 | 000 0110 1110 | 1 | | | | | | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The IDCODE's least significant bit (LSB) is always 1. Figure 30 shows the timing requirements for the JTAG signals. | Table 1 | Table 18. APEX 20KC Device Recommended Operating Conditions | | | | | | | | | | |--------------------|-------------------------------------------------------------|--------------------|------------------|-------------------|------|--|--|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 1.71<br>(1.71) | 1.89<br>(1.89) | V | | | | | | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00<br>(3.00) | 3.60<br>(3.60) | V | | | | | | | | Supply voltage for output buffers, 2.5-V operation | (3), (4) | 2.375<br>(2.375) | 2.625<br>(2.625) | V | | | | | | | V <sub>I</sub> | Input voltage | (2), (5) | -0.5 | 4.1 | V | | | | | | | ٧o | Output voltage | | 0 | V <sub>CCIO</sub> | ٧ | | | | | | | T <sub>J</sub> | Junction temperature | For commercial use | 0 | 85 | °C | | | | | | | | | For industrial use | -40 | 100 | °C | | | | | | | t <sub>R</sub> | Input rise time (10% to 90%) | | | 40 | ns | | | | | | | t <sub>F</sub> | Input fall time (90% to 10%) | | | 40 | ns | | | | | | | Table 1 | Table 19. APEX 20KC Device DC Operating ConditionsNotes (6), (7) | | | | | | | | | | | |-------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | | I <sub>1</sub> | Input pin leakage current (8) | V <sub>I</sub> = 4.1 to -0.5 V | -10 | | 10 | μА | | | | | | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current (8) | $V_{O} = 4.1 \text{ to } -0.5 \text{ V}$ | -10 | | 10 | μА | | | | | | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down<br>mode) | V <sub>I</sub> = ground, no load,<br>no toggling inputs,<br>-7 speed grade | | 10 | | mA | | | | | | | | | V <sub>I</sub> = ground, no load,<br>no toggling inputs,<br>-8, -9 speed grades | | 5 | | mA | | | | | | | R <sub>CONF</sub> | Value of I/O pin pull-up | V <sub>CCIO</sub> = 3.0 V (9) | 20 | | 50 | kΩ | | | | | | | | resistor before and during | V <sub>CCIO</sub> = 2.375 V (9) | 30 | | 80 | kΩ | | | | | | | | configuration | V <sub>CCIO</sub> = 1.71 V (9) | 60 | | 150 | kΩ | | | | | | DC Operating Specifications on APEX 20KC I/O standards are listed in Tables 21 to 36. | Table 22. LVCMOS I/O Specifications | | | | | | | | | | | |-------------------------------------|----------------------------|---------------------------------------------------------------|-------------------------|-------------------------|-------|--|--|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Units | | | | | | | V <sub>CCIO</sub> | Power supply voltage range | | 3.0 | 3.6 | V | | | | | | | V <sub>IH</sub> | High-level input voltage | | 2.0 | V <sub>CCIO</sub> + 0.3 | V | | | | | | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | 0.8 | V | | | | | | | I <sub>I</sub> | Input pin leakage current | V <sub>IN</sub> = 0 V or 3.3 V | -10 | 10 | μА | | | | | | | V <sub>OH</sub> | High-level output voltage | $V_{CCIO} = 3.0 \text{ V}$<br>$I_{OH} = -0.1 \text{ mA } (1)$ | V <sub>CCIO</sub> - 0.2 | | V | | | | | | | V <sub>OL</sub> | Low-level output voltage | V <sub>CCIO</sub> = 3.0 V<br>I <sub>OL</sub> = 0.1 mA (2) | | 0.2 | V | | | | | | | Table 23. 2.5-V I/O Specifications | | | | | | | | | | |------------------------------------|---------------------------|---------------------------------|---------|-------------------------|-------|--|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Units | | | | | | V <sub>CCIO</sub> | Output supply voltage | | 2.375 | 2.625 | V | | | | | | V <sub>IH</sub> | High-level input voltage | | 1.7 | V <sub>CCIO</sub> + 0.3 | V | | | | | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | 0.7 | V | | | | | | I <sub>I</sub> | Input pin leakage current | V <sub>IN</sub> = 0 V or 3.3 V | -10 | 10 | μΑ | | | | | | V <sub>OH</sub> | High-level output | $I_{OH} = -0.1 \text{ mA } (1)$ | 2.1 | | V | | | | | | | voltage | $I_{OH} = -1 \text{ mA } (1)$ | 2.0 | | V | | | | | | | | $I_{OH} = -2 \text{ mA } (1)$ | 1.7 | | V | | | | | | V <sub>OL</sub> | Low-level output | I <sub>OL</sub> = 0.1 mA (2) | | 0.2 | V | | | | | | | voltage | I <sub>OL</sub> = 1 mA (2) | | 0.4 | V | | | | | | | | I <sub>OL</sub> = 2 mA (2) | | 0.7 | V | | | | | | Table 36. CT | Table 36. CTT I/O Specifications | | | | | | | | | | | |---------------------------------------|------------------------------------------------------|--------------------------------------------|------------------------|---------|------------------------|-------|--|--|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | | | | | | V <sub>CCIO</sub> | I/O supply voltage | | 3.0 | 3.3 | 3.6 | V | | | | | | | V <sub>TT</sub> /V <sub>REF</sub> (3) | Termination and reference voltage | | 1.35 | 1.5 | 1.65 | V | | | | | | | V <sub>IH</sub> | High-level input voltage | | V <sub>REF</sub> + 0.2 | | | V | | | | | | | V <sub>IL</sub> | Low-level input voltage | | | | V <sub>REF</sub> – 0.2 | V | | | | | | | I <sub>1</sub> | Input pin leakage current | 0 < V <sub>IN</sub> < V <sub>CCIO</sub> | -10 | | 10 | μΑ | | | | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -8 \text{ mA } (1)$ | V <sub>REF</sub> + 0.4 | | | V | | | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 8 mA (2) | | | V <sub>REF</sub> – 0.4 | V | | | | | | | Io | Output leakage<br>current (when output<br>is high Z) | GND ≤ V <sub>OUT</sub> ≤ V <sub>CCIO</sub> | -10 | | 10 | μΑ | | | | | | #### Notes to tables: - The I<sub>OH</sub> parameter refers to high-level output current. The I<sub>OL</sub> parameter refers to low-level output current. This parameter applies to open-drain pins as well as output pins. (3) V<sub>REF</sub> specifies center point of switching range. Figure 32 shows the output drive characteristics of APEX 20KC devices. | Symbol | -7 Spee | -7 Speed Grade | | -8 Speed Grade (2) | | -9 Speed Grade (2) | | |--------------------|---------|----------------|-----|--------------------|-----|--------------------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 2.0 | | | | | | ns | | $t_{CL}$ | 2.0 | | | | | | ns | | t <sub>CLRP</sub> | 0.2 | | | | | | ns | | t <sub>PREP</sub> | 0.2 | | | | | | ns | | t <sub>ESBCH</sub> | 2.0 | | | | | | ns | | t <sub>ESBCL</sub> | 2.0 | | | | | | ns | | t <sub>ESBWP</sub> | 1.0 | | | | | | ns | | t <sub>ESBRP</sub> | 0.8 | | | | | | ns | | Table 59. EP201 | Table 59. EP20K400C External Timing Parameters | | | | | | | | | | | | |----------------------|------------------------------------------------|-----|--------------------|-----|--------------------|-----|------|--|--|--|--|--| | Symbol | -7 Speed Grade | | -8 Speed Grade (2) | | -9 Speed Grade (2) | | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | | t <sub>INSU</sub> | 2.1 | | | | | | ns | | | | | | | t <sub>INH</sub> | 0.0 | | | | | | ns | | | | | | | t <sub>оитсо</sub> | 2.0 | 5.0 | | | | | ns | | | | | | | t <sub>INSUPLL</sub> | 3.2 | | | | | | ns | | | | | | | t <sub>INHPLL</sub> | 0.0 | | | | | | ns | | | | | | | †OUTCOPLL | 0.5 | 2.1 | | | | | ns | | | | | | | Table 62. EP20K600C f <sub>MAX</sub> ESB Timing Parameters Note (1) | | | | | | | | |---------------------------------------------------------------------|----------------|-----|--------------------|-----|--------------------|-----|------| | Symbol | -7 Speed Grade | | -8 Speed Grade (2) | | -9 Speed Grade (2) | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.4 | | | | | ns | | t <sub>ESBSRC</sub> | | 2.5 | | | | | ns | | t <sub>ESBAWC</sub> | | 3.1 | | | | | ns | | t <sub>ESBSWC</sub> | | 3.0 | | | | | ns | | t <sub>ESBWASU</sub> | 0.5 | | | | | | ns | | t <sub>ESBWAH</sub> | 0.5 | | | | | | ns | | t <sub>ESBWDSU</sub> | 0.6 | | | | | | ns | | t <sub>ESBWDH</sub> | 0.5 | | | | | | ns | | t <sub>ESBRASU</sub> | 1.4 | | | | | | ns | | t <sub>ESBRAH</sub> | 0.0 | | | | | | ns | | t <sub>ESBWESU</sub> | 2.3 | | | | | | ns | | t <sub>ESBDATASU</sub> | 0.0 | | | | | | ns | | t <sub>ESBWADDRSU</sub> | 0.2 | | | | | | ns | | t <sub>ESBRADDRSU</sub> | 0.2 | | | | | | ns | | t <sub>ESBDATACO1</sub> | | 1.0 | | | | | ns | | t <sub>ESBDATACO2</sub> | | 2.3 | | | | | ns | | t <sub>ESBDD</sub> | | 2.7 | | | | | ns | | t <sub>PD</sub> | | 1.6 | | | | | ns | | t <sub>PTERMSU</sub> | 1.0 | | | | | | ns | | t <sub>PTERMCO</sub> | | 1.0 | | | | | ns | | Table 63. EP20K600C f <sub>MAX</sub> Routing Delays Note (1) | | | | | | | | | |--------------------------------------------------------------|----------------|-----|--------------------|-----|--------------------|-----|------|--| | Symbol | -7 Speed Grade | | -8 Speed Grade (2) | | -9 Speed Grade (2) | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>F1-4</sub> | 0.2 | | | | | | ns | | | t <sub>F5-20</sub> | 0.9 | | | | | | ns | | | t <sub>F20+</sub> | 2.2 | | | | | | ns | | | Table 78. EP20K1500C External Bidirectional Timing Parameters | | | | | | | | | |---------------------------------------------------------------|----------------|-----|--------------------|-----|--------------------|-----|------|--| | Symbol | -7 Speed Grade | | -8 Speed Grade (2) | | -9 Speed Grade (2) | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSUBIDIR</sub> | 2.6 | | | | | | ns | | | t <sub>INHBIDIR</sub> | 0.0 | | | | | | ns | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 5.0 | | | | | ns | | | t <sub>XZBIDIR</sub> | | 7.1 | | | | | ns | | | t <sub>ZXBIDIR</sub> | | 7.1 | | | | | ns | | | t <sub>INSUBIDIRPLL</sub> | 3.9 | | | | | | ns | | | t <sub>INHBIDIRPLL</sub> | 0.0 | | | | | | ns | | | t <sub>OUTCOBIDIRPLL</sub> | 0.5 | 2.1 | | | | | ns | | | t <sub>XZBIDIRPLL</sub> | | 4.2 | | | | | ns | | | t <sub>ZXBIDIRPLL</sub> | | 4.2 | | | | | ns | | #### Notes to tables: - (1) Timing information is preliminary. Final timing information will be released in a future version of this data sheet.(2) Timing information for these devices will be released in a future version of this data sheet. Tables 79 and 80 show selectable I/O standard input and output delays for APEX 20KC devices. If you select an I/O standard input or output delay other than LVCMOS, add the delay for the selected speed grade to the LVCMOS value. # Power Consumption To estimate device power consumption, use the interactive power estimator on the Altera web site at http://www.altera.com. # Configuration & Operation The APEX 20KC architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes. # **Operating Modes** The APEX architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*. Before and during device configuration, all I/O pins are pulled to V<sub>CCIO</sub> by a built-in weak pull-up resistor. SRAM configuration elements allow APEX 20KC devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming user-mode operation. In-field upgrades can be performed by distributing new configuration files. #### **Configuration Schemes** The configuration data for an APEX 20KC device can be loaded with one of five configuration schemes (see Table 81), chosen on the basis of the target application. An EPC16, EPC2, or EPC1 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of an APEX 20KC device. When a configuration device is used, the system can configure automatically at system power-up. 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2001 Altera Corporation. All rights reserved. AMPP, Altera, APEX 20K, APEX 20KC, APEX 20KE, ByteBlasterMV, ClockBoost, ClockLock, ClockShift, FastRow, FastTrack, FineLine BGA, MasterBlaster, MegaCore, MegaLAB, MultiCore, MultiVolt, NativeLink, Quartus, Quartus II, SignalTap, True-LVDS, Turbo Bit, and specific device designations are trademarks and/or service marks of Altera Corporation in the United States and other countries. Altera acknowledges the trademarks of other organizations for their respective products or services mentioned in this document. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.