Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 416 | | Number of Logic Elements/Cells | 4160 | | Total RAM Bits | 53248 | | Number of I/O | 159 | | Number of Gates | 263000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k100cq208c8es | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 3. LAB Structure Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions. Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs. If both the rising and falling edges of a clock are used in a LAB, both LAB-wide clock signals are used. The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit. Dedicated Clocks Global Signals Local Interconnect Local Interconnect Local Interconnect Interconnect LABCLR1 (1) **SYNCLOAD** LABCLKENA1 or LABCLKENA2 SYNCCLR LABCLK1 LABCLR2 (1) or LABCLK2 (2) Figure 4. LAB Control Signal Generation ### Notes: - The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the LAB. - (2) The SYNCCLR signal can be generated by the local interconnect or global signals. ### **Logic Element** The LE, the smallest unit of logic in the APEX 20KC architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack interconnect routing structures. See Figure 5. Figure 10. FastTrack Connection to Local Interconnect ESBs can implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable (WE) signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the WE signal. In contrast, the ESB's synchronous RAM generates its own WE signal and is self-timed with respect to the global clock. Circuits using the ESB's self-timed RAM must only meet the setup and hold time specifications of the global clock. ESB inputs are driven by the adjacent local interconnect, which in turn can be driven by the FastTrack or MegaLAB interconnect. Because the ESB can be driven by the local interconnect, an adjacent LE can drive it directly for fast memory access. ESB outputs drive the FastTrack and MegaLAB interconnects. In addition, ten ESB outputs, nine of which are unique output lines, drive the local interconnect for fast connection to adjacent LEs or for fast feedback product-term logic. When implementing memory, each ESB can be configured in any of the following sizes: $128 \times 16$ , $256 \times 8$ , $512 \times 4$ , $1,024 \times 2$ , or $2,048 \times 1$ . By combining multiple ESBs, the Quartus II software implements larger memory blocks automatically. For example, two $128 \times 16$ RAM blocks can be combined to form a $128 \times 32$ RAM block, and two $512 \times 4$ RAM blocks can be combined to form a $512 \times 8$ RAM block. Memory performance does not degrade for memory blocks up to 2,048 words deep. Each ESB can implement a 2,048-word-deep memory; the ESBs are used in parallel, eliminating the need for any external control logic and its associated delays. To create a high-speed memory block that is more than 2,048 words deep, ESBs drive tri-state lines. Each tri-state line connects all ESBs in a column of MegaLAB structures, and drives the MegaLAB interconnect and row and column FastTrack interconnect throughout the column. Each ESB incorporates a programmable decoder to activate the tri-state driver appropriately. For instance, to implement 8,192-word-deep memory, four ESBs are used. Eleven address lines drive the ESB memory, and two more drive the tri-state decoder. Depending on which 2,048-word memory page is selected, the appropriate ESB driver is turned on, driving the output to the tri-state line. The Quartus II software automatically combines ESBs with tri-state lines to form deeper memory blocks. The internal tri-state control logic is designed to avoid internal contention and floating lines. See Figure 18. ### Read/Write Clock Mode The read/write clock mode contains two clocks. One clock controls all registers associated with writing: data input, WE, and write address. The other clock controls all registers associated with reading: read enable (RE), read address, and data output. The ESB also supports clock enable and asynchronous clear signals; these signals also control the read and write registers independently. Read/write clock mode is commonly used for applications where reads and writes occur at different system frequencies. Figure 20 shows the ESB in read/write clock mode. Dedicated Inputs & Global Signals **Dedicated Clocks** RAM/ROM 128 × 16 256 × 8 512 × 4 $1.024 \times 2$ 2,048 × 1 To MegaLAB, FNA FastTrack & Data Out Local ENA Interconnect rdaddress[] Read Address Write Address wraddress[] Ь FNA rden Read Enable ENA wren Write Enable outclocken D Q Write ENA Pulse inclock Generato outclock Figure 20. ESB in Read/Write Clock Mode Note (1) ### Note: (1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. Open-drain output pins on APEX 20KC devices (with a series resistor and a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{IH}$ of 3.5 V. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{OL}$ current specification should be considered when selecting a pull-up resistor. # ClockLock & ClockBoost Features APEX 20KC devices support the ClockLock and ClockBoost clock management features, which are implemented with PLLs. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost circuitry allows the designer to distribute a low-speed clock and multiply that clock on-device. APEX 20KC devices include a high-speed clock tree; unlike ASICs, the user does not have to design and optimize the clock tree. The ClockLock and ClockBoost features work in conjunction with the APEX 20KC device's high-speed clock to provide significant improvements in system performance and bandwidth. APEX 20KC devices in -7 and -8 speed grades include the ClockLock feature. The ClockLock and ClockBoost features in APEX 20KC devices are enabled through the Quartus II software. External devices are not required to use these features. ### **APEX 20KC ClockLock Feature** APEX 20KC devices include up to four PLLs, which can be used independently. Two PLLs are designed for either general-purpose use or LVDS use (on devices that support LVDS I/O pins). The remaining two PLLs are designed for general-purpose use. The EP20K100C and EP20K200C devices have two PLLs; the EP20K400C and larger devices have four PLLs. The following sections describe some of the features offered by the APEX 20KC PLLs. ### External PLL Feedback The ClockLock circuit's output can be driven off-chip to clock other devices in the system; further, the feedback loop of the PLL can be routed off-chip. This feature allows the designer to exercise fine control over the I/O interface between the APEX 20KC device and another high-speed device, such as SDRAM. ## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All APEX 20KC devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20KC devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20KC devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20KC devices support the JTAG instructions shown in Table 13. | Table 13. APEX 20KC JTAG Instructions | | | | | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | JTAG Instruction | Description | | | | | SAMPLE/PRELOAD | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. | | | | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | | | | BYPASS | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation. | | | | | USERCODE | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. | | | | | IDCODE | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO. | | | | | ICR Instructions | Used when configuring an APEX 20KC device via the JTAG port with a MasterBlaster <sup>TM</sup> or ByteBlasterMV <sup>TM</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor. | | | | | SignalTap<br>Instructions | Monitors internal device operation with the SignalTap embedded logic analyzer. | | | | | Table 18. APEX 20KC Device Recommended Operating Conditions | | | | | | | |-------------------------------------------------------------|-----------------------------------------------------|--------------------|------------------|-------------------|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 1.71<br>(1.71) | 1.89<br>(1.89) | V | | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00<br>(3.00) | 3.60<br>(3.60) | V | | | | Supply voltage for output buffers, 2.5-V operation | (3), (4) | 2.375<br>(2.375) | 2.625<br>(2.625) | V | | | V <sub>I</sub> | Input voltage | (2), (5) | -0.5 | 4.1 | V | | | ٧o | Output voltage | | 0 | V <sub>CCIO</sub> | ٧ | | | TJ | Junction temperature | For commercial use | 0 | 85 | °C | | | | | For industrial use | -40 | 100 | °C | | | t <sub>R</sub> | Input rise time (10% to 90%) | | | 40 | ns | | | t <sub>F</sub> | Input fall time (90% to 10%) | | | 40 | ns | | | Table 19. APEX 20KC Device DC Operating Conditions Notes (6), (7) | | | | | | | |----------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | I <sub>1</sub> | Input pin leakage current (8) | V <sub>I</sub> = 4.1 to -0.5 V | -10 | | 10 | μА | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current (8) | $V_{O} = 4.1 \text{ to } -0.5 \text{ V}$ | -10 | | 10 | μА | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down<br>mode) | V <sub>I</sub> = ground, no load,<br>no toggling inputs,<br>-7 speed grade | | 10 | | mA | | | | V <sub>I</sub> = ground, no load,<br>no toggling inputs,<br>-8, -9 speed grades | | 5 | | mA | | R <sub>CONF</sub> | Value of I/O pin pull-up | V <sub>CCIO</sub> = 3.0 V (9) | 20 | | 50 | kΩ | | resistor before and during | V <sub>CCIO</sub> = 2.375 V (9) | 30 | | 80 | kΩ | | | | configuration | V <sub>CCIO</sub> = 1.71 V (9) | 60 | | 150 | kΩ | DC Operating Specifications on APEX 20KC I/O standards are listed in Tables 21 to 36. | Table 24. 1.8-V I/O Specifications | | | | | | | |------------------------------------|---------------------------|--------------------------------|--------------------------|--------------------------|-------|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Units | | | V <sub>CCIO</sub> | Output supply voltage | | 1.7 | 1.9 | V | | | V <sub>IH</sub> | High-level input voltage | | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | V | | | V <sub>IL</sub> | Low-level input voltage | | | 0.35 × V <sub>CCIO</sub> | V | | | I <sub>I</sub> | Input pin leakage current | V <sub>IN</sub> = 0 V or 3.3 V | -10 | 10 | μΑ | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -2 \text{ mA } (1)$ | V <sub>CCIO</sub> - 0.45 | | V | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 mA (2) | | 0.45 | V | | | Table 25. 3.3-V PCI Specifications | | | | | | | | |------------------------------------|---------------------------|-----------------------------------------|-------------------------|---------|-------------------------|-------|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | | V <sub>CCIO</sub> | I/O supply voltage | | 3.0 | 3.3 | 3.6 | V | | | V <sub>IH</sub> | High-level input voltage | | 0.5 × V <sub>CCIO</sub> | | V <sub>CCIO</sub> + 0.5 | V | | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | | 0.3 × V <sub>CCIO</sub> | V | | | I <sub>1</sub> | Input pin leakage current | 0 < V <sub>IN</sub> < V <sub>CCIO</sub> | -10 | | 10 | μΑ | | | V <sub>OH</sub> | High-level output voltage | I <sub>OUT</sub> = -500 μA | 0.9 × V <sub>CCIO</sub> | | | V | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OUT</sub> = 1,500 μA | | | 0.1 × V <sub>CCIO</sub> | V | | | Table 30. SSTL-2 Class II Specifications | | | | | | | |------------------------------------------|---------------------------|--------------------------------|-------------------------|------------------|-------------------------|-------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | V <sub>CCIO</sub> | I/O supply voltage | | 2.375 | 2.5 | 2.625 | V | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | V | | $V_{REF}$ | Reference voltage | | 1.15 | 1.25 | 1.35 | V | | V <sub>IH</sub> | High-level input voltage | | V <sub>REF</sub> + 0.18 | | V <sub>CCIO</sub> + 0.3 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.18 | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -15.2 mA (1) | V <sub>TT</sub> + 0.76 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 15.2 mA (2) | | | V <sub>TT</sub> – 0.76 | V | | Table 31. SS | Table 31. SSTL-3 Class I Specifications | | | | | | | |-------------------|-----------------------------------------|-----------------------------|-------------------------|-----------|-------------------------|-------|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | | V <sub>CCIO</sub> | I/O supply voltage | | 3.0 | 3.3 | 3.6 | V | | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> – 0.05 | $V_{REF}$ | V <sub>REF</sub> + 0.05 | ٧ | | | $V_{REF}$ | Reference voltage | | 1.3 | 1.5 | 1.7 | V | | | V <sub>IH</sub> | High-level input voltage | | V <sub>REF</sub> + 0.2 | | V <sub>CCIO</sub> + 0.3 | V | | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.2 | V | | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -8 mA (1) | V <sub>TT</sub> + 0.6 | | | V | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 8 mA (2) | | | V <sub>TT</sub> – 0.6 | V | | Figure 33. $f_{MAX}$ Timing Model tESBDATACO2 tESBDD tPD tPTERMSU tPTERMCO Figure 33 shows the $f_{M\!A\!X}$ timing model for APEX 20KC devices. LE <sup>t</sup>su Routing Delay $^{t}_{H}$ <sup>t</sup> F1—4 <sup>t</sup>co <sup>t</sup> F5—20 <sup>t</sup> LUT t F20+ ESB <sup>t</sup>ESBARC ESBSRC <sup>t</sup>ESBAWC <sup>t</sup>ESBSWC <sup>t</sup>ESBWASU ESBWDSU <sup>t</sup>ESBSRASU <sup>t</sup>ESBWESU <sup>t</sup>ESBDATASU <sup>t</sup>ESBWADDRSU <sup>t</sup>.ESBRADDRSU <sup>t</sup>ESBDATACO1 Figure 34 shows the timing model for bidirectional I/O pin timing. | Table 38. APEX 20KC f <sub>MAX</sub> ESB Timing Parameters | | | | | |------------------------------------------------------------|----------------------------------------------------------------------|--|--|--| | Symbol | Parameter | | | | | t <sub>ESBARC</sub> | ESB asynchronous read cycle time | | | | | t <sub>ESBSRC</sub> | ESB synchronous read cycle time | | | | | t <sub>ESBAWC</sub> | ESB asynchronous write cycle time | | | | | t <sub>ESBSWC</sub> | ESB synchronous write cycle time | | | | | t <sub>ESBWASU</sub> | ESB write address setup time with respect to WE | | | | | t <sub>ESBWAH</sub> | ESB write address hold time with respect to WE | | | | | t <sub>ESBWDSU</sub> | ESB data setup time with respect to WE | | | | | t <sub>ESBWDH</sub> | ESB data hold time with respect to WE | | | | | t <sub>ESBRASU</sub> | ESB read address setup time with respect to RE | | | | | t <sub>ESBRAH</sub> | ESB read address hold time with respect to RE | | | | | t <sub>ESBWESU</sub> | ESB WE setup time before clock when using input register | | | | | t <sub>ESBDATASU</sub> | ESB data setup time before clock when using input register | | | | | t <sub>ESBWADDRSU</sub> | ESB write address setup time before clock when using input registers | | | | | t <sub>ESBRADDRSU</sub> | ESB read address setup time before clock when using input registers | | | | | t <sub>ESBDATACO1</sub> | ESB clock-to-output delay when using output registers | | | | | t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers | | | | | t <sub>ESBDD</sub> | ESB data-in to data-out delay for RAM mode | | | | | t <sub>PD</sub> | ESB macrocell input to non-registered output | | | | | t <sub>PTERMSU</sub> | ESB macrocell register setup time before clock | | | | | t <sub>PTERMCO</sub> | ESB macrocell register clock-to-output delay | | | | | Table 39. APEX 20KC f <sub>MAX</sub> Routing Delays | | | | | | | |-----------------------------------------------------|-----------------------------------------------------|--|--|--|--|--| | Symbol | Symbol Parameter | | | | | | | t <sub>F1-4</sub> | Fan-out delay estimate using local interconnect | | | | | | | t <sub>F5-20</sub> | Fan-out delay estimate using MegaLab interconnect | | | | | | | t <sub>F20+</sub> | Fan-out delay estimate using FastTrack interconnect | | | | | | | Table 40. APEX 20KC Minimum Pulse Width Timing Parameters | | | | | | |-----------------------------------------------------------|----------------------------------------|--|--|--|--| | Symbol Parameter | | | | | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | | | | $t_{CL}$ | Minimum clock low time from clock pin | | | | | | t <sub>CLRP</sub> | LE clear pulse width | | | | | | t <sub>PREP</sub> | LE preset pulse width | | | | | | t <sub>ESBCH</sub> | Clock high time | | | | | | t <sub>ESBCL</sub> | Clock low time | | | | | | t <sub>ESBWP</sub> | Write pulse width | | | | | | t <sub>ESBRP</sub> | Read pulse width | | | | | Tables 41 and 42 describe APEX 20KC external timing parameters. | Table 41. APEX 20KC External Timing Parameters Note (1) | | | | | |---------------------------------------------------------|---------------------------------------------------------------------------|------------|--|--| | Symbol Clock Parameter Condit | | | | | | t <sub>INSU</sub> | Setup time with global clock at IOE register | | | | | t <sub>INH</sub> | Hold time with global clock at IOE register | | | | | t <sub>оитсо</sub> | Clock-to-output delay with global clock at IOE output register C1 = 35 pF | | | | | t <sub>INSUPLL</sub> | Setup time with PLL clock at IOE input register | | | | | t <sub>INHPLL</sub> | Hold time with PLL clock at IOE input register | | | | | toutcopll | Clock-to-output delay with PLL clock at IOE output register | C1 = 35 pF | | | | Table 42. APEX 20KC External Bidirectional Timing Parameters Note (1) | | | | | | | | | |-----------------------------------------------------------------------|------------------------------------------------------------------------------------|------------|--|--|--|--|--|--| | Symbol | Parameter | Condition | | | | | | | | t <sub>INSUBIDIR</sub> | Setup time for bidirectional pins with global clock at LAB-adjacent input register | | | | | | | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at LAB-adjacent input register | | | | | | | | | <sup>t</sup> OUTCOBIDIR | Clock-to-output delay for bidirectional pins with global clock at IOE register | C1 = 35 pF | | | | | | | | t <sub>XZBIDIR</sub> | Synchronous output enable register to output buffer disable delay | C1 = 35 pF | | | | | | | | t <sub>ZXBIDIR</sub> | Synchronous output enable register to output buffer enable delay | C1 = 35 pF | | | | | | | | <sup>t</sup> INSUBIDIRPLL | Setup time for bidirectional pins with PLL clock at LAB-adjacent input register | | | | | | | | | t <sub>INHBIDIRPLL</sub> | Hold time for bidirectional pins with PLL clock at LAB-adjacent input register | | | | | | | | | †OUTCOBIDIRPLL | Clock-to-output delay for bidirectional pins with PLL clock at IOE register | C1 = 35 pF | | | | | | | | t <sub>XZBIDIRPLL</sub> | Synchronous output enable register to output buffer disable delay with PLL | C1 = 35 pF | | | | | | | | t <sub>ZXBIDIRPLL</sub> | Synchronous output enable register to output buffer enable delay with PLL | C1 = 35 pF | | | | | | | Note to tables: (1) These timing parameters are sample-tested only. | Table 50. EP20K200C f <sub>MAX</sub> ESB Timing Parameters Note (1) | | | | | | | | | | |---------------------------------------------------------------------|---------|---------|----------|------------------|----------|------------------|------|--|--| | Symbol | -7 Spee | d Grade | -8 Speed | <b>Grade</b> (2) | -9 Speed | <b>Grade</b> (2) | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>ESBARC</sub> | | 1.4 | | | | | ns | | | | t <sub>ESBSRC</sub> | | 2.5 | | | | | ns | | | | t <sub>ESBAWC</sub> | | 3.1 | | | | | ns | | | | t <sub>ESBSWC</sub> | | 3.0 | | | | | ns | | | | t <sub>ESBWASU</sub> | 0.5 | | | | | | ns | | | | t <sub>ESBWAH</sub> | 0.5 | | | | | | ns | | | | t <sub>ESBWDSU</sub> | 0.6 | | | | | | ns | | | | t <sub>ESBWDH</sub> | 0.5 | | | | | | ns | | | | t <sub>ESBRASU</sub> | 1.4 | | | | | | ns | | | | t <sub>ESBRAH</sub> | 0.0 | | | | | | ns | | | | t <sub>ESBWESU</sub> | 2.3 | | | | | | ns | | | | t <sub>ESBDATASU</sub> | 0.0 | | | | | | ns | | | | t <sub>ESBWADDRSU</sub> | 0.2 | | | | | | ns | | | | t <sub>ESBRADDRSU</sub> | 0.2 | | | | | | ns | | | | t <sub>ESBDATACO1</sub> | | 1.0 | | | | | ns | | | | t <sub>ESBDATACO2</sub> | | 2.3 | | | | | ns | | | | t <sub>ESBDD</sub> | | 2.7 | | | | | ns | | | | t <sub>PD</sub> | | 1.6 | | | | | ns | | | | t <sub>PTERMSU</sub> | 1.0 | | | | | | ns | | | | t <sub>PTERMCO</sub> | | 1.0 | | | | | ns | | | | Table 51. EP20K20 | OC f <sub>MAX</sub> Routi | ing Delays | Note (1) | | | | | |--------------------|---------------------------|------------|----------|-----------|----------|------|----| | Symbol | -7 Speed Grade | | -8 Speed | Grade (2) | -9 Speed | Unit | | | | Min | Max | Min | Max | Min | Max | | | t <sub>F1-4</sub> | 0.2 | | | | | | ns | | t <sub>F5-20</sub> | 0.9 | | | | | | ns | | t <sub>F20+</sub> | 1.0 | | | | | | ns | | Symbol | -7 Spee | d Grade | -8 Speed | 8 Speed Grade (2) -9 Speed Grade (2) | | | Unit | |--------------------|---------|---------|----------|--------------------------------------|-----|-----|------| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>CH</sub> | 2.2 | | | | | | ns | | $t_{CL}$ | 2.3 | | | | | | ns | | t <sub>CLRP</sub> | 0.2 | | | | | | ns | | t <sub>PREP</sub> | 0.2 | | | | | | ns | | t <sub>ESBCH</sub> | 2.3 | | | | | | ns | | t <sub>ESBCL</sub> | 2.3 | | | | | | ns | | t <sub>ESBWP</sub> | 1.1 | | | | | | ns | | t <sub>ESBRP</sub> | 0.9 | | | | | | ns | | Table 53. EP20K200C External Timing Parameters | | | | | | | | | | | | |------------------------------------------------|-----------------------|-----|----------|-----------|----------|------|----|--|--|--|--| | Symbol | Symbol -7 Speed Grade | | -8 Speed | Grade (2) | -9 Speed | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>INSU</sub> | 2.0 | | | | | | ns | | | | | | t <sub>INH</sub> | 0.0 | | | | | | ns | | | | | | tоитсо | 2.0 | 5.0 | | | | | ns | | | | | | t <sub>INSUPLL</sub> | 3.3 | | | | | | ns | | | | | | t <sub>INHPLL</sub> | 0.0 | | | | | | ns | | | | | | †OUTCOPLL | 0.5 | 2.1 | | | | | ns | | | | | | Table 62. EP20K600C f <sub>MAX</sub> ESB Timing Parameters Note (1) | | | | | | | | | | |-----------------------------------------------------------------------|----------------|-----|----------|-----------|--------------------|-----|------|--|--| | Symbol | -7 Speed Grade | | -8 Speed | Grade (2) | -9 Speed Grade (2) | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>ESBARC</sub> | | 1.4 | | | | | ns | | | | t <sub>ESBSRC</sub> | | 2.5 | | | | | ns | | | | t <sub>ESBAWC</sub> | | 3.1 | | | | | ns | | | | t <sub>ESBSWC</sub> | | 3.0 | | | | | ns | | | | t <sub>ESBWASU</sub> | 0.5 | | | | | | ns | | | | t <sub>ESBWAH</sub> | 0.5 | | | | | | ns | | | | t <sub>ESBWDSU</sub> | 0.6 | | | | | | ns | | | | t <sub>ESBWDH</sub> | 0.5 | | | | | | ns | | | | t <sub>ESBRASU</sub> | 1.4 | | | | | | ns | | | | t <sub>ESBRAH</sub> | 0.0 | | | | | | ns | | | | t <sub>ESBWESU</sub> | 2.3 | | | | | | ns | | | | t <sub>ESBDATASU</sub> | 0.0 | | | | | | ns | | | | t <sub>ESBWADDRSU</sub> | 0.2 | | | | | | ns | | | | t <sub>ESBRADDRSU</sub> | 0.2 | | | | | | ns | | | | t <sub>ESBDATACO1</sub> | | 1.0 | | | | | ns | | | | t <sub>ESBDATACO2</sub> | | 2.3 | | | | | ns | | | | t <sub>ESBDD</sub> | | 2.7 | | | | | ns | | | | $t_{PD}$ | | 1.6 | | | | | ns | | | | t <sub>PTERMSU</sub> | 1.0 | | | | | | ns | | | | t <sub>PTERMCO</sub> | | 1.0 | | | | | ns | | | | Table 63. EP20K600C f <sub>MAX</sub> Routing Delays Note (1) | | | | | | | | | | | |--------------------------------------------------------------|---------|---------|----------|-----------|----------|-----------|------|--|--|--| | Symbol | -7 Spee | d Grade | -8 Speed | Grade (2) | -9 Speed | Grade (2) | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>F1-4</sub> | 0.2 | | | | | | ns | | | | | t <sub>F5-20</sub> | 0.9 | | | | | | ns | | | | | t <sub>F20+</sub> | 2.2 | | | | | | ns | | | | | Table 66. EP20K600C External Bidirectional Timing Parameters | | | | | | | | | | | |--------------------------------------------------------------|--------|----------|----------|-----------|----------|-----------|------|--|--|--| | Symbol | -7 Spe | ed Grade | -8 Speed | Grade (2) | -9 Speed | Grade (2) | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>INSUBIDIR</sub> | 2.4 | | | | | | ns | | | | | t <sub>INHBIDIR</sub> | 0.0 | | | | | | ns | | | | | toutcobidir | 2.0 | 5.0 | | | | | ns | | | | | t <sub>XZBIDIR</sub> | | 7.1 | | | | | ns | | | | | t <sub>ZXBIDIR</sub> | | 7.1 | | | | | ns | | | | | t <sub>INSUBIDIRPLL</sub> | 3.9 | | | | | | ns | | | | | t <sub>INHBIDIRPLL</sub> | 0.0 | | | | | | ns | | | | | t <sub>OUTCOBIDIRPLL</sub> | 0.5 | 2.1 | | | | | ns | | | | | t <sub>XZBIDIRPLL</sub> | | 4.2 | | | | | ns | | | | | tzxbidirpll | | 4.2 | | | | | ns | | | | | Table 67. EP20K1000C f <sub>MAX</sub> LE Timing Parameters Note (1) | | | | | | | | | | | |---------------------------------------------------------------------|---------|---------|----------|-----------|----------|------|----|--|--|--| | Symbol | -7 Spee | d Grade | -8 Speed | Grade (2) | -9 Speed | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | $t_{SU}$ | 0.3 | | | | | | ns | | | | | $t_H$ | 0.3 | | | | | | ns | | | | | $t_{CO}$ | | 0.3 | | | | | ns | | | | | t <sub>LUT</sub> | | 0.6 | | | | | ns | | | | | Table 74. EP20K1500C f <sub>MAX</sub> ESB Timing Parameters Note (1) | | | | | | | | | | |----------------------------------------------------------------------|----------------|-----|----------|-----------|--------------------|-----|------|--|--| | Symbol | -7 Speed Grade | | -8 Speed | Grade (2) | -9 Speed Grade (2) | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>ESBARC</sub> | | 1.3 | | | | | ns | | | | t <sub>ESBSRC</sub> | | 2.3 | | | | | ns | | | | t <sub>ESBAWC</sub> | | 2.9 | | | | | ns | | | | t <sub>ESBSWC</sub> | | 2.7 | | | | | ns | | | | t <sub>ESBWASU</sub> | 0.4 | | | | | | ns | | | | t <sub>ESBWAH</sub> | 0.4 | | | | | | ns | | | | t <sub>ESBWDSU</sub> | 0.6 | | | | | | ns | | | | t <sub>ESBWDH</sub> | 0.4 | | | | | | ns | | | | t <sub>ESBRASU</sub> | 1.3 | | | | | | ns | | | | t <sub>ESBRAH</sub> | 0.0 | | | | | | ns | | | | t <sub>ESBWESU</sub> | 2.0 | | | | | | ns | | | | t <sub>ESBDATASU</sub> | 0.0 | | | | | | ns | | | | t <sub>ESBWADDRSU</sub> | 0.1 | | | | | | ns | | | | t <sub>ESBRADDRSU</sub> | 0.1 | | | | | | ns | | | | t <sub>ESBDATACO1</sub> | | 1.0 | | | | | ns | | | | t <sub>ESBDATACO2</sub> | | 2.0 | | | | | ns | | | | t <sub>ESBDD</sub> | | 2.4 | | | | | ns | | | | $t_{PD}$ | | 1.4 | | | | | ns | | | | t <sub>PTERMSU</sub> | 0.9 | | | | | | ns | | | | t <sub>PTERMCO</sub> | | 1.0 | | | | | ns | | | | Table 75. EP20K15 | OOC f <sub>MAX</sub> Rou | ting Delays | Note (1) | | | | | |--------------------|--------------------------|-------------|----------|-----------|----------|------|----| | Symbol | -7 Speed Grade | | -8 Speed | Grade (2) | -9 Speed | Unit | | | | Min | Max | Min | Max | Min | Max | | | t <sub>F1-4</sub> | 0.2 | | | | | | ns | | t <sub>F5-20</sub> | 1.4 | | | | | | ns | | t <sub>F20+</sub> | 2.8 | | | | | | ns | 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2001 Altera Corporation. All rights reserved. AMPP, Altera, APEX 20K, APEX 20KC, APEX 20KE, ByteBlasterMV, ClockBoost, ClockLock, ClockShift, FastRow, FastTrack, FineLine BGA, MasterBlaster, MegaCore, MegaLAB, MultiCore, MultiVolt, NativeLink, Quartus, Quartus II, SignalTap, True-LVDS, Turbo Bit, and specific device designations are trademarks and/or service marks of Altera Corporation in the United States and other countries. Altera acknowledges the trademarks of other organizations for their respective products or services mentioned in this document. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.