



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 36                                                                       |
| Program Memory Size        | 14KB (8K x 14)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 363 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                              |
| Data Converters            | A/D 14x8b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-TQFP                                                                  |
| Supplier Device Package    | 44-TQFP (10x10)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f707-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.1 MCLR

The PIC16(L)F707 has a noise filter in the MCLR Reset path. The filter will detect and ignore small pulses.

It should be noted that a Reset does not drive the  $\overline{\text{MCLR}}$  pin low.

Voltages applied to the pin that exceed its specification can result in both MCLR Resets and excessive current beyond the device specification during the ESD event. For this reason, Microchip recommends that the MCLR pin no longer be tied directly to VDD. The use of an RC network, as shown in Figure 3-2, is suggested.

An internal  $\overline{\text{MCLR}}$  option is enabled by clearing the MCLRE bit in the Configuration Word register. When MCLRE = 0, the Reset signal to the chip is generated internally. When the MCLRE = 1, the RE3/MCLR pin becomes an external Reset input. In this mode, the RE3/MCLR pin has a weak pull-up to VDD. In-Circuit Serial Programming is not affected by selecting the internal MCLR option.





# 3.2 Power-on Reset (POR)

The on-chip POR circuit holds the chip in Reset until VDD has reached a high enough level for proper operation. A maximum rise time for VDD is required. See **Section 25.0 "Electrical Specifications"** for details. If the BOR is enabled, the maximum rise time specification does not apply. The BOR circuitry will keep the device in Reset until VDD reaches VBOR (see **Section 3.5** "**Brown-Out Reset (BOR)**").

When the device starts normal operation (exits the Reset condition), device operating parameters (i.e., voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met.

For additional information, refer to Application Note AN607, *Power-up Trouble Shooting* (DS00607).

# 3.3 Power-up Timer (PWRT)

The Power-up Timer provides a fixed 64 ms (nominal) time-out on power-up only, from POR or Brown-out Reset. The Power-up Timer operates from the WDT oscillator. For more information, see **Section 7.3** "Internal Clock Modes". The chip is kept in Reset as long as PWRT is active. The PWRT delay allows the VDD to rise to an acceptable level. A Configuration bit, PWRTE, can disable (if set) or enable (if cleared or programmed) the Power-up Timer. The Power-up Timer should be enabled when Brown-out Reset is enabled, although it is not required.

The Power-up Timer delay will vary from chip-to-chip and vary due to:

- VDD variation
- Temperature variation
- · Process variation

See DC parameters for details (Section 25.0 "Electrical Specifications").

Note: The Power-up Timer is enabled by the PWRTE bit in the Configuration Word 1.

# 3.4 Watchdog Timer (WDT)

The WDT has the following features:

- Shares an 8-bit prescaler with Timer0
- Time-out period is from 17 ms to 2.2 seconds, nominal
- Enabled by a Configuration bit

WDT is cleared under certain conditions described in Table 3-3.

# 3.4.1 WDT OSCILLATOR

The WDT derives its time base from 31 kHz internal oscillator.

Note: When the Oscillator Start-up Timer (OST) is invoked, the WDT is held in Reset, because the WDT Ripple Counter is used by the OST to perform the oscillator delay count. When the OST count has expired, the WDT will begin counting (if enabled).

## 3.4.2 WDT CONTROL

The WDTE bit is located in the Configuration Word Register 1. When set, the WDT runs continuously.

The PSA and PS<2:0> bits of the OPTION register control the WDT period. See **Section 12.0 "Timer0 Module"** for more information.





# TABLE 3-3: WDT STATUS

| Conditions                                        | WDT                          |
|---------------------------------------------------|------------------------------|
| WDTE = 0                                          | Cleared                      |
| CLRWDT Command                                    |                              |
| Exit Sleep + System Clock = EXTRC, INTOSC, EXTCLK |                              |
| Exit Sleep + System Clock = XT, HS, LP            | Cleared until the end of OST |

| Register | Address | Power-on Reset/<br>Brown-out Reset <sup>(1)</sup> | MCLR Reset/<br>WDT Reset | Wake-up from Sleep through<br>Interrupt/Time-out |
|----------|---------|---------------------------------------------------|--------------------------|--------------------------------------------------|
| TBCON    | 111h    | 0-00 0000                                         | 0-00 0000                | u-uu uuuu                                        |
| TMRB     | 112h    | 0000 0000                                         | 0000 0000                | uuuu uuuu                                        |
| DACCON0  | 113h    | 000- 00                                           | 000- 00                  | uuu- uu                                          |
| DACCON1  | 114h    | 0 0000                                            | 0 0000                   | u uuuu                                           |
| ANSELA   | 185h    | 1111 1111                                         | 1111 1111                | uuuu uuuu                                        |
| ANSELB   | 186h    | 1111 1111                                         | 1111 1111                | uuuu uuuu                                        |
| ANSELC   | 187h    | 1111 1111                                         | 1111 1111                | uuuu uuuu                                        |
| ANSELD   | 188h    | 1111 1111                                         | 1111 1111                | uuuu uuuu                                        |
| ANSELE   | 189h    | 111                                               | 111                      | uuu                                              |
| PMCON1   | 18Ch    | 10                                                | 10                       | uu                                               |

### TABLE 3-5: INITIALIZATION CONDITION FOR REGISTERS (CONTINUED)

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition.

Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently.

- 2: One or more bits in INTCON and/or PIR1 and PIR2 will be affected (to cause wake-up).
- **3:** When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).
- 4: See Table 3-2 for Reset value for specific condition.
- **5:** If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u.

#### TABLE 3-6: SUMMARY OF REGISTERS ASSOCIATED WITH RESETS

| Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets <sup>(1)</sup> |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|----------------------|------------------------------------------------|
| STATUS | IRP   | RP1   | RP0   | TO    | PD    | Z     | DC    | С     | 0001 1xxx            | 000q quuu                                      |
| PCON   |       | _     | _     | _     | _     | _     | POR   | BOR   | dd                   | uu                                             |

Legend: u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition. Shaded cells are not used by Resets.

Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation.

x = Bit is unknown

| R/W-1                             | R/W-1   | R/W-1  | R/W-1                              | R/W-1  | R/W-1  | R/W-1  | R/W-1  |  |  |  |  |
|-----------------------------------|---------|--------|------------------------------------|--------|--------|--------|--------|--|--|--|--|
| TRISD7                            | TRISD6  | TRISD5 | TRISD4                             | TRISD3 | TRISD2 | TRISD1 | TRISD0 |  |  |  |  |
| bit 7 bit 0                       |         |        |                                    |        |        |        |        |  |  |  |  |
|                                   |         |        |                                    |        |        |        |        |  |  |  |  |
| Legend:                           | Legend: |        |                                    |        |        |        |        |  |  |  |  |
| R = Readable bit W = Writable bit |         |        | U = Unimplemented bit, read as '0' |        |        |        |        |  |  |  |  |

'0' = Bit is cleared

### REGISTER 6-14: TRISD: PORTD TRI-STATE REGISTER

bit 7-0

-n = Value at POR

TRISD<7:0>: PORTD Tri-State Control bits

1 = PORTD pin configured as an input (tri-stated)

0 = PORTD pin configured as an output

'1' = Bit is set

## REGISTER 6-15: ANSELD: PORTD ANALOG SELECT REGISTER

| R/W-1 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ANSD7 | ANSD6 | ANSD5 | ANSD4 | ANSD3 | ANSD2 | ANSD1 | ANSD0 |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 **ANSD<7:0>**: Analog Select between Analog or Digital Function on Pins RD<7:0>, respectively

- 0 = Digital I/O. Pin is assigned to port or digital special function.
- 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.
- **Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

#### 6.5.2 PIN DESCRIPTIONS

Each PORTD pin is multiplexed with other functions. The pins and their combined functions are briefly described here. For specific information about individual functions such as the SSP, I<sup>2</sup>C or interrupts, refer to the appropriate section in this data sheet.

#### 6.5.2.1 RD0/CPSB5/T3G

These pins are configurable to function as one of the following:

- General purpose I/O
- Capacitive sensing input
- Timer3 Gate input

#### 6.5.2.2 RD1/CPSB6

These pins are configurable to function as one of the following:

- General purpose I/O
- Capacitive sensing input

# 6.5.2.3 RD2/CPSB7

These pins are configurable to function as one of the following:

- General purpose I/O
- · Capacitive sensing input

# 6.5.2.4 RD3/CPSA8

These pins are configurable to function as one of the following:

- General purpose I/O
- · Capacitive sensing input

#### 6.5.2.5 RD4/CPSA12

These pins are configurable to function as one of the following:

- General purpose I/O
- · Capacitive sensing input

# 7.2 Clock Source Modes

Clock source modes can be classified as external or internal.

- Internal clock source (INTOSC) is contained within the oscillator module and derived from a 500 kHz high precision oscillator. The oscillator module has eight selectable output frequencies, with a maximum internal frequency of 16 MHz.
- External clock modes rely on external circuitry for the clock source. Examples are: oscillator modules (EC mode), quartz crystal resonators or ceramic resonators (LP, XT and HS modes) and Resistor-Capacitor (RC) mode circuits.

The system clock can be selected between external or internal clock sources via the FOSC bits of the Configuration Word 1.

# 7.3 Internal Clock Modes

The oscillator module has eight output frequencies derived from a 500 kHz high precision oscillator. The IRCF bits of the OSCCON register select the postscaler applied to the clock source dividing the frequency by 1, 2, 4 or 8. Setting the PLLEN bit of the Configuration Word 1 locks the internal clock source to 16 MHz before the postscaler is selected by the IRCF bits. The PLLEN bit must be set or cleared at the time of programming; therefore, only the upper or low four clock source frequencies are selectable in software.

# 7.3.1 INTOSC AND INTOSCIO MODES

The INTOSC and INTOSCIO modes configure the internal oscillators as the system clock source when the device is programmed using the oscillator selection or the FOSC<2:0> bits in the CONFIG1 register. See **Section 8.0** "**Device Configuration**" for more information.

In INTOSC mode, OSC1/CLKIN is available for general purpose I/O. OSC2/CLKOUT outputs the selected internal oscillator frequency divided by 4. The CLKOUT signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements.

In INTOSCIO mode, OSC1/CLKIN and OSC2/ CLKOUT are available for general purpose I/O.

# 7.3.2 FREQUENCY SELECT BITS (IRCF)

The output of the 500 kHz INTOSC and 16 MHz INTOSC, with Phase-Locked Loop enabled, connect to a postscaler and multiplexer (see Figure 7-1). The Internal Oscillator Frequency Select bits (IRCF) of the OSCCON register select the frequency output of the internal oscillator. Depending upon the PLLEN bit, one of four frequencies of two frequency sets can be selected via software:

If PLLEN = 1, frequency selection is as follows:

- 16 MHz
- 8 MHz (default after Reset)
- 4 MHz
- 2 MHz

If PLLEN = 0, frequency selection is as follows:

- 500 kHz
- 250 kHz (default after Reset)
- 125 kHz
- 62.5 kHz

Note: Following any Reset, the IRCF<1:0> bits of the OSCCON register are set to '10' and the frequency selection is set to 8 MHz or 250 kHz. The user can modify the IRCF bits to select a different frequency.

There is no start-up delay before a new frequency selected in the IRCF bits takes effect. This is because the old and new frequencies are derived from INTOSC via the postscaler and multiplexer.

Start-up delay specifications are located in the Table 25-4 in Section 25.0 "Electrical Specifications".

# 13.8 Timer1/3 Operation During Sleep

Timer1/3 can only operate during Sleep when setup in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device:

- TMRxON bit of the TxCON register must be set
- TMRxIE bit of the PIEx register must be set
- · PEIE bit of the INTCON register must be set
- TxSYNC bit of the TxCON register must be set
- TMRxCS bits of the TxCON register must be configured
- T1OSCEN bit of the T1CON register must be configured
- TMRxGIE bit of the TxGCON register must be configured

The device will wake-up on an overflow and execute the next instructions. If the GIE bit of the INTCON register is set, the device will call the Interrupt Service Routine (0004h).

# 13.9 CCP Capture/Compare Time Base (Timer1 Only)

The CCP module uses the TMR1H:TMR1L register pair as the time base when operating in Capture or Compare mode.

In Capture mode, the value in the TMR1H:TMR1L register pair is copied into the CCPR1H:CCPR1L register pair on a configured event.

In Compare mode, an event is triggered when the value CCPR1H:CCPR1L register pair matches the value in the TMR1H:TMR1L register pair. This event can be a Special Event Trigger.

For more information, see Section 17.0 "Capture/ Compare/PWM (CCP) Module".

# 13.10 CCP Special Event Trigger (Timer1 only)

When the CCP is configured to trigger a special event, the trigger will clear the TMR1H:TMR1L register pair. This special event does not cause a Timer1 interrupt. The CCP module may still be configured to generate a CCP interrupt.

In this mode of operation, the CCPR1H:CCPR1L register pair becomes the period register for Timer1.

Timer1 should be synchronized to the FOSC/4 to utilize the Special Event Trigger. Asynchronous operation of Timer1 can cause a Special Event Trigger to be missed.

In the event that a write to TMR1H or TMR1L coincides with a Special Event Trigger from the CCP, the write will take precedence.

For more information, see Section 17.2.4 "Special Event Trigger".

# FIGURE 13-2: TIMER1/TIMER3 INCREMENTING EDGE



2: In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge of the clock.



| U-0              | U-0         | U-0               | U-0          | R/W-0/0        | R/W-0/0            | R/W-0/0           | R/W-0/0   |
|------------------|-------------|-------------------|--------------|----------------|--------------------|-------------------|-----------|
| —                | —           | —                 | _            | CPSxCH3        | CPSxCH2            | CPSxCH1           | CPSxCH0   |
| bit 7            |             |                   |              |                |                    |                   | bit 0     |
|                  |             |                   |              |                |                    |                   |           |
| Legend:          |             |                   |              |                |                    |                   |           |
| R = Readable     | bit         | W = Writable b    | it           | U = Unimplem   | nented bit, read a | as '0'            |           |
| u = bit is uncha | anged       | x = Bit is unkno  | own          | -n/n = Value a | t POR and BOR      | /Value at all oth | er Resets |
| '1' = Bit is set | Ū           | '0' = Bit is clea | red          |                |                    |                   |           |
|                  |             |                   |              |                |                    |                   |           |
| bit 7-4          | Unimplemen  | ted: Read as '0'  |              |                |                    |                   |           |
| bit 3-0          | CPSxCH<3:0  | >: Capacitive Se  | nsing Chann  | el Select bits |                    |                   |           |
|                  | If CPSxON = | 0:                | g e e        |                |                    |                   |           |
|                  | These bi    | ts are ignored. N | o channel is | selected.      |                    |                   |           |
|                  | If CPSxON = | 1:                |              |                |                    |                   |           |
|                  | 0000 =      | channel 0, (CPS   | Sx0)         |                |                    |                   |           |
|                  | 0001 =      | channel 1, (CPS   | Sx1)         |                |                    |                   |           |
|                  | 0010 =      | channel 2, (CPS   | Sx2)         |                |                    |                   |           |
|                  | 0011 =      | channel 3, (CPS   | Sx3)         |                |                    |                   |           |
|                  | 0100 =      | channel 4, (CPS   | Sx4)         |                |                    |                   |           |
|                  | 0101 =      | channel 5, (CPS   | Sx5)         |                |                    |                   |           |
|                  | 0110 =      | channel 6, (CPS   | Sx6)         |                |                    |                   |           |
|                  | 0111 =      | channel 7, (CPS   | Sx7)         |                |                    |                   |           |
|                  | 1000 =      | channel 8, (CPS   | Sx8)         |                |                    |                   |           |
|                  | 1001 =      | channel 9, (CPS   | Sx9)         |                |                    |                   |           |
|                  | 1010 =      | channel 10, (CF   | PSx10)       |                |                    |                   |           |
|                  | 1011 =      | channel 11, (CF   | 'Sx11)       |                |                    |                   |           |
|                  | 1100 =      | channel 12, (CF   | PSx12)       |                |                    |                   |           |
|                  | 1101 =      | channel 13, (CF   | PSx13)       |                |                    |                   |           |
|                  | 1110 =      | channel 14, (CF   | PSx14)       |                |                    |                   |           |
|                  | 1111 =      | channel 15, (CF   | PSx15)       |                |                    |                   |           |

# REGISTER 16-2: CPSxCON1: CAPACITIVE SENSING CONTROL REGISTER 1

| Name     | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3    | Bit 2    | Bit 1   | Bit 0   | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|----------|---------|---------|---------|---------|----------|----------|---------|---------|----------------------|---------------------------------|
| ANSELA   | ANSA7   | ANSA6   | ANSA5   | ANSA4   | ANSA3    | ANSA2    | ANSA1   | ANSA0   | 1111 1111            | 1111 1111                       |
| ANSELB   | ANSB7   | ANSB6   | ANSB5   | ANSB4   | ANSB3    | ANSB2    | ANSB1   | ANSB0   | 1111 1111            | 1111 1111                       |
| ANSELC   | ANSC7   | ANSC6   | ANSC5   | _       | _        | ANSC2    | ANSC1   | ANSC0   | 111111               | 111111                          |
| ANSELD   | ANSD7   | ANSD6   | ANSD5   | ANSD4   | ANSD3    | ANSD2    | ANSD1   | ANSD0   | 1111 1111            | 1111 1111                       |
| ANSELE   | _       | _       | _       | _       | _        | ANSE2    | ANSE1   | ANSE0   | 111                  | 111                             |
| CPSACON0 | CPSAON  | CPSARM  | _       | _       | CPSARNG1 | CPSARNG0 | CPSAOUT | TAXCS   | 00 0000              | 00 0000                         |
| CPSACON1 | _       | _       | _       | _       | CPSACH3  | CPSACH2  | CPSACH1 | CPSACH0 | 0000                 | 0000                            |
| CPSBCON0 | CPSBON  | CPSBRM  | _       | _       | CPSBRNG1 | CPSBRNG0 | CPSBOUT | TBXCS   | 00 0000              | 00 0000                         |
| CPSBCON1 | _       | _       | _       | —       | CPSBCH3  | CPSBCH2  | CPSBCH1 | CPSBCH0 | 0000                 | 0000                            |
| TACON    | TMRAON  | —       | TACS    | TASE    | TAPSA    | TAPS2    | TAPS1   | TAPS0   | 0-00 0000            | 0-00 0000                       |
| TBCON    | TMRBON  | —       | TBCS    | TBSE    | TBPSA    | TBPS2    | TBPS1   | TBPS0   | 0-00 0000            | 0-00 0000                       |
| T1CON    | TMR1CS1 | TMR1CS0 | T1CKPS1 | T1CKPS0 | T1OSCEN  | T1SYNC   | _       | TMR10N  | 0000 00-0            | 0000 00-0                       |
| T3CON    | TMR3CS1 | TMR3CS0 | T3CKPS1 | T3CKPS0 | —        | T3SYNC   | _       | TMR3ON  | 0000 -0-0            | 0000 -0-0                       |
| TRISA    | TRISA7  | TRISA6  | TRISA5  | TRISA4  | TRISA3   | TRISA2   | TRISA1  | TRISA0  | 1111 1111            | 1111 1111                       |
| TRISB    | TRISB7  | TRISB6  | TRISB5  | TRISB4  | TRISB3   | TRISB2   | TRISB1  | TRISB0  | 1111 1111            | 1111 1111                       |
| TRISC    | TRISC7  | TRISC6  | TRISC5  | TRISC4  | TRISC3   | TRISC2   | TRISC1  | TRISC0  | 1111 1111            | 1111 1111                       |
| TRISD    | TRISD7  | TRISD6  | TRISD5  | TRISD4  | TRISD3   | TRISD2   | TRISD1  | TRISD0  | 1111 1111            | 1111 1111                       |
| TRISE    | _       | —       | —       | —       | TRISE3   | TRISE2   | TRISE1  | TRISE0  | 1111                 | 1111                            |

# TABLE 16-4: SUMMARY OF REGISTERS ASSOCIATED WITH CAPACITIVE SENSING

Legend:

-- = Unimplemented locations, read as '0'. Shaded cells are not used by the capacitive sensing modules.

| U-0             | U-0                                                                                               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0             | R/W-0          |  |  |  |  |
|-----------------|---------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|------------------|-------------------|----------------|--|--|--|--|
| —               | —                                                                                                 | DCxB1             | DCxB0             | CCPxM3            | CCPxM2           | CCPxM1            | CCPxM0         |  |  |  |  |
| bit 7           | •                                                                                                 |                   |                   | -                 |                  | ·                 | bit 0          |  |  |  |  |
|                 |                                                                                                   |                   |                   |                   |                  |                   |                |  |  |  |  |
| Legend:         |                                                                                                   |                   |                   |                   |                  |                   |                |  |  |  |  |
| R = Readable    | bit                                                                                               | W = Writable      | bit               | U = Unimpler      | mented bit, rea  | d as '0'          |                |  |  |  |  |
| -n = Value at F | POR                                                                                               | '1' = Bit is set  |                   | '0' = Bit is cle  | ared             | x = Bit is unk    | nown           |  |  |  |  |
|                 |                                                                                                   |                   |                   |                   |                  |                   |                |  |  |  |  |
| bit 7-6         | Unimplemen                                                                                        | ted: Read as '    | 0'                |                   |                  |                   |                |  |  |  |  |
| bit 5-4         | DCxB<1:0>: PWM Duty Cycle Least Significant bits                                                  |                   |                   |                   |                  |                   |                |  |  |  |  |
|                 | Capture mode                                                                                      | <u>e</u> :        | -                 |                   |                  |                   |                |  |  |  |  |
|                 | Unused                                                                                            |                   |                   |                   |                  |                   |                |  |  |  |  |
|                 | Compare mode:                                                                                     |                   |                   |                   |                  |                   |                |  |  |  |  |
|                 | Unused                                                                                            |                   |                   |                   |                  |                   |                |  |  |  |  |
|                 | <u>PWM mode:</u>                                                                                  | a tha two I She   | of the PM/M of    | luty cycle. The   | eight MShs ar    | a found in CCP    | PvI            |  |  |  |  |
| hit 2 0         |                                                                                                   |                   |                   | itty cycle. The   | eight moos are   |                   | INAL.          |  |  |  |  |
| DII 3-0         | UCTXIVI<3:U>: UUT IVIOUE DELECT DITS                                                              |                   |                   |                   |                  |                   |                |  |  |  |  |
|                 | 0000 = Capt0001 = Unus                                                                            | sed (reserved)    |                   |                   | )                |                   |                |  |  |  |  |
|                 | 0010 = Compare mode, toggle output on match (CCPxIF bit of the PIRx register is set)              |                   |                   |                   |                  |                   |                |  |  |  |  |
|                 | 0011 = Unus                                                                                       | sed (reserved)    |                   |                   |                  |                   |                |  |  |  |  |
|                 | 0100 = Capture mode, every falling edge                                                           |                   |                   |                   |                  |                   |                |  |  |  |  |
|                 | 0101 = Capt                                                                                       | ure mode, eve     | ry 11sing eage    | lae               |                  |                   |                |  |  |  |  |
|                 | 0111 = Capture mode, every 4th rising edge                                                        |                   |                   |                   |                  |                   |                |  |  |  |  |
|                 | 1000 = Com                                                                                        | pare mode, set    | output on ma      | tch (CCPxIF bi    | t of the PIRx re | egister is set)   |                |  |  |  |  |
|                 | 1001 = Com                                                                                        | pare mode, cle    | ar output on m    | natch (CCPxIF     | bit of the PIRx  | register is set)  | DIDy register  |  |  |  |  |
|                 | CCP                                                                                               | x pin is unaffect | ted)              | e interrupt on fi |                  | bit is set of the | FIRX register, |  |  |  |  |
|                 | 1011 = Compare mode, trigger special event (CCPxIF bit of the PIRx register is set, TMR1 is reset |                   |                   |                   |                  |                   |                |  |  |  |  |
|                 |                                                                                                   | A/D conversion    | viv is started if | the ADC modu      | lie is enabled.  | CCPx pin is un    | affected.)     |  |  |  |  |
|                 | $\perp \perp XX = \Gamma V V V$                                                                   | THOUE.            |                   |                   |                  |                   |                |  |  |  |  |

# REGISTER 17-1: CCPxCON: CCPx CONTROL REGISTER



# 18.0 ADDRESSABLE UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (AUSART)

The Addressable Universal Synchronous Asynchronous Receiver Transmitter (AUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer independent of device program execution. The AUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous system. Full-Duplex mode is useful for communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a master synchronous device.

The AUSART module includes the following capabilities:

- Full-duplex asynchronous transmit and receive
- Two-character input buffer
- One-character output buffer
- · Programmable 8-bit or 9-bit character length
- Address detection in 9-bit mode
- Input buffer overrun error detection
- Received character framing error detection
- Half-duplex synchronous master
- · Half-duplex synchronous slave
- · Sleep operation

Block diagrams of the AUSART transmitter and receiver are shown in Figure 18-1 and Figure 18-2.

# FIGURE 18-1: AUSART TRANSMIT BLOCK DIAGRAM



If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur:

- 1. The first character will immediately transfer to the TSR register and transmit.
- 2. The second word will remain in TXREG register.
- 3. The TXIF bit will not be set.
- 4. After the first character has been shifted out of TSR, the TXREG register will transfer the second character to the TSR and the TXIF bit will now be set.
- 5. If the PEIE and TXIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine.

- 18.3.2.2 Synchronous Slave Transmission Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the CREN and SREN bits.
- 3. If using interrupts, ensure that the GIE and PEIE bits of the INTCON register are set and set the TXIE bit.
- 4. If 9-bit transmission is desired, set the TX9 bit.
- 5. Enable transmission by setting the TXEN bit.
- 6. Verify address detection is disabled by clearing the ADDEN bit of the RCSTA register.
- 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit.
- 8. Start transmission by writing the Least Significant eight bits to the TXREG register.

| Name   | Bit 7   | Bit 6  | Bit 5  | Bit 4     | Bit 3     | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|---------|--------|--------|-----------|-----------|--------|--------|--------|----------------------|---------------------------------|
| ANSELC | ANSC7   | ANSC6  | ANSC5  | —         | —         | ANSC2  | ANSC1  | ANSC0  | 111111               | 111111                          |
| INTCON | GIE     | PEIE   | TMR0IE | INTE      | RBIE      | TMR0IF | INTF   | RBIF   | 0000 000x            | 0000 000x                       |
| PIE1   | TMR1GIE | ADIE   | RCIE   | TXIE      | SSPIE     | CCP1IE | TMR2IE | TMR1IE | 0000 0000            | 0000 0000                       |
| PIR1   | TMR1GIF | ADIF   | RCIF   | TXIF      | SSPIF     | CCP1IF | TMR2IF | TMR1IF | 0000 0000            | 0000 0000                       |
| RCSTA  | SPEN    | RX9    | SREN   | CREN      | ADDEN     | FERR   | OERR   | RX9D   | 0000 000X            | 0000 000X                       |
| TRISC  | TRISC7  | TRISC6 | TRISC5 | TRISC4    | TRISC3    | TRISC2 | TRISC1 | TRISC0 | 1111 1111            | 1111 1111                       |
| TXREG  |         |        |        | 0000 0000 | 0000 0000 |        |        |        |                      |                                 |
| TXSTA  | CSRC    | TX9    | TXEN   | SYNC      | _         | BRGH   | TRMT   | TX9D   | 0000 -010            | 0000 -010                       |

## TABLE 18-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for synchronous slave transmission.

## 18.3.2.3 AUSART Synchronous Slave Reception

The operation of the Synchronous Master and Slave modes is identical (Section 18.3.1.4 "Synchronous Master Reception"), with the following exceptions:

- Sleep
- CREN bit is always set, therefore the receiver is never Idle
- SREN bit, which is a "don't care" in Slave mode

A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE interrupt enable bit of the PIE1 register is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector. 18.3.2.4 Synchronous Slave Reception Setup:

- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 3. If 9-bit reception is desired, set the RX9 bit.
- 4. Verify address detection is disabled by clearing the ADDEN bit of the RCSTA register.
- 5. Set the CREN bit to enable reception.
- The RCIF bit of the PIR1 register will be set when reception is complete. An interrupt will be generated if the RCIE bit of the PIE1 register was set.
- 7. If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCSTA register.
- 8. Retrieve the eight Least Significant bits from the receive FIFO by reading the RCREG register.
- 9. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register.

# 19.1.2 SLAVE MODE

For any SPI device acting as a slave, the data is transmitted and received as external clock pulses appear on the SCK pin. This external clock must meet the minimum high and low times as specified in the electrical specifications.

#### 19.1.2.1 Slave Mode Operation

The SSP consists of a transmit/receive shift register (SSPSR) and a buffer register (SSPBUF). The SSPSR shifts the data in and out of the device, MSb first. The SSPBUF holds the data that was written to the SSPSR until the received data is ready.

The slave has no control as to when data will be clocked in or out of the device. All data that is to be transmitted, to a master or another slave, must be loaded into the SSPBUF register before the first clock pulse is received.

Once eight bits of data have been received:

- Received byte is moved to the SSPBUF register
- BF bit of the SSPSTAT register is set
- SSPIF bit of the PIR1 register is set

Any write to the SSPBUF register during transmission/ reception of data will be ignored and the Write Collision Detect bit, WCOL of the SSPCON register, will be set. User software must clear the WCOL bit so that it can be determined if the following write(s) to the SSPBUF register completed successfully.

The user's firmware must read SSPBUF, clearing the BF flag, or the SSPOV bit of the SSPCON register will be set with the reception of the next byte and communication will be disabled.

A SPI module transmits and receives at the same time, occasionally causing dummy data to be transmitted/ received. It is up to the user to determine which data is to be used and what can be discarded.

#### 19.1.2.2 Enabling Slave I/O

To enable the serial port, the SSPEN bit of the SSPCON register must be set. If a Slave mode of operation is selected in the SSPM bits of the SSPCON register, the SDI, SDO and SCK pins will be assigned as serial port pins.

For these pins to function as serial port pins, they must have their corresponding data direction bits set or cleared in the associated TRIS register as follows:

- · SDI configured as input
- SDO configured as output
- SCK configured as input

Optionally, a fourth pin, Slave Select  $(\overline{SS})$  may be used in Slave mode. Slave Select may be configured to operate on one of the following pins via the SSSEL bit in the APFCON register.

- RA5/AN4/SS
- RA0/AN0/SS

Upon selection of a Slave Select pin, the appropriate bits must be set in the ANSELA and TRISA registers. Slave Select must be set as an input by setting the corresponding bit in TRISA, and digital I/O must be enabled on the SS pin by clearing the corresponding bit of the ANSELA register.

#### 19.1.2.3 Slave Mode Setup

When initializing the SSP module to SPI Slave mode, compatibility must be ensured with the master device. This is done by programming the appropriate control bits of the SSPCON and SSPSTAT registers. These control bits allow the following to be specified:

- · SCK as clock input
- Idle state of SCK (CKP bit)
- Data input sample phase (SMP bit)
- Output data on rising/falling edge of SCK (CKE bit)

Figure 19-4 and Figure 19-5 show example waveforms of Slave mode operation.

| R/W-0      | ) R/W-0                                                                                      | R/W-0                                                                                       | R/W-0                                                                                      | R/W-0                                                                  | R/W-0                                                                        | R/W-0                                                                   | R/W-0                                                                  |  |  |
|------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------|--|--|
| WCOL       | SSPOV                                                                                        | SSPEN                                                                                       | CKP                                                                                        | SSPM3                                                                  | SSPM2                                                                        | SSPM1                                                                   | SSPM0                                                                  |  |  |
| bit 7      |                                                                                              |                                                                                             |                                                                                            |                                                                        |                                                                              |                                                                         | bit 0                                                                  |  |  |
| -          |                                                                                              |                                                                                             |                                                                                            |                                                                        |                                                                              |                                                                         |                                                                        |  |  |
| Legend:    |                                                                                              |                                                                                             |                                                                                            |                                                                        |                                                                              |                                                                         |                                                                        |  |  |
| R = Read   | able bit                                                                                     | W = Writable                                                                                | bit                                                                                        | U = Unimplemented bit, read as '0'                                     |                                                                              |                                                                         |                                                                        |  |  |
| -n = Value | at POR                                                                                       | '1' = Bit is set                                                                            |                                                                                            | '0' = Bit is cle                                                       | ared                                                                         | x = Bit is unkr                                                         | nown                                                                   |  |  |
| bit 7      | WCOL: Write<br>1 = The SSP<br>software)<br>0 = No collisi                                    | Collision Dete<br>BUF register is<br>on                                                     | ct bit<br>s written while                                                                  | it is still transr                                                     | nitting the prev                                                             | ious word (mus                                                          | t be cleared in                                                        |  |  |
| bit 6      | SSPOV: Rece                                                                                  | eive Overflow I                                                                             | ndicator bit                                                                               |                                                                        |                                                                              |                                                                         |                                                                        |  |  |
|            | 1 = A new by<br>overflow,<br>the SSPE<br>flow bit i<br>SSPBUF<br>0 = No overfl               | the data in SS<br>BUF, even if on<br>s not set sinc<br>register.<br>ow                      | While the SS<br>PSR is lost. C<br>ly transmitting<br>e each new                            | PBUF register<br>Overflow can or<br>g data, to avoid<br>reception (and | Is still holding<br>hly occur in Sla<br>d setting overflo<br>l transmission) | the previous da<br>ve mode. The u<br>ow. In Master m<br>is initiated by | ata. In case of<br>Iser must read<br>lode, the over-<br>writing to the |  |  |
| bit 5      | SSPEN: Sync                                                                                  | chronous Seria                                                                              | Port Enable                                                                                | bit<br>K SDO and S                                                     | DI as sorial po                                                              | rt pipe(1)                                                              |                                                                        |  |  |
|            | 0 = Disables s                                                                               | serial port and                                                                             | configures the                                                                             | ese pins as I/O                                                        | port pins                                                                    |                                                                         |                                                                        |  |  |
| bit 4      | CKP: Clock P                                                                                 | olarity Select b                                                                            | oit                                                                                        | ·                                                                      |                                                                              |                                                                         |                                                                        |  |  |
|            | 1 = Idle state<br>0 = Idle state                                                             | for clock is a h<br>for clock is a lo                                                       | igh level<br>w level                                                                       |                                                                        |                                                                              |                                                                         |                                                                        |  |  |
| bit 3-0    | SSPM<3:0>:                                                                                   | Synchronous S                                                                               | Serial Port Mo                                                                             | de Select bits                                                         |                                                                              |                                                                         |                                                                        |  |  |
|            | 0000 = SPI M<br>0001 = SPI M<br>0010 = SPI M<br>0011 = SPI M<br>0100 = SPI S<br>0101 = SPI S | laster mode, cl<br>laster mode, cl<br>laster mode, cl<br>laster mode, clo<br>lave mode, clo | ock = FOSC/4<br>ock = FOSC/1<br>ock = FOSC/6<br>ock = TMR2<br>ck = SCK pin<br>ck = SCK pin | 6<br>4<br>output/2<br>. <u>SS</u> pin contro<br>. SS pin contro        | I enabled.                                                                   | can be used as                                                          | I/O pin.                                                               |  |  |
| Note 1:    | When enabled, the                                                                            | ese pins must b                                                                             | e properly co                                                                              | nfigured as inp                                                        | out or output.                                                               |                                                                         |                                                                        |  |  |

# REGISTER 19-1: SSPCON: SYNC SERIAL PORT CONTROL REGISTER (SPI MODE)

E.

# 20.0 PROGRAM MEMORY READ

The Flash Program Memory is readable during normal operation over the full VDD range of the device. To read data from program memory, five Special Function Registers (SFRs) are used:

- PMCON1
- PMDATL
- PMDATH
- PMADRL
- PMADRH

The value written to the PMADRH:PMADRL register pair determines which program memory location is read. The read operation will be initiated by setting the RD bit of the PMCON1 register. The program memory flash controller takes two instructions to complete the read. As a consequence, after the RD bit has been set, the next two instructions will be ignored. To avoid conflict with program execution, it is recommended that the two instructions following the setting of the RD bit are NOP. When the read completes, the result is placed in the PMDATLH:PMDATL register pair. Refer to Example 20-1 for sample code.

Note: Code-protect does not effect the CPU from performing a read operation on the program memory. For more information, refer to Section 8.2 "Code Protection".

# EXAMPLE 20-1: PROGRAM MEMORY READ

# REGISTER 20-1: PMCON1: PROGRAM MEMORY CONTROL 1 REGISTER

| U-1                                       | U-0       | U-0              | U-0                                | U-0           | U-0                | U-0     | R/S-0 |
|-------------------------------------------|-----------|------------------|------------------------------------|---------------|--------------------|---------|-------|
| _                                         | _         | —                | _                                  |               | —                  | —       | RD    |
| bit 7                                     |           |                  |                                    |               |                    |         | bit 0 |
|                                           |           |                  |                                    |               |                    |         |       |
| Legend:                                   |           |                  |                                    | S = Setable b | oit, cleared in ha | irdware |       |
| R = Readable bit W = Writable bit         |           | bit              | U = Unimplemented bit, read as '0' |               |                    |         |       |
| -n = Value at POR '1' = Bit is set        |           |                  | '0' = Bit is cle                   | ared          | x = Bit is unkr    | nown    |       |
|                                           |           |                  |                                    |               |                    |         |       |
| bit 7                                     | Unimpleme | ented: Read as ' | 1'                                 |               |                    |         |       |
| bit 6-1 <b>Unimplemented:</b> Read as '0' |           |                  |                                    |               |                    |         |       |

bit 0
RD: Read Control bit
1 = Initiates a program memory read (The RD is cleared in hardware; the RD bit can only be set (not cleared) in software).
0 = Does not initiate a program memory read

## REGISTER 20-2: PMDATH: PROGRAM MEMORY DATA HIGH REGISTER

| U-0      | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x |
|----------|-----|-------|-------|-------|-------|-------|-------|
| —        | —   | PMD13 | PMD12 | PMD11 | PMD10 | PMD9  | PMD8  |
| bit 7    |     |       |       |       |       |       | bit 0 |
|          |     |       |       |       |       |       |       |
| l egend: |     |       |       |       |       |       |       |

| Logona.           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-6 Unimplemented: Read as '0'

bit 5-0 **PMD<13:8>:** The value of the program memory word pointed to by PMADRH and PMADRL after a program memory read command.

# REGISTER 20-3: PMDATL: PROGRAM MEMORY DATA LOW REGISTER

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| PMD7  | PMD6  | PMD5  | PMD4  | PMD3  | PMD2  | PMD1  | PMD0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 **PMD<7:0>:** The value of the program memory word pointed to by PMADRH and PMADRL after a program memory read command.

| Bit Test f, Skip if Set                                                                                                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [ label ] BTFSS f,b                                                                                                                                                                                             |
| $0 \le f \le 127$<br>$0 \le b < 7$                                                                                                                                                                              |
| skip if (f <b>) = 1</b>                                                                                                                                                                                         |
| None                                                                                                                                                                                                            |
| If bit 'b' in register 'f' is '0', the next<br>instruction is executed.<br>If bit 'b' is '1', then the next<br>instruction is discarded and a NOP<br>is executed instead, making this a<br>2-cycle instruction. |
|                                                                                                                                                                                                                 |

| CLRWDT           | Clear Watchdog Timer                                                                                                                                                                                     |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CLRWDT                                                                                                                                                                                  |
| Operands:        | None                                                                                                                                                                                                     |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow \text{WDT} \\ 0 \rightarrow \underline{\text{WDT}} \text{ prescaler,} \\ 1 \rightarrow \underline{\text{TO}} \\ 1 \rightarrow \overline{\text{PD}} \end{array}$ |
| Status Affected: | TO, PD                                                                                                                                                                                                   |
| Description:     | CLRWDT instruction resets the<br>Watchdog Timer. It also resets the<br>prescaler of the WDT.<br>Status bits TO and PD are set.                                                                           |

| CALL             | Call Subroutine                                                                                                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                                     |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                                        |
| Operation:       | $\begin{array}{l} (PC)+1 \rightarrow TOS, \\ k \rightarrow PC < 10:0>, \\ (PCLATH < 4:3>) \rightarrow PC < 12:11> \end{array}$                                                                                                              |
| Status Affected: | None                                                                                                                                                                                                                                        |
| Description:     | Call Subroutine. First, return<br>address (PC + 1) is pushed onto<br>the stack. The eleven-bit<br>immediate address is loaded into<br>PC bits <10:0>. The upper bits of<br>the PC are loaded from PCLATH.<br>CALL is a 2-cycle instruction. |

| COMF             | Complement f                                                                                                                                                   |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] COMF f,d                                                                                                                                               |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                              |
| Operation:       | $(\overline{f}) \rightarrow (destination)$                                                                                                                     |
| Status Affected: | Z                                                                                                                                                              |
| Description:     | The contents of register 'f' are<br>complemented. If 'd' is '0', the<br>result is stored in W. If 'd' is '1',<br>the result is stored back in<br>register 'f'. |

| CLRF             | Clear f                                                               |
|------------------|-----------------------------------------------------------------------|
| Syntax:          | [label] CLRF f                                                        |
| Operands:        | $0 \leq f \leq 127$                                                   |
| Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$ |
| Status Affected: | Z                                                                     |
| Description:     | The contents of register 'f' are<br>cleared and the Z bit is set.     |

| DECF             | Decrement f                                                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] DECF f,d                                                                                                                                |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                 |
| Operation:       | (f) - 1 $\rightarrow$ (destination)                                                                                                               |
| Status Affected: | Z                                                                                                                                                 |
| Description:     | Decrement register 'f'. If 'd' is '0',<br>the result is stored in the W<br>register. If 'd' is '1', the result is<br>stored back in register 'f'. |

| CLRW             | Clear W                                                               |
|------------------|-----------------------------------------------------------------------|
| Syntax:          | [label] CLRW                                                          |
| Operands:        | None                                                                  |
| Operation:       | $\begin{array}{l} 00h \rightarrow (W) \\ 1 \rightarrow Z \end{array}$ |
| Status Affected: | Z                                                                     |
| Description:     | W register is cleared. Zero bit (Z) is set.                           |

# 25.6 Timing Parameter Symbology

The timing parameter symbols have been created with one of the following formats:

- 1. TppS2ppS
- 2. TppS

| т                                          |                                 |     |                |  |  |
|--------------------------------------------|---------------------------------|-----|----------------|--|--|
| F                                          | Frequency                       | Т   | Time           |  |  |
| Lowercase letters (pp) and their meanings: |                                 |     |                |  |  |
| рр                                         |                                 |     |                |  |  |
| сс                                         | CCP1                            | osc | OSC1           |  |  |
| ck                                         | CLKOUT                          | rd  | RD             |  |  |
| CS                                         | CS                              | rw  | RD or WR       |  |  |
| di                                         | SDI                             | SC  | SCK            |  |  |
| do                                         | SDO                             | SS  | SS             |  |  |
| dt                                         | Data in                         | tO  | TOCKI          |  |  |
| io                                         | I/O PORT                        | t1  | T1CKI          |  |  |
| mc                                         | MCLR                            | wr  | WR             |  |  |
| Upperc                                     | ase letters and their meanings: |     |                |  |  |
| S                                          |                                 |     |                |  |  |
| F                                          | Fall                            | Р   | Period         |  |  |
| Н                                          | High                            | R   | Rise           |  |  |
| I                                          | Invalid (High-impedance)        | V   | Valid          |  |  |
| L                                          | Low                             | Z   | High-impedance |  |  |

#### FIGURE 25-2: LOAD CONDITIONS



# TABLE 25-1: CLOCK OSCILLATOR TIMING REQUIREMENTS

Standard Operating Conditions (unless otherwise stated)

| Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |       |                                             |      |        |          |       |                                     |  |
|---------------------------------------------------------------|-------|---------------------------------------------|------|--------|----------|-------|-------------------------------------|--|
| Param<br>No.                                                  | Sym.  | Characteristic                              | Min. | Тур†   | Max.     | Units | Conditions                          |  |
| OS01                                                          | Fosc  | External CLKIN Frequency <sup>(1)</sup>     | DC   | —      | 37       | kHz   | LP Oscillator mode                  |  |
|                                                               |       |                                             | DC   | _      | 4        | MHz   | XT Oscillator mode                  |  |
|                                                               |       |                                             | DC   | _      | 20       | MHz   | HS Oscillator mode                  |  |
|                                                               |       |                                             | DC   | _      | 20       | MHz   | EC Oscillator mode                  |  |
|                                                               |       | Oscillator Frequency <sup>(1)</sup>         | _    | 32.768 | _        | kHz   | LP Oscillator mode                  |  |
|                                                               |       |                                             | 0.1  | _      | 4        | MHz   | XT Oscillator mode                  |  |
|                                                               |       |                                             | 1    |        | 4        | MHz   | HS Oscillator mode, VDD $\leq 2.7V$ |  |
|                                                               |       |                                             | 1    | _      | 20       | MHz   | HS Oscillator mode, $VDD > 2.7V$    |  |
|                                                               |       |                                             | DC   | _      | 4        | MHz   | RC Oscillator mode                  |  |
| OS02                                                          | Tosc  | External CLKIN Period <sup>(1)</sup>        | 27   |        | ×        | μs    | LP Oscillator mode                  |  |
|                                                               |       |                                             | 250  | _      | ×        | ns    | XT Oscillator mode                  |  |
|                                                               |       |                                             | 50   | _      | ×        | ns    | HS Oscillator mode                  |  |
|                                                               |       |                                             | 50   | _      | ×        | ns    | EC Oscillator mode                  |  |
|                                                               |       | Oscillator Period <sup>(1)</sup>            | —    | 30.5   | —        | μs    | LP Oscillator mode                  |  |
|                                                               |       |                                             | 250  | _      | 10,000   | ns    | XT Oscillator mode                  |  |
|                                                               |       |                                             | 250  | _      | 1,000    | ns    | HS Oscillator mode, VDD $\leq$ 2.7V |  |
|                                                               |       |                                             | 50   |        | 1,000    | ns    | HS Oscillator mode, $VDD > 2.7V$    |  |
|                                                               |       |                                             | 250  |        | —        | ns    | RC Oscillator mode                  |  |
| OS03                                                          | Тсү   | Instruction Cycle Time <sup>(1)</sup>       | 200  | Тсү    | DC       | ns    | TCY = 4/FOSC                        |  |
| OS04*                                                         | TosH, | External CLKIN High,                        | 2    |        | —        | μs    | LP oscillator                       |  |
|                                                               | TosL  | External CLKIN Low                          | 100  |        | —        | ns    | XT oscillator                       |  |
|                                                               |       |                                             | 20   | —      | —        | ns    | HS oscillator                       |  |
| OS05*                                                         | TosR, | External CLKIN Rise,<br>External CLKIN Fall | 0    | _      | ×        | ns    | LP oscillator                       |  |
|                                                               | TosF  |                                             | 0    | —      | ×        | ns    | XT oscillator                       |  |
|                                                               |       |                                             | 0    | —      | $\infty$ | ns    | HS oscillator                       |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

# 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | MILLIMETERS |                |      |      |  |
|-------------------------|-------------|----------------|------|------|--|
| Dimension               | MIN         | NOM            | MAX  |      |  |
| Number of Pins          | N           | 44             |      |      |  |
| Pitch                   | е           | 0.65 BSC       |      |      |  |
| Overall Height          | A           | 0.80           | 0.90 | 1.00 |  |
| Standoff                | A1          | 0.00           | 0.02 | 0.05 |  |
| Terminal Thickness      | A3          | 0.20 REF       |      |      |  |
| Overall Width           | E           | 8.00 BSC       |      |      |  |
| Exposed Pad Width       | E2          | 6.25 6.45 6.60 |      |      |  |
| Overall Length          | D           | 8.00 BSC       |      |      |  |
| Exposed Pad Length      | D2          | 6.25           | 6.45 | 6.60 |  |
| Terminal Width          | b           | 0.20           | 0.30 | 0.35 |  |
| Terminal Length         | L           | 0.30           | 0.40 | 0.50 |  |
| Terminal-to-Exposed-Pad | K           | 0.20           | -    | -    |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension. usually without tolerance. for information purposes only.

Microchip Technology Drawing C04-103C Sheet 2 of 2