Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 72MHz | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB | | Peripherals | DMA, Motor Control PWM, PDR, POR, PVD, PWM, Temp Sensor, WDT | | Number of I/O | 80 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 20K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 16x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LQFP | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f103vbt6 | | ^- | | nts | |-------------|-----|-----| | <b>L.</b> O | nte | nts | 8 Revision history ...... 85 # List of tables | Table 1. | Device summary | . 1 | |-----------|---------------------------------------------------------------------------|-----| | Table 2. | STM32F103xx medium-density device features and peripheral counts | | | Table 3. | STM32F103xx family | | | Table 4. | Timer feature comparison | | | Table 5. | Medium-density STM32F103xx pin definitions | | | Table 6. | Voltage characteristics | | | Table 7. | Current characteristics | | | Table 8. | Thermal characteristics | | | Table 9. | General operating conditions | | | Table 10. | Operating conditions at power-up / power-down | | | Table 11. | Embedded reset and power control block characteristics | | | Table 12. | Embedded internal reference voltage | | | Table 12. | Maximum current consumption in Run mode, code with data processing | 50 | | Table 15. | running from Flash | 39 | | Table 14. | Maximum current consumption in Run mode, code with data processing | 00 | | 145.5 | running from RAM | 39 | | Table 15. | Maximum current consumption in Sleep mode, code running from Flash or RAM | | | Table 16. | Typical and maximum current consumptions in Stop and Standby modes | | | Table 17. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | 44 | | Table 18. | Typical current consumption in Sleep mode, code running from Flash or | | | | RAM | | | Table 19. | Peripheral current consumption | | | Table 20. | High-speed external user clock characteristics | | | Table 21. | Low-speed external user clock characteristics | | | Table 22. | HSE 4-16 MHz oscillator characteristics | | | Table 23. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 24. | HSI oscillator characteristics | | | Table 25. | LSI oscillator characteristics | | | Table 26. | Low-power mode wakeup timings | | | Table 27. | PLL characteristics | | | Table 28. | Flash memory characteristics | | | Table 29. | Flash memory endurance and data retention | 53 | | Table 30. | EMS characteristics | 54 | | Table 31. | EMI characteristics | 54 | | Table 32. | ESD absolute maximum ratings | 55 | | Table 33. | Electrical sensitivities | | | Table 34. | I/O static characteristics | | | Table 35. | Output voltage characteristics | 57 | | Table 36. | I/O AC characteristics | 58 | | Table 37. | NRST pin characteristics | 59 | | Table 38. | TIMx characteristics | | | Table 39. | I <sup>2</sup> C characteristics | 61 | | Table 40. | SCL frequency (f <sub>PCLK1</sub> = 36 MHz.,V <sub>DD</sub> = 3.3 V) | | | Table 41. | SPI characteristics | | | Table 42. | USB startup time | 65 | | Table 43. | USB DC electrical characteristics | 66 | | Table 44. | USB: Full-speed electrical characteristics | 66 | #### SysTick timer This timer is dedicated for OS, but could also be used as a standard downcounter. It features: - A 24-bit downcounter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source #### 2.3.16 I2C bus Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard and fast modes. They support dual slave addressing (7-bit only) and both 7/10-bit addressing in master mode. A hardware CRC generation/verification is embedded. They can be served by DMA and they support SM Bus 2.0/PM Bus. ## 2.3.17 Universal synchronous/asynchronous receiver transmitter (USART) One of the USART interfaces is able to communicate at speeds of up to 4.5 Mbit/s. The other available interfaces communicate at up to 2.25 Mbit/s. They provide hardware management of the CTS and RTS signals, IrDA SIR ENDEC support, are ISO 7816 compliant and have LIN Master/Slave capability. All USART interfaces can be served by the DMA controller. #### 2.3.18 Serial peripheral interface (SPI) Up to two SPIs are able to communicate up to 18 Mbits/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. Both SPIs can be served by the DMA controller. ## 2.3.19 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. #### 2.3.20 Universal serial bus (USB) The STM32F103xx performance line embeds a USB device peripheral compatible with the USB full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. It has software-configurable endpoint setting and suspend/resume support. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator). Table 5. Medium-density STM32F103xx pin definitions (continued) | | | Pin | ıs | | | | | (2) | • | Alternate for | unctions | |----------|--------|---------|--------|---------|----------|-------------------|---------------------|----------------------------|--------------------------------------------------|----------------------------------------------------------------------|-----------| | LFBGA100 | LQFP48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | K2 | 13 | G3 | 17 | 26 | 10 | PA3 | I/O | | PA3 | USART2_RX <sup>(7)</sup> /<br>ADC12_IN3/<br>TIM2_CH4 <sup>(7)</sup> | | | E4 | - | C2 | 18 | 27 | - | V <sub>SS_4</sub> | S | | V <sub>SS_4</sub> | | | | F4 | ı | D2 | 19 | 28 | - | $V_{DD\_4}$ | S | | $V_{DD\_4}$ | | | | G3 | 14 | НЗ | 20 | 29 | 11 | PA4 | I/O | | PA4 | SPI1_NSS <sup>(7)</sup> /<br>USART2_CK <sup>(7)</sup> /<br>ADC12_IN4 | | | НЗ | 15 | F4 | 21 | 30 | 12 | PA5 | I/O | | PA5 | SPI1_SCK <sup>(7)</sup> /<br>ADC12_IN5 | | | J3 | 16 | G4 | 22 | 31 | 13 | PA6 | I/O | | PA6 | SPI1_MISO <sup>(7)</sup> /<br>ADC12_IN6/<br>TIM3_CH1 <sup>(7)</sup> | TIM1_BKIN | | КЗ | 17 | H4 | 23 | 32 | 14 | PA7 | I/O | | PA7 | SPI1_MOSI <sup>(7)</sup> /<br>ADC12_IN7/<br>TIM3_CH2 <sup>(7)</sup> | TIM1_CH1N | | G4 | - | H5 | 24 | 33 | | PC4 | I/O | | PC4 | ADC12_IN14 | | | H4 | - | H6 | 25 | 34 | | PC5 | I/O | | PC5 | ADC12_IN15 | | | J4 | 18 | F5 | 26 | 35 | 15 | PB0 | I/O | | PB0 | ADC12_IN8/<br>TIM3_CH3 <sup>(7)</sup> | TIM1_CH2N | | K4 | 19 | G5 | 27 | 36 | 16 | PB1 | I/O | | PB1 | ADC12_IN9/<br>TIM3_CH4 <sup>(7)</sup> | TIM1_CH3N | | G5 | 20 | G6 | 28 | 37 | 17 | PB2 | I/O | FT | PB2/BOOT1 | | | | H5 | ı | 1 | 1 | 38 | - | PE7 | I/O | FT | PE7 | | TIM1_ETR | | J5 | - | - | - | 39 | - | PE8 | I/O | FT | PE8 | | TIM1_CH1N | | K5 | - | - | - | 40 | - | PE9 | I/O | FT | PE9 | | TIM1_CH1 | | G6 | - | - | - | 41 | - | PE10 | I/O | FT | PE10 | | TIM1_CH2N | | H6 | - | - | - | 42 | - | PE11 | I/O | FT | PE11 | | TIM1_CH2 | | J6 | - | - | - | 43 | - | PE12 | I/O | FT | PE12 | | TIM1_CH3N | | K6 | - | - | - | 44 | - | PE13 | I/O | FT | PE13 | | TIM1_CH3 | | G7 | - | - | - | 45 | - | PE14 | I/O | FT | PE14 | | TIM1_CH4 | | H7 | - | - | - | 46 | - | PE15 | I/O | FT | PE15 | | TIM1_BKIN | | J7 | 21 | G7 | 29 | 47 | - | PB10 | I/O | FT | PB10 | I2C2_SCL/<br>USART3_TX <sup>(7)</sup> | TIM2_CH3 | | K7 | 22 | H7 | 30 | 48 | - | PB11 | I/O | FT | PB11 | I2C2_SDA/<br>USART3_RX <sup>(7)</sup> | TIM2_CH4 | | E7 | 23 | D6 | 31 | 49 | 18 | $V_{SS_1}$ | S | | V <sub>SS_1</sub> | | | Table 5. Medium-density STM32F103xx pin definitions (continued) | | | Pir | ıs | | | | | (2) | - | Alternate | functions | |------------|--------|---------|--------|---------|----------|-------------|---------------------|----------------------------|--------------------------------------------------|------------------------------------------------------|----------------------------------------| | LFBGA100 | LQFP48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | A10 | 34 | A8 | 46 | 72 | 25 | PA13 | I/O | FT | JTMS/SWDIO | | PA13 | | F8 | - | • | - | 73 | - | | | Not | connected | | | | E6 | 35 | D5 | 47 | 74 | 26 | $V_{SS\_2}$ | S | | $V_{SS\_2}$ | | | | F6 | 36 | E5 | 48 | 75 | 27 | $V_{DD_2}$ | S | | $V_{DD_2}$ | | | | A9 | 37 | A7 | 49 | 76 | 28 | PA14 | I/O | FT | JTCK/SWCLK | | PA14 | | A8 | 38 | A6 | 50 | 77 | 29 | PA15 | I/O | FT | JTDI | | TIM2_CH1_ETR/<br>PA15 /SPI1_NSS | | В9 | - | В7 | 51 | 78 | | PC10 | I/O | FT | PC10 | | USART3_TX | | В8 | - | В6 | 52 | 79 | | PC11 | I/O | FT | PC11 | | USART3_RX | | C8 | - | C5 | 53 | 80 | | PC12 | I/O | FT | PC12 | | USART3_CK | | D8 | 5 | C1 | 5 | 81 | 2 | PD0 | I/O | FT | OSC_IN <sup>(8)</sup> | | CANRX | | E8 | 6 | D1 | 6 | 82 | 3 | PD1 | I/O | FT | OSC_OUT <sup>(8)</sup> | | CANTX | | В7 | | B5 | 54 | 83 | - | PD2 | I/O | FT | PD2 | TIM3_ETR | | | C7 | - | - | - | 84 | - | PD3 | I/O | FT | PD3 | | USART2_CTS | | D7 | - | - | - | 85 | - | PD4 | I/O | FT | PD4 | | USART2_RTS | | В6 | - | - | - | 86 | - | PD5 | I/O | FT | PD5 | | USART2_TX | | C6 | - | - | - | 87 | - | PD6 | I/O | FT | PD6 | | USART2_RX | | D6 | - | - | - | 88 | - | PD7 | I/O | FT | PD7 | | USART2_CK | | A7 | 39 | A5 | 55 | 89 | 30 | PB3 | I/O | FT | JTDO | | TIM2_CH2 / PB3<br>TRACESWO<br>SPI1_SCK | | A6 | 40 | A4 | 56 | 90 | 31 | PB4 | I/O | FT | JNTRST | | TIM3_CH1/PB4/<br>SPI1_MISO | | | | | | | | | | | | | | | C5 | 41 | C4 | 57 | 91 | 32 | PB5 | I/O | | PB5 | I2C1_SMBAI | TIM3_CH2 /<br>SPI1_MOSI | | B5 | 42 | D3 | 58 | 92 | 33 | PB6 | I/O | FT | PB6 | I2C1_SCL <sup>(7)</sup> /<br>TIM4_CH1 <sup>(7)</sup> | USART1_TX | | <b>A</b> 5 | 43 | C3 | 59 | 93 | 34 | PB7 | I/O | FT | PB7 | I2C1_SDA <sup>(7)</sup> /<br>TIM4_CH2 <sup>(7)</sup> | USART1_RX | | D5 | 44 | В4 | 60 | 94 | 35 | BOOT0 | I | | воото | | | | B4 | 45 | В3 | 61 | 95 | - | PB8 | I/O | FT | PB8 | TIM4_CH3 <sup>(7)</sup> | I2C1_SCL /<br>CANRX | | A4 | 46 | А3 | 62 | 96 | - | PB9 | I/O | FT | PB9 | TIM4_CH4 <sup>(7)</sup> | I2C1_SDA/<br>CANTX | ## 5 Electrical characteristics #### 5.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 5.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ). #### 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = 3.3$ V (for the 2 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ). ## 5.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ## 5.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 10. ## 5.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 11*. Ratings **Symbol** Unit Max. Total current into V<sub>DD</sub>/V<sub>DDA</sub> power lines (source)<sup>(1)</sup> 150 $I_{VDD}$ Total current out of V<sub>SS</sub> ground lines (sink)<sup>(1)</sup> 150 $I_{VSS}$ Output current sunk by any I/O and control pin 25 $I_{10}$ Output current source by any I/Os and control pin **- 25** mΑ Injected current on NRST pin ± 5 I<sub>INJ(PIN)</sub> (2)(3) Injected current on HSE OSC\_IN and LSE OSC\_IN pins ± 5 Injected current on any other pin<sup>(4)</sup> ± 5 $\Sigma I_{\text{INJ(PIN)}}^{(2)}$ Total injected current (sum of all I/O and control pins) (4) ± 25 Table 7. Current characteristics - All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - 2. $I_{INJ(PIN)}$ must never be exceeded. This is implicitly insured if $V_{IN}$ maximum is respected. If $V_{IN}$ maximum cannot be respected, the injection current must be limited externally to the $I_{INJ(PIN)}$ value. A positive injection is induced by $V_{IN} > V_{DD}$ while a negative injection is induced by $V_{IN} < V_{SS}$ . - 3. Negative injection disturbs the analog performance of the device. See note in Section 5.3.17: 12-bit ADC characteristics. - 4. When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with ΣI<sub>INJ(PIN)</sub> maximum current injection on four I/O port pins of the device. Table 8. Thermal characteristics | Symbol | Symbol Ratings | | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | ## 5.3 Operating conditions ## 5.3.1 General operating conditions Table 9. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------------------|-----------------------------------------|-----------------------------------|-----|-----|------| | f <sub>HCLK</sub> | Internal AHB clock frequency | | 0 | 72 | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | | 0 | 36 | MHz | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | | 0 | 72 | | | $V_{DD}$ | Standard operating voltage | | 2 | 3.6 | V | | V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage (ADC not used) | Must be the same potential | 2 | 3.6 | V | | VDDA` ′ | Analog operating voltage (ADC used) | as V <sub>DD</sub> <sup>(2)</sup> | 2.4 | 3.6 | V | | V <sub>BAT</sub> | Backup operating voltage | | 1.8 | 3.6 | V | -40 125 | Symbol | Parameter | Conditions | Min | Max | Unit | | | |------------|-----------------------------------------------------|--------------------------------------|-----|------|------|--|--| | | | LFBGA100 | | 454 | | | | | | | LQFP100 | | 434 | | | | | В | Power dissipation at T <sub>A</sub> = 85 °C | TFBGA64 | | 308 | m\\\ | | | | $P_{D}$ | for suffix 6 or $T_A = 105$ °C for suffix $7^{(3)}$ | LQFP64 | | 444 | mW | | | | | | LQFP48 | | 363 | | | | | | | VFQFPN36 | | 1110 | | | | | | Ambient temperature for 6 | Maximum power dissipation | -40 | 85 | °C | | | | TA | suffix version | Low power dissipation <sup>(4)</sup> | -40 | 105 | | | | | IA | Ambient temperature for 7 | Maximum power dissipation | -40 | 105 | °C | | | | | suffix version | Low power dissipation <sup>(4)</sup> | -40 | 125 | -0 | | | | <b>T</b> . | lunation temperature range | 6 suffix version | -40 | 105 | °C | | | | TJ | Junction temperature range | 7 ouffix version | 40 | 105 | C | | | Table 9. General operating conditions (continued) 7 suffix version ## 5.3.2 Operating conditions at power-up / power-down Subject to general operating conditions for T<sub>A</sub>. Table 10. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|--------------------------------|------------|-----|----------|-------| | | V <sub>DD</sub> rise time rate | | 0 | $\infty$ | µs/V | | τ <sub>VDD</sub> | V <sub>DD</sub> fall time rate | | 20 | 8 | μ5/ ν | #### 5.3.3 Embedded reset and power control block characteristics The parameters given in *Table 11* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 9*. 36/91 Doc ID 13587 Rev 10 <sup>1.</sup> When the ADC is used, refer to Table 45: ADC characteristics. <sup>2.</sup> It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and operation. <sup>3.</sup> If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see *Table 6.2: Thermal characteristics on page 81*). In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Table 6.2: Thermal characteristics on page 81). Table 11. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|--------------------------|-----------------------------|--------------------|------|------|------| | | | PLS[2:0]=000 (rising edge) | 2.1 | 2.18 | 2.26 | V | | | | PLS[2:0]=000 (falling edge) | 2 | 2.08 | 2.16 | V | | | | PLS[2:0]=001 (rising edge) | 2.19 | 2.28 | 2.37 | V | | | | PLS[2:0]=001 (falling edge) | 2.09 | 2.18 | 2.27 | V | | | | PLS[2:0]=010 (rising edge) | 2.28 | 2.38 | 2.48 | V | | | | PLS[2:0]=010 (falling edge) | 2.18 | 2.28 | 2.38 | V | | | | PLS[2:0]=011 (rising edge) | 2.38 | 2.48 | 2.58 | V | | \ \v | Programmable voltage | PLS[2:0]=011 (falling edge) | 2.28 | 2.38 | 2.48 | V | | V <sub>PVD</sub> | detector level selection | PLS[2:0]=100 (rising edge) | 2.47 | 2.58 | 2.69 | V | | | | PLS[2:0]=100 (falling edge) | 2.37 | 2.48 | 2.59 | ٧ | | | | PLS[2:0]=101 (rising edge) | 2.57 | 2.68 | 2.79 | V | | | | PLS[2:0]=101 (falling edge) | 2.47 | 2.58 | 2.69 | ٧ | | | | PLS[2:0]=110 (rising edge) | 2.66 | 2.78 | 2.9 | V | | | | PLS[2:0]=110 (falling edge) | 2.56 | 2.68 | 2.8 | V | | | | PLS[2:0]=111 (rising edge) | 2.76 | 2.88 | 3 | V | | | | PLS[2:0]=111 (falling edge) | 2.66 | 2.78 | 2.9 | V | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | | | 100 | | mV | | V | Power on/power down | Falling edge | 1.8 <sup>(1)</sup> | 1.88 | 1.96 | V | | V <sub>POR/PDR</sub> | reset threshold | Rising edge | 1.84 | 1.92 | 2.0 | V | | V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis | | | 40 | | mV | | T <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization | | 1 | 2.5 | 4.5 | ms | <sup>1.</sup> The product behavior is guaranteed by design down to the minimum $\rm V_{POR/PDR}$ value. <sup>2.</sup> Guaranteed by design, not tested in production. ## 5.3.4 Embedded reference voltage The parameters given in *Table 12* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 9*. Table 12. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|---------------------------------------------------------------|-----------------------------------|------|------|---------------------|------| | V | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.16 | 1.20 | 1.26 | V | | V <sub>REFINT</sub> | internal reference voltage | -40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.20 | 1.24 | V | | T <sub>S_vrefint</sub> (1) | ADC sampling time when reading the internal reference voltage | | | 5.1 | 17.1 <sup>(2)</sup> | μs | - 1. Shortest sampling time can be determined in the application by multiple iterations. - 2. Guaranteed by design, not tested in production. ## 5.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 13: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to Dhrystone 2.1 code. #### **Maximum current consumption** The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above) - Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled f<sub>PCLK1</sub> = f<sub>HCLK</sub>/2, f<sub>PCLK2</sub> = f<sub>HCLK</sub> The parameters given in *Table 13*, *Table 14* and *Table 15* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 9*. Guaranteed by design, not tested in production. Figure 20. Low-speed external clock source AC timing diagram ## High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 22*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). 48/91 Doc ID 13587 Rev 10 | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-------------------|---------------------|----------------------------------------------------------------------------------------|--------------------|-----|--------------------|------| | | | Read mode<br>f <sub>HCLK</sub> = 72 MHz with 2 wait<br>states, V <sub>DD</sub> = 3.3 V | | | 20 | mA | | I <sub>DD</sub> | Supply current | Write / Erase modes<br>f <sub>HCLK</sub> = 72 MHz, V <sub>DD</sub> = 3.3 V | 5 | mA | | | | | | Power-down mode / Halt,<br>V <sub>DD</sub> = 3.0 to 3.6 V | | | 50 | μΑ | | V <sub>prog</sub> | Programming voltage | | 2 | | 3.6 | V | Table 28. Flash memory characteristics (continued) Table 29. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Value | | Unit | | | |------------------|----------------|-----------------------------------------------------------------------------------------|----------------------------|--|-------|---------|------| | Symbol | Parameter | Conditions | Min <sup>(1)</sup> Typ Max | | | (4) | Onit | | N <sub>END</sub> | Endurance | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | 10 | | | kcycles | | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | | Years | | | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | | | | <sup>1.</sup> Based on characterization, not tested in production. #### 5.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - **Electrostatic discharge (ESD)** (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 1000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 1000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 30*. They are based on the EMS levels and classes defined in application note AN1709. <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Cycling performed over the whole temperature range. ## Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 23* and *Table 36*, respectively. Unless otherwise specified, the parameters given in *Table 36* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 9*. Table 36. I/O AC characteristics<sup>(1)</sup> | MODEx[1:0]<br>bit value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|--------------------|------| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | | 2 | MHz | | 10 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>1</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | | 125 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | 2 35 | | 125 <sup>(3)</sup> | 115 | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | | 10 | MHz | | 01 $t_{f(IO)out}$ | | Output high to low level fall time | C = 50 pE V = 2 V to 3 6 V | | 25 <sup>(3)</sup> | nc | | | | Output low to high level rise time $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | | | 25 <sup>(3)</sup> | ns | | | F <sub>max(IO)out</sub> | t Maximum frequency <sup>(2)</sup> | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 50 | MHz | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 30 | MHz | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 20 | MHz | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 5 <sup>(3)</sup> | | | 11 | t <sub>f(IO)out</sub> | Output high to low level fall time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8 <sup>(3)</sup> | | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 12 <sup>(3)</sup> | ns | | | | Output low to high level rise time | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 5 <sup>(3)</sup> | 113 | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8 <sup>(3)</sup> | | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 12 <sup>(3)</sup> | | | - | t <sub>EXTIpw</sub> | Pulse width of<br>external signals<br>detected by the EXTI<br>controller | | 10 | | ns | The I/O speed is configured using the MODEx[1:0] bits. Refer to the STM32F10xxx reference manual for a description of GPIO Port configuration register. 58/91 <sup>2.</sup> The maximum frequency is defined in Figure 23. <sup>3.</sup> Guaranteed by design, not tested in production. Figure 25. I<sup>2</sup>C bus AC waveforms and measurement circuit 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Table 40. SCL frequency $(f_{PCLK1} = 36 \text{ MHz.}, V_{DD} = 3.3 \text{ V})^{(1)(2)}$ | £ ((±1,=) | I2C_CCR value | | | |------------------------|-----------------------------|--|--| | f <sub>SCL</sub> (kHz) | $R_P = 4.7 \text{ k}\Omega$ | | | | 400 | 0x801E | | | | 300 | 0x8028 | | | | 200 | 0x803C | | | | 100 | 0x00B4 | | | | 50 | 0x0168 | | | | 20 | 0x0384 | | | <sup>1.</sup> $R_P$ = External pull-up resistance, $f_{SCL} = I^2C$ speed, 62/91 Doc ID 13587 Rev 10 For speeds around 200 kHz, the tolerance on the achieved speed is of ±5%. For other speed ranges, the tolerance on the achieved speed ±2%. These variations depend on the accuracy of the external components used to design the application. #### SPI interface characteristics Unless otherwise specified, the parameters given in *Table 41* are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 9*. Refer to *Section 5.3.12: I/O port characteristics* for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO). Table 41. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------------------------------|-------------------------------------|-------------------------------------------------------|---------------------|---------------------|-------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | 0 | 18 | MHz | | 1/t <sub>c(SCK)</sub> | SFI Clock frequency | Slave mode | 0 | 18 | IVITZ | | t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 30 pF | | 8 | | | t <sub>su(NSS)</sub> <sup>(2)</sup> | NSS setup time | Slave mode | 4 t <sub>PCLK</sub> | | | | t <sub>h(NSS)</sub> <sup>(2)</sup> | NSS hold time | Slave mode | 73 | | | | t <sub>w(SCKH)</sub> (2)<br>t <sub>w(SCKL)</sub> (2) | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | 50 | 60 | | | | Data input setup time | SPI1 | 1 | | | | t <sub>su(MI)</sub> (2) | Master mode | SPI2 | 5 | | | | t <sub>su(SI)</sub> <sup>(2)</sup> | Data input setup time<br>Slave mode | | 1 | | | | + (2) | Data input hold time | SPI1 | 1 | | | | t <sub>h(MI)</sub> (2) | Master mode | SPI2 | 5 | | ns | | t <sub>h(SI)</sub> <sup>(2)</sup> | Data input hold time<br>Slave mode | | 3 | | | | t <sub>a(SO)</sub> <sup>(2)(3)</sup> | Data output access | Slave mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | 0 | 55 | | | () | time | Slave mode, f <sub>PCLK</sub> = 24 MHz | 0 | 4 t <sub>PCLK</sub> | | | t <sub>dis(SO)</sub> (2)(4) | Data output disable time | Slave mode | 10 | | | | t <sub>v(SO)</sub> (2)(1) | Data output valid time | Slave mode (after enable edge) | | 25 | | | t <sub>v(MO)</sub> <sup>(2)(1)</sup> | Data output valid time | Master mode (after enable edge) | | 3 | | | t <sub>h(SO)</sub> <sup>(2)</sup> | Data output hold time | Slave mode (after enable edge) | 25 | | | | t <sub>h(MO)</sub> <sup>(2)</sup> | Data output hold time | Master mode (after enable edge) | 4 | | | <sup>1.</sup> Remapped SPI1 characteristics to be determined. <sup>2.</sup> Based on characterization, not tested in production. <sup>3.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>4.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z Figure 28. SPI timing diagram - master mode<sup>(1)</sup> 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . ## **USB** characteristics The USB interface is USB-IF certified (Full Speed). Table 42. USB startup time | Symbol | Parameter | Max | Unit | |-------------------------------------|------------------------------|-----|------| | t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time | 1 | μs | 1. Guaranteed by design, not tested in production. ## Equation 1: R<sub>AIN</sub> max formula: $$R_{AIN} < \frac{T_S}{f_{ADC} \times C_{ADC} \times ln(2^{N+2})} - R_{ADC}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). Table 46. $R_{AIN}$ max for $f_{ADC} = 14 \text{ MHz}^{(1)}$ | T <sub>s</sub> (cycles) | t <sub>S</sub> (µs) | R <sub>AIN</sub> max (kΩ) | |-------------------------|---------------------|---------------------------| | 1.5 | 0.11 | 1.2 | | 7.5 | 0.54 | 10 | | 13.5 | 0.96 | 19 | | 28.5 | 2.04 | 41 | | 41.5 | 2.96 | 60 | | 55.5 | 3.96 | 80 | | 71.5 | 5.11 | 104 | | 239.5 | 17.1 | 350 | <sup>1.</sup> Based on characterization, not tested in production. Table 47. ADC accuracy - limited test conditions<sup>(1)</sup> (2) | Symbol | Parameter | Test conditions | Тур | Max <sup>(3)</sup> | Unit | |--------|------------------------------|---------------------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | f <sub>PCLK2</sub> = 56 MHz, | ±1.3 | ±2 | | | EO | Offset error | $f_{ADC} = 14 \text{ MHz}, R_{AIN} < 10 \text{ k}\Omega,$ | | ±1.5 | | | EG | Gain error | $V_{DDA} = 3 \text{ V to } 3.6 \text{ V}$<br>$T_{\Delta} = 25 ^{\circ}\text{C}$ | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | Measurements made after | | ±1 | | | EL | Integral linearity error | ADC calibration | ±0.8 | ±1.5 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. 3. Based on characterization, not tested in production. <sup>2.</sup> ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in *Section 5.3.12* does not affect the ADC accuracy. Figure 40. LQFP64, 64-pin low-profile quad flat package Figure 41. Recommended footprint<sup>(1)(2)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 53. LQFP64, 64-pin low-profile quad flat package mechanical data | Dim | mm | | | inches <sup>(1)</sup> | | | |------|----------------|-------|------|-----------------------|--------|--------| | Dim. | Min | Тур | Max | Min | Тур | Max | | А | | | 1.60 | | | 0.0630 | | A1 | 0.05 | | 0.15 | 0.0020 | | 0.0059 | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | С | 0.09 | | 0.20 | 0.0035 | | 0.0079 | | D | | 12.00 | | | 0.4724 | | | D1 | | 10.00 | | | 0.3937 | | | E | | 12.00 | | | 0.4724 | | | E1 | | 10.00 | | | 0.3937 | | | е | | 0.50 | | | 0.0197 | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.00 | | | 0.0394 | | | N | Number of pins | | | | | | | IN | | | | 64 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Table 58. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22-Nov-2007 | 4 | Document status promoted from preliminary data to datasheet. The STM32F103xx is USB certified. Small text changes. Power supply schemes on page 13 modified. Number of communication peripherals corrected for STM32F103xx and number of GPIOs corrected for LQFP package in Table 2: STM32F103xx medium-density device features and peripheral counts. Main function and default alternate function modified for PC14 and PC15 in, Note 5 added and Remap column added in Table 5: Medium-density STM32F103xx pin definitions. VDD-VSS ratings and Note 1 modified in Table 6: Voltage characteristics, Note 1 modified in Table 6: Voltage characteristics, Note 1 modified in Table 7: Current characteristics. Note 1 and Note 2 added in Table 11: Embedded reset and power control block characteristics. Note 1 and Note 2 added in Table 11: Embedded reset and power control block characteristics. Note 1 and Note 2 added in Table 11: Embedded reset and power control block characteristics. Note 1 and Note 2 added in Table 11: Embedded reset and power control block characteristics. Note 1 and Note 2 added in Table 11: Embedded reset and power control block characteristics. Note 1 and Note 2 added in Table 11: Embedded reset and power control block characteristics. Note 1 and Note 2 added in Table 11: Embedded reset and power control block characteristics. Note 1 and Note 2 added in Table 11: Embedded reset and power control block characteristics in Stop and Standby modes. Note added in Table mode, code running from Flash or RAM on page 41. Note 1 peripheral current consumption and notes modified in Table 19: Peripheral current consumption. tyu(HSE) and typical value at 2.4 V modified and lpD_VBAT maximum values added in Table 19: Peripheral current consumption. tyu(HSE) and typical value at 2.4 V modified in Table 22 and Table 23, respectively. Maximum values removed from Table 26: Low-power mode wakeup timings. t <sub>RET</sub> conditions modified in Table 29: Flash memory endurance and data retention. Figure 12: Power supply scheme correcte | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2009 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com