



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 24MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                        |
| Peripherals                | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT                              |
| Number of I/O              | 37                                                                     |
| Program Memory Size        | 16KB (16K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 4K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                              |
| Data Converters            | A/D 10x12b; D/A 2x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 48-LQFP                                                                |
| Supplier Device Package    | 48-LQFP (7x7)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f100c4t7b |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of figures

| Figure 1.  | STM32F100xx value line block diagram                                                         | . 12 |
|------------|----------------------------------------------------------------------------------------------|------|
| Figure 2.  | Clock tree                                                                                   | 13   |
| Figure 3.  | STM32F100xx value line LQFP100 pinout                                                        | 22   |
| Figure 4.  | STM32F100xx value line LQFP64 pinout                                                         | 23   |
| Figure 5.  | STM32F100xx value line LQFP48 pinout                                                         | 23   |
| Figure 6.  | STM32F100xx value line TFBGA64 ballout                                                       | 24   |
| Figure 7.  | Memory map                                                                                   | 30   |
| Figure 8.  | Pin loading conditions                                                                       | 32   |
| Figure 9.  | Pin input voltage                                                                            | 32   |
| Figure 10. | Power supply scheme.                                                                         | 32   |
| Figure 11. | Current consumption measurement scheme                                                       | 33   |
| Figure 12. | Maximum current consumption in Run mode versus frequency (at 3.6 V) -                        |      |
| U          | code with data processing running from RAM, peripherals enabled.                             | 39   |
| Figure 13. | Maximum current consumption in Run mode versus frequency (at 3.6 V) -                        |      |
| U          | code with data processing running from RAM, peripherals disabled                             | 39   |
| Figure 14. | Typical current consumption on $V_{BAT}$ with RTC on vs. temperature                         |      |
| 0.         | at different V <sub>BAT</sub> values                                                         | 40   |
| Figure 15. | Typical current consumption in Stop mode with regulator in Run mode                          |      |
| 5          | versus temperature at $V_{DD}$ = 3.3 V and 3.6 V                                             | 41   |
| Fiaure 16. | Typical current consumption in Stop mode with regulator                                      |      |
| 0          | in Low-power mode versus temperature at $V_{DD} = 3.3$ V and 3.6 V                           | 41   |
| Figure 17. | Typical current consumption in Standby mode                                                  |      |
| - gane     | versus temperature at $V_{DD}$ = 3.3 V and 3.6 V                                             | 42   |
| Figure 18. | High-speed external clock source AC timing diagram                                           | 46   |
| Figure 19. | Low-speed external clock source AC timing diagram.                                           | 47   |
| Figure 20. | Typical application with an 8 MHz crystal.                                                   | 48   |
| Figure 21. | Typical application with a 32.768 kHz crystal                                                | 50   |
| Figure 22. | Standard I/O input characteristics - CMOS port                                               | 58   |
| Figure 23. | Standard I/O input characteristics - TTL port                                                | 58   |
| Figure 24. | 5 V tolerant I/O input characteristics - CMOS port                                           | 59   |
| Figure 25. | 5 V tolerant I/O input characteristics - TTL port                                            | 59   |
| Figure 26. | I/O AC characteristics definition                                                            | 62   |
| Figure 27. | Recommended NRST pin protection                                                              | 63   |
| Figure 28. | I <sup>2</sup> C bus AC waveforms and measurement circuit <sup>(1)</sup>                     | 65   |
| Figure 29. | SPI timing diagram - slave mode and CPHA = 0                                                 | 67   |
| Figure 30. | SPI timing diagram - slave mode and CPHA = $1^{(1)}$                                         | 67   |
| Figure 31. | SPI timing diagram - master mode <sup>(1)</sup>                                              | 68   |
| Figure 32. | ADC accuracy characteristics                                                                 | 71   |
| Figure 33. | Typical connection diagram using the ADC                                                     | 71   |
| Figure 34. | Power supply and reference decoupling ( $V_{\text{PEE}}$ not connected to $V_{\text{DDA}}$ ) | 72   |
| Figure 35. | Power supply and reference decoupling ( $V_{\text{REF}}$ connected to $V_{\text{DDA}}$ ).    | 72   |
| Figure 36. | 12-bit buffered /non-buffered DAC                                                            | 74   |
| Figure 37. | LQFP100 - 100-pin. 14 x 14 mm low-profile guad flat package outline                          | 76   |
| Figure 38. | LQEP100 - 100-pin, 14 x 14 mm low-profile quad flat                                          |      |
|            | recommended footprint.                                                                       | 78   |
| Figure 39. | LQFP100 marking example (package top view).                                                  | 79   |
| Figure 40  | LQFP64 – 10 x 10 mm 64 pin low-profile guad flat package outline                             | 80   |
| Figure 41  | LQFP64 - 64-pin. 10 x 10 mm low-profile guad flat recommended footprint                      | 81   |
|            |                                                                                              |      |



| Figure 42.<br>Figure 43. | LQFP64 marking example (package top view)<br>TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch thin profile fine pitch ball grid array | 82 |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|----|
| 0                        | package outline.                                                                                                               | 83 |
| Figure 44.               | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball                                                        |    |
|                          | grid array, recommended footprint                                                                                              | 84 |
| Figure 45.               | TFBGA64 marking example (package top view)                                                                                     | 85 |
| Figure 46.               | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline                                                                | 86 |
| Figure 47.               | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package                                                                        |    |
|                          | recommended footprint                                                                                                          | 87 |
| Figure 48.               | LQFP48 marking example (package top view)                                                                                      | 88 |
| Figure 49.               | LQFP100 P <sub>D</sub> max vs. T <sub>A</sub>                                                                                  | 91 |



# 2 Description

The STM32F100x4, STM32F100x6, STM32F100x8 and STM32F100xB microcontrollers incorporate the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M3 32-bit RISC core operating at a 24 MHz frequency, high-speed embedded memories (Flash memory up to 128 Kbytes and SRAM up to 8 Kbytes), and an extensive range of enhanced peripherals and I/Os connected to two APB buses. All devices offer standard communication interfaces (up to two I<sup>2</sup>Cs, two SPIs, one HDMI CEC, and up to three USARTs), one 12-bit ADC, two 12-bit DACs, up to six general-purpose 16-bit timers and an advanced-control PWM timer.

The STM32F100xx low- and medium-density devices operate in the -40 to +85 °C and -40 to +105 °C temperature ranges, from a 2.0 to 3.6 V power supply.

A comprehensive set of power-saving mode allows the design of low-power applications.

These microcontrollers include devices in three different packages ranging from 48 pins to 100 pins. Depending on the device chosen, different sets of peripherals are included.

These features make these microcontrollers suitable for a wide range of applications such as application control and user interfaces, medical and hand-held equipment, PC and gaming peripherals, GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs.



Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals: SPI, DAC, I<sup>2</sup>C, USART, all timers and ADC.

# 2.2.14 RTC (real-time clock) and backup registers

The RTC and the backup registers are supplied through a switch that takes power either on  $V_{DD}$  supply when present or through the  $V_{BAT}$  pin. The backup registers are ten 16-bit registers used to store 20 bytes of user application data when  $V_{DD}$  power is not present.

The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low power RC oscillator or the high-speed external clock divided by 128. The internal low power RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural crystal deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz.

# 2.2.15 Timers and watchdogs

The STM32F100xx devices include an advanced-control timer, six general-purpose timers, two basic timers and two watchdog timers.

Table 3 compares the features of the advanced-control, general-purpose and basic timers.

| Timer                  | Counter resolution | Counter<br>type         | Prescaler<br>factor                   | DMA request generation | Capture/compare<br>channels | Complementary<br>outputs |
|------------------------|--------------------|-------------------------|---------------------------------------|------------------------|-----------------------------|--------------------------|
| TIM1                   | 16-bit             | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes                    | 4                           | Yes                      |
| TIM2,<br>TIM3,<br>TIM4 | 16-bit             | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes                    | 4                           | No                       |
| TIM15                  | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | Yes                    | 2                           | Yes                      |
| TIM16,<br>TIM17        | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | Yes                    | 1                           | Yes                      |
| TIM6,<br>TIM7          | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | Yes                    | 0                           | No                       |

Table 3. Timer feature comparison



# Advanced-control timer (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes)
- One-pulse mode output

If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can be frozen in debug mode.

Many features are shared with those of the standard TIM timers which have the same architecture. The advanced control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining.

#### General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16 & TIM17)

There are six synchronizable general-purpose timers embedded in the STM32F100xx devices (see *Table 3* for differences). Each general-purpose timers can be used to generate PWM outputs, or as simple time base.

#### TIM2, TIM3, TIM4

STM32F100xx devices feature three synchronizable 4-channels general-purpose timers. These timers are based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages.

The TIM2, TIM3, TIM4 general-purpose timers can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining.

TIM2, TIM3, TIM4 all have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

Their counters can be frozen in debug mode.

#### TIM15, TIM16 and TIM17

These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output.

The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining.

TIM15 can be synchronized with TIM16 and TIM17.

TIM15, TIM16, and TIM17 have a complementary output with dead-time generation and independent DMA request generation

DocID16455 Rev 9



# 2.2.23 DAC (digital-to-analog converter)

The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in noninverting configuration.

This dual digital Interface supports the following features:

- two DAC converters: one for each output channel
- up to 10-bit output
- left or right data alignment in 12-bit mode
- synchronized update capability
- noise-wave generation
- triangular-wave generation
- dual DAC channels' independent or simultaneous conversions
- DMA capability for each channel
- external triggers for conversion
- input voltage reference V<sub>REF+</sub>

Eight DAC trigger inputs are used in the STM32F100xx. The DAC channels are triggered through the timer update outputs that are also connected to different DMA channels.

#### 2.2.24 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 2 V <  $V_{DDA}$  < 3.6 V. The temperature sensor is internally connected to the ADC1\_IN16 input channel which is used to convert the sensor output voltage into a digital value.

# 2.2.25 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.



|         | Pi     | ns      |        |                   | 2                   |                           |                                                  | Alternate function                                   | s <sup>(3)(4)</sup>                              |
|---------|--------|---------|--------|-------------------|---------------------|---------------------------|--------------------------------------------------|------------------------------------------------------|--------------------------------------------------|
| LQFP100 | LQFP64 | TFBGA64 | LQFP48 | Pin name          | Type <sup>(1)</sup> | I / O level <sup>(2</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                              | Remap                                            |
| 57      | -      | -       | -      | PD10              | I/O                 | FT                        | PD10                                             | -                                                    | USART3_CK                                        |
| 58      | -      | -       | -      | PD11              | I/O                 | FT                        | PD11                                             | -                                                    | USART3_CT<br>S                                   |
| 59      | -      | -       | -      | PD12              | I/O                 | FT                        | PD12                                             | -                                                    | TIM4_CH1<br>( <sup>11)</sup> /<br>USART3_RT<br>S |
| 60      | -      | -       | -      | PD13              | I/O                 | FT                        | PD13                                             | -                                                    | TIM4_CH2 <sup>(11</sup>                          |
| 61      | -      | -       | -      | PD14              | I/O                 | FT                        | PD14                                             | -                                                    | TIM4_CH3 <sup>(11</sup>                          |
| 62      | -      | -       | -      | PD15              | I/O                 | FT                        | PD15                                             | -                                                    | TIM4_CH4 <sup>(11</sup>                          |
| 63      | 37     | F6      | -      | PC6               | I/O                 | FT                        | PC6                                              | -                                                    | TIM3_CH1                                         |
| 64      | 38     | E7      | -      | PC7               | I/O                 | FT                        | PC7                                              | -                                                    | TIM3_CH2                                         |
| 65      | 39     | E8      | -      | PC8               | I/O                 | FT                        | PC8                                              | -                                                    | TIM3_CH3                                         |
| 66      | 40     | D8      | -      | PC9               | I/O                 | FT                        | PC9                                              | -                                                    | TIM3_CH4                                         |
| 67      | 41     | D7      | 29     | PA8               | I/O                 | FT                        | PA8                                              | USART1_CK / MCO /<br>TIM1_CH1                        | -                                                |
| 68      | 42     | C7      | 30     | PA9               | I/O                 | FT                        | PA9                                              | USART1_TX <sup>(12)</sup> /<br>TIM1_CH2 / TIM15_BKIN | -                                                |
| 69      | 43     | C6      | 31     | PA10              | I/O                 | FT                        | PA10                                             | USART1_RX <sup>(12)</sup> /<br>TIM1_CH3 / TIM17_BKIN | -                                                |
| 70      | 44     | C8      | 32     | PA11              | I/O                 | FT                        | PA11                                             | USART1_CTS / TIM1_CH4                                | -                                                |
| 71      | 45     | B8      | 33     | PA12              | I/O                 | FT                        | PA12                                             | USART1_RTS / TIM1_ETR                                | -                                                |
| 72      | 46     | A8      | 34     | PA13              | I/O                 | FT                        | JTMS-<br>SWDIO                                   | -                                                    | PA13                                             |
| 73      | -      | -       | -      |                   |                     | Not connected             |                                                  | -                                                    |                                                  |
| 74      | 47     | D5      | 35     | V <sub>SS_2</sub> | S                   | -                         | V <sub>SS_2</sub>                                | -                                                    | -                                                |
| 75      | 48     | E5      | 36     | V <sub>DD_2</sub> | S                   | -                         | $V_{DD_2}$                                       | -                                                    | -                                                |
| 76      | 49     | A7      | 37     | PA14              | I/O                 | FT                        | JTCK/SWCL<br>K                                   | -                                                    | PA14                                             |
| 77      | 50     | A6      | 38     | PA15              | I/O                 | FT                        | JTDI                                             | -                                                    | TIM2_CH1_<br>ETR/ PA15/<br>SPI1_NSS              |
| 78      | 51     | B7      | -      | PC10              | I/O                 | FT                        | PC10                                             | -                                                    | USART3_TX                                        |

Table 4. Low & medium-density STM32F100xx pin definitions (continued)



|         | Pi     | ns      |        |                   |                     |                           |                                                  | Alternate function                                                                | s <sup>(3)(4)</sup>                       |
|---------|--------|---------|--------|-------------------|---------------------|---------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------|
| LQFP100 | LQFP64 | TFBGA64 | LQFP48 | Pin name          | Type <sup>(1)</sup> | I / O level <sup>(2</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                                           | Remap                                     |
| 79      | 52     | B6      | -      | PC11              | I/O                 | FT                        | PC11                                             | -                                                                                 | USART3_RX                                 |
| 80      | 53     | C5      | -      | PC12              | I/O                 | FT                        | PC12                                             | -                                                                                 | USART3_CK                                 |
| 81      | -      | C1      | -      | PD0               | I/O                 | FT                        | PD0                                              | -                                                                                 | -                                         |
| 82      | -      | D1      | -      | PD1               | I/O                 | FT                        | PD1                                              | -                                                                                 | -                                         |
| 83      | 54     | B5      | -      | PD2               | I/O                 | FT                        | PD2                                              | TIM3_ETR                                                                          | -                                         |
| 84      | -      | -       | -      | PD3               | I/O                 | FT                        | PD3                                              | -                                                                                 | USART2_CT<br>S                            |
| 85      | -      | -       | -      | PD4               | I/O                 | FT                        | PD4                                              | -                                                                                 | USART2_RT<br>S                            |
| 86      | -      | -       | -      | PD5               | I/O                 | FT                        | PD5                                              | -                                                                                 | USART2_TX                                 |
| 87      | -      | -       | -      | PD6               | I/O                 | FT                        | PD6                                              | -                                                                                 | USART2_RX                                 |
| 88      | -      | -       | -      | PD7               | I/O                 | FT                        | PD7                                              | -                                                                                 | USART2_CK                                 |
| 89      | 55     | A5      | 39     | PB3               | I/O                 | FT                        | JTDO                                             |                                                                                   | TIM2_CH2 /<br>PB3<br>TRACESWO<br>SPI1_SCK |
| 90      | 56     | A4      | 40     | PB4               | I/O                 | FT                        | NJTRST                                           | -                                                                                 | PB4 /<br>TIM3_CH1<br>SPI1_MISO            |
| 91      | 57     | C4      | 41     | PB5               | I/O                 | -                         | PB5                                              | I2C1_SMBA / TIM16_BKIN                                                            | TIM3_CH2 /<br>SPI1_MOSI                   |
| 92      | 58     | D3      | 42     | PB6               | I/O                 | FT                        | PB6                                              | I2C1_SCL <sup>(12)</sup> /<br>TIM4_CH1 <sup>(11)(12)</sup><br>TIM16_CH1N          | USART1_TX                                 |
| 93      | 59     | C3      | 43     | PB7               | I/O                 | FT                        | PB7                                              | I2C1_SDA <sup>(12)</sup> /<br>TIM17_CH1N<br>TIM4_CH2 <sup>(11)(12)</sup>          | USART1_RX                                 |
| 94      | 60     | B4      | 44     | BOOT0             | Ι                   | -                         | BOOT0                                            | -                                                                                 | -                                         |
| 95      | 61     | В3      | 45     | PB8               | I/O                 | FT                        | PB8                                              | TIM4_CH3 <sup>(11)(12)</sup> /<br>TIM16_CH1 <sup>(12)</sup> / CEC <sup>(12)</sup> | I2C1_SCL                                  |
| 96      | 62     | A3      | 46     | PB9               | I/O                 | FT                        | PB9                                              | TIM4_CH4 <sup>(11)(12)</sup> /<br>TIM17_CH1 <sup>(12)</sup>                       | I2C1_SDA                                  |
| 97      | -      | -       | -      | PE0               | I/O                 | FT                        | PE0                                              | TIM4_ETR <sup>(11)</sup>                                                          | -                                         |
| 98      | -      | -       | -      | PE1               | I/O                 | FT                        | PE1                                              | -                                                                                 | -                                         |
| 99      | 63     | D4      | 47     | V <sub>SS_3</sub> | S                   | -                         | V <sub>SS_3</sub>                                | -                                                                                 | -                                         |
| 10<br>0 | 64     | E4      | 48     | V <sub>DD_3</sub> | S                   | -                         | V <sub>DD_3</sub>                                | -                                                                                 | -                                         |

Table 4. Low & medium-density STM32F100xx pin definitions (continued)

DocID16455 Rev 9



| Symbol | Parameter                        | Conditions                                              | £      | Max <sup>(1)</sup>     |                         |      |
|--------|----------------------------------|---------------------------------------------------------|--------|------------------------|-------------------------|------|
| Symbol | Farameter                        | Conditions                                              | HCLK   | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | onne |
|        |                                  | External clock <sup>(2)</sup> , all peripherals enabled | 24 MHz | 15.4                   | 15.7                    |      |
|        | Supply<br>current in<br>Run mode |                                                         | 16 MHz | 11                     | 11.5                    |      |
|        |                                  |                                                         | 8 MHz  | 6.7                    | 6.9                     | m۸   |
| DD     |                                  | e<br>External clock <sup>(2)</sup> , all                | 24 MHz | 10.3                   | 10.5                    | ШA   |
|        |                                  |                                                         | 16 MHz | 7.8                    | 8.1                     |      |
|        |                                  |                                                         | 8 MHz  | 5.1                    | 5.3                     |      |

Table 12. Maximum current consumption in Run mode, code with data processingrunning from Flash

1. Guaranteed by characterization results.

2. External clock is 8 MHz and PLL is on when  $f_{HCLK}$  > 8 MHz.

| Table 13. Maximum current consumption in Run mode, code with data processin | ıg |
|-----------------------------------------------------------------------------|----|
| running from RAM                                                            |    |

| Symbol | Baramotor                  | Conditions                                              | f      | Ма                     | Unit                    |      |
|--------|----------------------------|---------------------------------------------------------|--------|------------------------|-------------------------|------|
| Symbol | Falailletei                |                                                         | HCLK   | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit |
|        |                            | External clock <sup>(2)</sup> , all peripherals enabled | 24 MHz | 14.5                   | 15                      |      |
|        | Supply current in Run mode |                                                         | 16 MHz | 10                     | 10.5                    | l    |
|        |                            |                                                         | 8 MHz  | 6                      | 6.3                     | m۸   |
| DD     |                            | External clock <sup>(2)</sup> all peripherals disabled  | 24MHz  | 9.3                    | 9.7                     | ШA   |
|        |                            |                                                         | 16 MHz | 6.8                    | 7.2                     |      |
|        |                            |                                                         | 8 MHz  | 4.4                    | 4.7                     |      |

1. Guaranteed by characterization, tested in production at  $V_{\text{DD}}$  max,  $f_{\text{HCLK}}$  max.

2. External clock is 8 MHz and PLL is on when  $f_{HCLK}$  > 8 MHz.





Figure 15. Typical current consumption in Stop mode with regulator in Run mode versus temperature at  $V_{DD}$  = 3.3 V and 3.6 V







# 5.3.6 External clock source characteristics

# High-speed external user clock generated from an external source

The characteristics given in *Table 19* result from tests performed using an high-speed external clock source, and under the ambient temperature and supply voltage conditions summarized in *Table 8*.

| Symbol                                       | Parameter                                              | Conditions                                        | Min                | Тур                | Мах             | Unit |
|----------------------------------------------|--------------------------------------------------------|---------------------------------------------------|--------------------|--------------------|-----------------|------|
| f <sub>HSE_ext</sub>                         | User external clock source<br>frequency <sup>(1)</sup> |                                                   | 1                  | 8                  | 24              | MHz  |
| V <sub>HSEH</sub>                            | OSC_IN input pin high level voltage <sup>(1)</sup>     |                                                   | 0.7V <sub>DD</sub> | -                  | V <sub>DD</sub> | V    |
| V <sub>HSEL</sub>                            | OSC_IN input pin low level voltage <sup>(1)</sup>      | $V_{SS}$                                          | -                  | 0.3V <sub>DD</sub> | v               |      |
| t <sub>w(HSEH)</sub><br>t <sub>w(HSEL)</sub> | OSC_IN high or low time <sup>(1)</sup>                 |                                                   | 5                  | -                  | -               | ne   |
| t <sub>r(HSE)</sub><br>t <sub>f(HSE)</sub>   | OSC_IN rise or fall time <sup>(1)</sup>                |                                                   | -                  | -                  | 20              | 115  |
| C <sub>in(HSE)</sub>                         | OSC_IN input capacitance <sup>(1)</sup>                | -                                                 | -                  | 5                  | -               | pF   |
| DuCy <sub>(HSE)</sub>                        | Duty cycle <sup>(1)</sup>                              | -                                                 | 45                 | -                  | 55              | %    |
| ΙL                                           | OSC_IN Input leakage current                           | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub> | -                  | -                  | ±1              | μA   |

Table 19. High-speed external user clock characteristics

1. Guaranteed by design.







# 5.3.9 Memory characteristics

# Flash memory

The characteristics are given at  $T_{\text{A}}$  = –40 to 105  $^{\circ}\text{C}$  unless otherwise specified.

| Symbol             | Parameter               | Conditions                                                                 | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|-------------------------|----------------------------------------------------------------------------|--------------------|------|--------------------|------|
| t <sub>prog</sub>  | 16-bit programming time | $T_A = -40$ to +105 °C                                                     | 40                 | 52.5 | 70                 | μs   |
| t <sub>ERASE</sub> | Page (1 KB) erase time  | $T_A = -40$ to +105 °C                                                     | 20                 | -    | 40                 | ms   |
| t <sub>ME</sub>    | Mass erase time         | $T_A = -40$ to +105 °C                                                     | 20                 | -    | 40                 | ms   |
| I <sub>DD</sub>    |                         | Read mode<br>f <sub>HCLK</sub> = 24 MHz, V <sub>DD</sub> = 3.3 V           | -                  | -    | 20                 | mA   |
|                    | Supply current          | Write / Erase modes<br>f <sub>HCLK</sub> = 24 MHz, V <sub>DD</sub> = 3.3 V | -                  | -    | 5                  | mA   |
|                    |                         | Power-down mode / Halt,<br>V <sub>DD</sub> = 3.0 to 3.6 V                  | -                  | -    | 50                 | μA   |
| V <sub>prog</sub>  | Programming voltage     | -                                                                          | 2                  | -    | 3.6                | V    |

| Table 27. | Flash | memory | characteristics |
|-----------|-------|--------|-----------------|
|-----------|-------|--------|-----------------|

1. Guaranteed by design.

| Symbol Parameter |                | Conditions                                                                              | Value              |     |     | 11      |
|------------------|----------------|-----------------------------------------------------------------------------------------|--------------------|-----|-----|---------|
| Symbol           | Parameter      | Conditions                                                                              | Min <sup>(1)</sup> | Тур | Мах | Unit    |
| N <sub>END</sub> | Endurance      | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | 10                 | -   | -   | kcycles |
|                  |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C                                       | 30                 | -   | -   |         |
| t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C                                      | 10                 | -   | -   | Years   |
|                  |                | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C                                     | 20                 | -   | -   |         |

#### Table 28. Flash memory endurance and data retention

1. Based on characterization not tested in production.

2. Cycling performed over the whole temperature range.



# 5.3.10 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

#### Functional EMS (Electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- **FTB**: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 29*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                         | Conditions                                                                                                                                                                                                                              | Level/Class |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C,<br>f <sub>HCLK</sub> = 24 MHz, LQFP100<br>package, conforms to<br>IEC 61000-4-2                                                                                                                       | 2B          |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $\label{eq:VDD} \begin{array}{l} V_{DD} = 3.3 \text{ V},  \text{T}_{\text{A}} = +25 \ ^{\circ}\text{C}, \\ \text{f}_{\text{HCLK}} = 24 \text{ MHz}, \text{ LQFP100} \\ \text{package, conforms to} \\ \text{IEC 61000-4-4} \end{array}$ | 4A          |

Table 29. EMS characteristics

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and pre qualification tests in relation with the EMC level requested for his application.

Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

# Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).



#### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 26* and *Table 36*, respectively.

Unless otherwise specified, the parameters given in *Table 36* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*.

| MODEx<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol                  | Parameter                                                             | Conditions                                                                | Мах                | Unit |  |
|--------------------------------------------|-------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------|------|--|
|                                            | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                      | $C_L$ = 50 pF, $V_{DD}$ = 2 V to 3.6 V                                    | 2 <sup>(3)</sup>   | MHz  |  |
| 10                                         | t <sub>f(IO)out</sub>   | Output high to low level fall time                                    |                                                                           | 125 <sup>(3)</sup> | 20   |  |
|                                            | t <sub>r(IO)out</sub>   | Output low to high level rise time                                    | $V_{\rm L} = 50  \text{pr},  V_{\rm DD} = 2  \text{V}  10  3.0  \text{V}$ | 125 <sup>(3)</sup> | ns   |  |
|                                            | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                      | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 3.6 V                                  | 10 <sup>(3)</sup>  | MHz  |  |
| 01                                         | t <sub>f(IO)out</sub>   | Output high to low level fall time                                    |                                                                           | 25 <sup>(3)</sup>  | 20   |  |
|                                            | t <sub>r(IO)out</sub>   | Output low to high level rise time                                    | CL- 50 μr, VDD - 2 V to 5.6 V                                             | 25 <sup>(3)</sup>  | 115  |  |
|                                            | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                      | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 3.6 V                                  | 24                 | MHz  |  |
|                                            | t <sub>f(IO)out</sub>   | Output high to low level fall time                                    | $C_{L}$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V                                | 5 <sup>(3)</sup>   |      |  |
|                                            |                         |                                                                       | $C_{L}$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V                                | 8 <sup>(3)</sup>   |      |  |
| 11                                         |                         |                                                                       | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                                  | 12 <sup>(3)</sup>  | ne   |  |
|                                            |                         |                                                                       | $C_{L}$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V                                | 5 <sup>(3)</sup>   | 115  |  |
|                                            | t <sub>r(IO)out</sub>   | Output low to high level rise                                         | $C_{L}$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V                                | 8 <sup>(3)</sup>   |      |  |
|                                            |                         |                                                                       | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                                  | 12 <sup>(3)</sup>  |      |  |
| -                                          | t <sub>EXTIpw</sub>     | Pulse width of external<br>signals detected by the<br>EXTI controller | -                                                                         | 10 <sup>(3)</sup>  | ns   |  |

| Table 36. I/O AC characteristics <sup>1</sup> | e 36. I/O AC characteristics | (1 |
|-----------------------------------------------|------------------------------|----|
|-----------------------------------------------|------------------------------|----|

1. The I/O speed is configured using the MODEx[1:0] bits. Refer to the STM32F10xxx reference manual for a description of GPIO Port configuration register.

2. The maximum frequency is defined in *Figure 26*.

3. Guaranteed by design.



# 5.3.16 Communications interfaces

# I<sup>2</sup>C interface characteristics

Unless otherwise specified, the parameters given in *Table 39* are derived from tests performed under the ambient temperature,  $f_{PCLK1}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 8*.

The STM32F100xx value line I<sup>2</sup>C interface meets the requirements of the standard I<sup>2</sup>C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DD</sub> is disabled, but is still present.

The I<sup>2</sup>C characteristics are described in *Table 39*. Refer also to *Section 5.3.12: I/O current injection characteristics* for more details on the input/output alternate function characteristics (SDA and SCL).

| Symbol                                     | Parameter                               | Standard n | node l <sup>2</sup> C <sup>(1)</sup> | Fast mode | e l <sup>2</sup> C <sup>(1)(2)</sup> | Unit |
|--------------------------------------------|-----------------------------------------|------------|--------------------------------------|-----------|--------------------------------------|------|
| Symbol                                     | Falameter                               | Min        | Max                                  | Min       | Мах                                  | Unit |
| t <sub>w(SCLL)</sub>                       | SCL clock low time                      | 4.7        | -                                    | 1.3       | -                                    | 116  |
| t <sub>w(SCLH)</sub>                       | SCL clock high time                     | 4.0        | -                                    | 0.6       | -                                    | μο   |
| t <sub>su(SDA)</sub>                       | SDA setup time                          | 250        | -                                    | 100       | -                                    |      |
| t <sub>h(SDA)</sub>                        | SDA data hold time                      | 0          | -                                    | 0         | 900 <sup>(3)</sup>                   |      |
| t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time                   | -          | 1000                                 | -         | 300                                  | ns   |
| t <sub>f(SDA)</sub><br>t <sub>f(SCL)</sub> | SDA and SCL fall time                   | -          | 300                                  | -         | 300                                  |      |
| t <sub>h(STA)</sub>                        | Start condition hold time               | 4.0        | -                                    | 0.6       | -                                    |      |
| t <sub>su(STA)</sub>                       | Repeated Start condition setup time     | 4.7        | -                                    | 0.6       | -                                    | μs   |
| t <sub>su(STO)</sub>                       | Stop condition setup time               | 4.0        | -                                    | 0.6       | -                                    | μs   |
| t <sub>w(STO:STA)</sub>                    | Stop to Start condition time (bus free) | 4.7        | -                                    | 1.3       | -                                    | μs   |
| Cb                                         | Capacitive load for each bus line       | -          | 400                                  | -         | 400                                  | pF   |

| Table 39, IFC characteristic | Table | 39. | I <sup>2</sup> C | chara | cteristic |
|------------------------------|-------|-----|------------------|-------|-----------|
|------------------------------|-------|-----|------------------|-------|-----------|

1. Guaranteed by design.

f<sub>PCLK1</sub> must be at least 2 MHz to achieve standard mode I<sup>2</sup>C frequencies. It must be at least 4 MHz to achieve fast mode I<sup>2</sup>C frequencies. It must be a multiple of 10 MHz to reach the 400 kHz maximum I2C fast mode clock.

3. The maximum Data hold time has only to be met if the interface does not stretch the low period of SCL signal.



| Symbol                           | Parameter                                 | Conditions                                            | Min                                                                        | Тур                | Max                | Unit               |
|----------------------------------|-------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------|--------------------|--------------------|--------------------|
| V <sub>DDA</sub>                 | Power supply                              | -                                                     | 2.4                                                                        | -                  | 3.6                | V                  |
| V <sub>REF+</sub>                | Positive reference voltage                | -                                                     | 2.4                                                                        | -                  | V <sub>DDA</sub>   | V                  |
| I <sub>VREF</sub>                | Current on the V <sub>REF</sub> input pin | -                                                     | -                                                                          | 160 <sup>(1)</sup> | 220 <sup>(1)</sup> | μA                 |
| f <sub>ADC</sub>                 | ADC clock frequency                       | -                                                     | 0.6                                                                        | -                  | 12                 | MHz                |
| f <sub>S</sub> <sup>(2)</sup>    | Sampling rate                             | -                                                     | 0.05                                                                       | -                  | 1                  | MHz                |
| f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency                | f <sub>ADC</sub> = 12 MHz                             | -                                                                          | -                  | 705                | kHz                |
|                                  | External trigger frequency                | -                                                     | -                                                                          | -                  | 17                 | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub> <sup>(3)</sup>  | Conversion voltage range                  | -                                                     | 0 (V <sub>SSA</sub> tied to ground)                                        | -                  | V <sub>REF+</sub>  | V                  |
| R <sub>AIN</sub> <sup>(2)</sup>  | External input impedance                  | See <i>Equation 1</i> and <i>Table 43</i> for details | -                                                                          | -                  | 50                 | κΩ                 |
| R <sub>ADC</sub> <sup>(2)</sup>  | Sampling switch resistance                | -                                                     | -                                                                          | -                  | 1                  | κΩ                 |
| C <sub>ADC</sub> <sup>(2)</sup>  | Internal sample and hold capacitor        | -                                                     | -                                                                          | -                  | 8                  | pF                 |
| + (2)                            | Calibratian time                          | f <sub>ADC</sub> = 12 MHz                             | 6.9                                                                        |                    | μs                 |                    |
| 'CAL` ′                          |                                           | -                                                     | 83                                                                         |                    |                    | 1/f <sub>ADC</sub> |
| + (2)                            | Injection trigger conversion              | f <sub>ADC</sub> = 12 MHz                             | -                                                                          | -                  | 0.25               | μs                 |
| 'lat` '                          | latency                                   | -                                                     | -                                                                          | -                  | 3 <sup>(4)</sup>   | 1/f <sub>ADC</sub> |
| + (2)                            | Regular trigger conversion                | f <sub>ADC</sub> = 12 MHz                             | -                                                                          | -                  | 0.166              | μs                 |
| <sup>u</sup> latr` '             | latency                                   | -                                                     | -                                                                          | -                  | 2 <sup>(4)</sup>   | 1/f <sub>ADC</sub> |
| + (2)                            | Compling time                             | ling time 6 = 12 MUz 0.12                             | 0.125                                                                      | -                  | 20.0               | μs                 |
| ls` ′                            | Sampling time                             |                                                       | 1.5                                                                        | -                  | 239.5              | 1/f <sub>ADC</sub> |
| t <sub>STAB</sub> <sup>(2)</sup> | Power-up time                             | -                                                     | 0                                                                          | 0                  | 1                  | μs                 |
|                                  | Total conversion time                     | f <sub>ADC</sub> = 12 MHz                             | 1.17                                                                       | -                  | 21                 | μs                 |
| t <sub>CONV</sub> <sup>(2)</sup> | (including sampling time)                 | -                                                     | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) |                    | 1/f <sub>ADC</sub> |                    |

| Table 42. | ADC | characteristics |
|-----------|-----|-----------------|
|-----------|-----|-----------------|

1. Based on characterization results, not tested in production.

2. Guaranteed by design.

 V<sub>REF+</sub> can be internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> can be internally connected to V<sub>SSA</sub>, depending on the package. Refer to *Table 4: Low & medium-density STM32F100xx pin definitions* and *Figure 6* for further details.

4. For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 42*.

# Equation 1: R<sub>AIN</sub> max formula:

$$R_{AIN} < \frac{I_{S}}{f_{ADC} \times C_{ADC} \times \ln(2^{N+2})} - R_{ADC}$$

The above formula (*Equation 1*) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution).





Figure 34. Power supply and reference decoupling ( $V_{REF+}$  not connected to  $V_{DDA}$ )

1.  $V_{\text{REF+}}$  is available on 100-pin packages and on TFBGA64 packages.  $V_{\text{REF-}}$  is available on 100-pin packages only.



Figure 35. Power supply and reference decoupling ( $V_{REF+}$  connected to  $V_{DDA}$ )

1.  $V_{REF+}$  and  $V_{REF-}$  inputs are available only on 100-pin packages.



#### **Device marking for LQFP64**

The following figure gives an example of topside marking and pin 1 position identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



#### Figure 42. LQFP64 marking example (package top view)

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



# 6.5 Thermal characteristics

The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 8: General operating conditions on page 34*.

The maximum chip-junction temperature,  $T_{\rm J}$  max, in degrees Celsius, may be calculated using the following equation:

$$T_J max = T_A max + (P_D max x \Theta_{JA})$$

Where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- $\Theta_{JA}$  is the package junction-to-ambient thermal resistance, in ° C/W,
- P<sub>D</sub> max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (P<sub>D</sub> max = P<sub>INT</sub> max + P<sub>I/O</sub>max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

 $\mathsf{P}_{\mathsf{I}/\mathsf{O}}$  max represents the maximum power dissipation on output pins where:

$$\mathsf{P}_{\mathsf{I}/\mathsf{O}} \max = \Sigma \; (\mathsf{V}_{\mathsf{OL}} \times \mathsf{I}_{\mathsf{OL}}) + \Sigma ((\mathsf{V}_{\mathsf{DD}} - \mathsf{V}_{\mathsf{OH}}) \times \mathsf{I}_{\mathsf{OH}}),$$

taking into account the actual V<sub>OL</sub> / I<sub>OL</sub> and V<sub>OH</sub> / I<sub>OH</sub> of the I/Os at low and high level in the application.

| Symbol          | Parameter                                                                   | Value | Unit |
|-----------------|-----------------------------------------------------------------------------|-------|------|
| Θ <sub>JA</sub> | Thermal resistance junction-ambient<br>LQFP 100 - 14 × 14 mm / 0.5 mm pitch | 46    | °C/W |
|                 | Thermal resistance junction-ambient<br>LQFP 64 - 10 × 10 mm / 0.5 mm pitch  | 45    |      |
|                 | Thermal resistance junction-ambient<br>TFBGA64 - 5 × 5 mm / 0.5 mm pitch    | 65    |      |
|                 | Thermal resistance junction-ambient<br>LQFP 48 - 7 × 7 mm / 0.5 mm pitch    | 55    |      |

#### Table 53. Package thermal characteristics

# 6.5.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org.



# 6.5.2 Selecting the product temperature range

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Table 54: Ordering information scheme*.

Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature.

As applications do not commonly use the STM32F10xxx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application.

The following examples show how to calculate the temperature range needed for a given application.

#### Example: high-performance application

Assuming the following application conditions:

Maximum ambient temperature  $T_{Amax} = 82$  °C (measured according to JESD51-2), I<sub>DDmax</sub> = 50 mA, V<sub>DD</sub> = 3.5 V, maximum 20 I/Os used at the same time in output at low level with I<sub>OL</sub> = 8 mA, V<sub>OL</sub>= 0.4 V and maximum 8 I/Os used at the same time in output mode at low level with I<sub>OL</sub> = 20 mA, V<sub>OL</sub>= 1.3 V

P<sub>INTmax =</sub> 50 mA × 3.5 V= 175 mW

P<sub>IOmax = 20</sub> × 8 mA × 0.4 V + 8 × 20 mA × 1.3 V = 272 mW

This gives:  $P_{INTmax}$  = 175 mW and  $P_{IOmax}$  = 272 mW

P<sub>Dmax =</sub> 175 + 272 = 447 mW

Thus: P<sub>Dmax</sub> = 447 mW

Using the values obtained in *Table 53* T<sub>Jmax</sub> is calculated as follows:

- For LQFP64, 45 °C/W

T<sub>Jmax</sub> = 82 °C + (45 °C/W × 447 mW) = 82 °C + 20.1 °C = 102.1 °C

This is within the range of the suffix 6 version parts ( $-40 < T_J < 105 \text{ °C}$ ).

In this case, parts must be ordered at least with the temperature range suffix 6 (see *Table 54: Ordering information scheme*).

#### Example 2: High-temperature application

Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature  $T_J$  remains within the specified range.

Assuming the following application conditions:

Maximum ambient temperature  $T_{Amax} = 115 \text{ °C}$  (measured according to JESD51-2),  $I_{DDmax} = 20 \text{ mA}$ ,  $V_{DD} = 3.5 \text{ V}$ , maximum 20 I/Os used at the same time in output at low level with  $I_{OL} = 8 \text{ mA}$ ,  $V_{OL} = 0.4 \text{ V}$   $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$   $P_{IOmax} = _{20} \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives:  $P_{INTmax} = 70 \text{ mW}$  and  $P_{IOmax} = 64 \text{ mW}$ :  $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ s:  $P_{Dmax} = -124 \text{ mW}$ 

Thus: P<sub>Dmax</sub> = 134 mW

DocID16455 Rev 9

