Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 24MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT | | Number of I/O | 37 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 10x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f100c8t6b | | 5 | Electi | rical cha | aracteristics | 31 | |---|--------|-----------|--------------------------------------------------------|------| | | 5.1 | Parame | ter conditions | 31 | | | | 5.1.1 | Minimum and maximum values | . 31 | | | | 5.1.2 | Typical values | . 31 | | | | 5.1.3 | Typical curves | . 31 | | | | 5.1.4 | Loading capacitor | . 31 | | | | 5.1.5 | Pin input voltage | . 31 | | | | 5.1.6 | Power supply scheme | . 32 | | | | 5.1.7 | Current consumption measurement | . 33 | | | 5.2 | Absolute | e maximum ratings | 33 | | | 5.3 | Operation | ng conditions | 34 | | | | 5.3.1 | General operating conditions | . 34 | | | | 5.3.2 | Operating conditions at power-up / power-down | . 35 | | | | 5.3.3 | Embedded reset and power control block characteristics | . 35 | | | | 5.3.4 | Embedded reference voltage | . 37 | | | | 5.3.5 | Supply current characteristics | . 37 | | | | 5.3.6 | External clock source characteristics | . 46 | | | | 5.3.7 | Internal clock source characteristics | . 50 | | | | 5.3.8 | PLL characteristics | . 52 | | | | 5.3.9 | Memory characteristics | . 53 | | | | 5.3.10 | EMC characteristics | . 54 | | | | 5.3.11 | Absolute maximum ratings (electrical sensitivity) | . 55 | | | | 5.3.12 | I/O current injection characteristics | . 56 | | | | 5.3.13 | I/O port characteristics | . 57 | | | | 5.3.14 | NRST pin characteristics | . 62 | | | | 5.3.15 | TIMx characteristics | . 63 | | | | 5.3.16 | Communications interfaces | . 64 | | | | 5.3.17 | 12-bit ADC characteristics | . 68 | | | | 5.3.18 | DAC electrical specifications | | | | | 5.3.19 | Temperature sensor characteristics | . 75 | | 6 | Packa | age info | rmation | 76 | | | 6.1 | LQFP10 | 00 package information | 76 | | | 6.2 | | package information | | | | 6.3 | | 64 package information | | | | 6.4 | | | | | | 0.4 | LWCF40 | B package information | 00 | # List of tables | Table 1. | Device summary | 1 | |-----------|---------------------------------------------------------------------------|------| | Table 2. | STM32F100xx features and peripheral counts | | | Table 3. | Timer feature comparison | | | Table 4. | Low & medium-density STM32F100xx pin definitions | | | Table 5. | Voltage characteristics | . 33 | | Table 6. | Current characteristics | | | Table 7. | Thermal characteristics | . 34 | | Table 8. | General operating conditions | . 34 | | Table 9. | Operating conditions at power-up / power-down | | | Table 10. | Embedded reset and power control block characteristics | | | Table 11. | Embedded internal reference voltage | | | Table 12. | Maximum current consumption in Run mode, code with data processing | | | | running from Flash | . 38 | | Table 13. | Maximum current consumption in Run mode, code with data processing | | | | running from RAM | . 38 | | Table 14. | Maximum current consumption in Sleep mode, code running from Flash or RAM | . 39 | | Table 15. | Typical and maximum current consumptions in Stop and Standby modes | | | Table 16. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | . 43 | | Table 17. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 18. | Peripheral current consumption | | | Table 19. | High-speed external user clock characteristics | | | Table 20. | Low-speed external user clock characteristics | | | Table 21. | HSE 4-24 MHz oscillator characteristics | | | Table 22. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | . 49 | | Table 23. | HSI oscillator characteristics | | | Table 24. | LSI oscillator characteristics | | | Table 25. | Low-power mode wakeup timings | . 51 | | Table 26. | PLL characteristics | | | Table 27. | Flash memory characteristics | . 53 | | Table 28. | Flash memory endurance and data retention | | | Table 29. | EMS characteristics | | | Table 30. | EMI characteristics | . 55 | | Table 31. | ESD absolute maximum ratings | . 55 | | Table 32. | Electrical sensitivities | | | Table 33. | I/O current injection susceptibility | . 56 | | Table 34. | I/O static characteristics | | | Table 35. | Output voltage characteristics | . 60 | | Table 36. | I/O AC characteristics | . 61 | | Table 37. | NRST pin characteristics | . 62 | | Table 38. | TIMx characteristics | . 63 | | Table 39. | I <sup>2</sup> C characteristics | . 64 | | Table 40. | SCL frequency (f <sub>PCLK1</sub> = 24 MHz, V <sub>DD</sub> = 3.3 V) | . 65 | | Table 41. | SPI characteristics | | | Table 42. | ADC characteristics | | | Table 43. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 12 MHz | . 70 | | Table 44. | ADC accuracy - limited test conditions | . 70 | | Table 45. | ADC accuracy | | ## List of tables | Table 46. | DAC characteristics | 73 | |-----------|-------------------------------------------------------------------------|----| | Table 47. | TS characteristics | 75 | | Table 48. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package | | | | mechanical data | 77 | | Table 49. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | | | | mechanical data | 80 | | Table 50. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball | | | | grid array package mechanical data | 83 | | Table 51. | TFBGA64 recommended PCB design rules (0.5 mm pitch BGA) | 84 | | Table 52. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | | mechanical data | 86 | | Table 53. | Package thermal characteristics | | | Table 54. | Ordering information scheme | 92 | | Table 55. | Document revision history | | Figure 2. Clock tree 1. To have an ADC conversion time of 1.2 $\mu s$ , APB2 must be at 24 MHz. #### Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) - · One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard TIM timers which have the same architecture. The advanced control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining. #### General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16 & TIM17) There are six synchronizable general-purpose timers embedded in the STM32F100xx devices (see *Table 3* for differences). Each general-purpose timers can be used to generate PWM outputs, or as simple time base. #### TIM2, TIM3, TIM4 STM32F100xx devices feature three synchronizable 4-channels general-purpose timers. These timers are based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM2, TIM3, TIM4 general-purpose timers can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM2, TIM3, TIM4 all have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. Their counters can be frozen in debug mode. #### TIM15, TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output. The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining. TIM15 can be synchronized with TIM16 and TIM17. TIM15, TIM16, and TIM17 have a complementary output with dead-time generation and independent DMA request generation 18/96 DocID16455 Rev 9 Table 4. Low & medium-density STM32F100xx pin definitions (continued) | | Pi | ns | | | | (2 | | Alternate function | s <sup>(3)(4)</sup> | |---------|--------|---------|--------|-------------------------------|---------------------|----------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------| | LQFP100 | LQFP64 | TFBGA64 | LQFP48 | Pin name | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | 9 | 4 | B1 | 4 | PC15-OSC32_OUT <sup>(5)</sup> | I/O | - | PC15 <sup>(6)</sup> | OSC32_OUT | - | | 10 | - | - | - | V <sub>SS_5</sub> | S | - | V <sub>SS_5</sub> | - | - | | 11 | - | - | - | V <sub>DD_5</sub> | S | - | V <sub>DD_5</sub> | - | - | | 12 | 5 | C1 | 5 | OSC_IN | I | - | OSC_IN | - | PD0 <sup>(7)</sup> | | 13 | 6 | D1 | 6 | OSC_OUT | 0 | - | OSC_OUT | - | PD1 <sup>(7)</sup> | | 14 | 7 | E1 | 7 | NRST | I/O | - | NRST | - | - | | 15 | 8 | E3 | - | PC0 | I/O | - | PC0 | ADC1_IN10 | - | | 16 | 9 | E2 | 1 | PC1 | I/O | - | PC1 | ADC1_IN11 | - | | 17 | 10 | F2 | 1 | PC2 | I/O | - | PC2 | ADC1_IN12 | - | | 18 | 11 | _(8) | - | PC3 | I/O | - | PC3 | ADC1_IN13 | - | | 19 | 12 | F1 | 8 | V <sub>SSA</sub> | S | - | V <sub>SSA</sub> | - | - | | 20 | - | - | 1 | V <sub>REF-</sub> | S | - | V <sub>REF-</sub> | - | - | | 21 | - | G1 | - | V <sub>REF+</sub> | S | - | V <sub>REF+</sub> | - | - | | 22 | 13 | H1 | 9 | $V_{DDA}$ | S | - | $V_{DDA}$ | - | - | | 23 | 14 | G2 | 10 | PA0-WKUP | I/O | - | PA0 | WKUP / USART2_CTS <sup>(12)</sup> /<br>ADC1_IN0 /<br>TIM2_CH1_ETR <sup>(12)</sup> | - | | 24 | 15 | H2 | 11 | PA1 | I/O | - | PA1 | USART2_RTS <sup>(12)</sup> /<br>ADC1_IN1 / TIM2_CH2 <sup>(12)</sup> | - | | 25 | 16 | F3 | 12 | PA2 | I/O | 1 | PA2 | USART2_TX <sup>(12)</sup> /<br>ADC1_IN2 / TIM2_CH3 <sup>(12)</sup> /<br>TIM15_CH1 <sup>(12)</sup> | - | | 26 | 17 | G3 | 13 | PA3 | I/O | 1 | PA3 | USART2_RX <sup>(12)</sup> /<br>ADC1_IN3 / TIM2_CH4 <sup>(12)</sup><br>/ TIM15_CH2 <sup>(12)</sup> | - | | 27 | 18 | C2 | 1 | V <sub>SS_4</sub> | S | - | V <sub>SS_4</sub> | - | - | | 28 | 19 | D2 | - | V <sub>DD_4</sub> | S | - | V <sub>DD_4</sub> | - | - | | 29 | 20 | НЗ | 14 | PA4 | I/O | - | PA4 | SPI1_NSS <sup>(12)</sup> /ADC1_IN4<br>USART2_CK <sup>(12)</sup> /<br>DAC1_OUT | - | | 30 | 21 | F4 | 15 | PA5 | I/O | - | PA5 | SPI1_SCK <sup>(12)</sup> /ADC1_IN5 /<br>DAC2_OUT | - | | 31 | 22 | G4 | 16 | PA6 | I/O | - | PA6 | SPI1_MISO <sup>(12)</sup> /ADC1_IN6/<br>TIM3_CH1 <sup>(12)</sup> | TIM1_BKIN /<br>TIM16_CH1 | | 32 | 23 | H4 | 17 | PA7 | I/O | - | PA7 | SPI1_MOSI <sup>(12)</sup> /ADC1_IN7/<br>TIM3_CH2 <sup>(12)</sup> | TIM1_CH1N<br>/ TIM17_CH1 | Table 4. Low & medium-density STM32F100xx pin definitions (continued) | | Pi | ns | | | | ຄ | | Alternate functions <sup>(3)(4)</sup> | | | |---------|--------|---------|--------|-------------------|---------------------|----------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------|--| | LQFP100 | LQFP64 | TFBGA64 | LQFP48 | Pin name | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | | 33 | 24 | H5 | - | PC4 | I/O | - | PC4 | ADC1_IN14 | - | | | 34 | 25 | Н6 | - | PC5 | I/O | - | PC5 | ADC1_IN15 | - | | | 35 | 26 | F5 | 18 | PB0 | I/O | - | PB0 | ADC1_IN8/TIM3_CH3 <sup>(12)</sup> | TIM1_CH2N | | | 36 | 27 | G5 | 19 | PB1 | I/O | - | PB1 | ADC1_IN9/TIM3_CH4 <sup>(12)</sup> | TIM1_CH3N | | | 37 | 28 | G6 | 20 | PB2 | I/O | FT | PB2/BOOT1 | - | - | | | 38 | - | - | - | PE7 | I/O | FT | PE7 | - | TIM1_ETR | | | 39 | - | - | - | PE8 | I/O | FT | PE8 | - | TIM1_CH1N | | | 40 | - | - | - | PE9 | I/O | FT | PE9 | - | TIM1_CH1 | | | 41 | - | - | - | PE10 | I/O | FT | PE10 | - | TIM1_CH2N | | | 42 | - | - | - | PE11 | I/O | FT | PE11 | - | TIM1_CH2 | | | 43 | - | - | - | PE12 | I/O | FT | PE12 | - | TIM1_CH3N | | | 44 | - | - | - | PE13 | I/O | FT | PE13 | - | TIM1_CH3 | | | 45 | - | - | - | PE14 | I/O | FT | PE14 | - | TIM1_CH4 | | | 46 | - | - | - | PE15 | I/O | FT | PE15 | - | TIM1_BKIN | | | 47 | 29 | G7 | 21 | PB10 | I/O | FT | PB10 | I2C2_SCL <sup>(9)</sup> /USART3_TX | TIM2_CH3 /<br>HDMI_CEC | | | 48 | 30 | H7 | 22 | PB11 | I/O | FT | PB11 | I2C2_SDA <sup>(9)</sup> /USART3_RX <sup>(</sup> | TIM2_CH4 | | | 49 | 31 | D6 | 23 | V <sub>SS_1</sub> | S | - | V <sub>SS_1</sub> | - | - | | | 50 | 32 | E6 | 24 | V <sub>DD_1</sub> | S | - | V <sub>DD_1</sub> | - | - | | | 51 | 33 | Н8 | 25 | PB12 | I/O | FT | PB12 | SPI2_NSS <sup>(10)</sup> /<br>I2C2_SMBA <sup>(9)</sup> /<br>TIM1_BKIN <sup>(12)</sup> /USART3_C<br>K <sup>(12)</sup> | - | | | 52 | 34 | G8 | 26 | PB13 | I/O | FT | PB13 | SPI2_SCK <sup>(10)</sup><br>/TIM1_CH1N <sup>(12)</sup><br>USART3_CTS <sup>(12)</sup> | - | | | 53 | 35 | F8 | 27 | PB14 | I/O | FT | PB14 | SPI2_MISO <sup>(10)</sup> /<br>TIM1_CH2N <sup>(12)</sup> /<br>USART3_RTS <sup>(12)</sup> | TIM15_CH1 | | | 54 | 36 | F7 | 28 | PB15 | I/O | FT | PB15 | SPI2_MOSI <sup>(10)</sup> /<br>TIM1_CH3N /<br>TIM15_CH1N <sup>(12)</sup> | TIM15_CH2 | | | 55 | - | - | 1 | PD8 | I/O | FT | PD8 | - | USART3_TX | | | 56 | - | - | - | PD9 | I/O | FT | PD9 | - | USART3_RX | | 26/96 DocID16455 Rev 9 **Symbol Parameter Conditions** Min Max Unit LQFP100 434 Power dissipation at T<sub>A</sub> = LQFP64 444 $\mathsf{P}_{\mathsf{D}}$ 85 °C for suffix 6 or T<sub>A</sub> = mW TFBGA64 308 105 °C for suffix 7<sup>(2)</sup> LQFP48 \_ 363 Maximum power dissipation -4085 Ambient temperature for 6 °C suffix version Low power dissipation<sup>(3)</sup> -40 105 TA Maximum power dissipation -40 105 Ambient temperature for 7 °C suffix version Low power dissipation<sup>(3)</sup> <del>-4</del>0 125 6 suffix version -40 105 °C TJ Junction temperature range -40 125 7 suffix version Table 8. General operating conditions (continued) Note: It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and operation. # 5.3.2 Operating conditions at power-up / power-down Subject to general operating conditions for T<sub>A</sub>. Table 9. Operating conditions at power-up / power-down | Symbol | Parameter | Min | Max | Unit | |--------|--------------------------------|-----|-----|-------| | | V <sub>DD</sub> rise time rate | 0 | 8 | µs/V | | lVDD | V <sub>DD</sub> fall time rate | 20 | 8 | μ5/ ν | # 5.3.3 Embedded reset and power control block characteristics The parameters given in *Table 10* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. <sup>1.</sup> When the ADC is used, refer to Table 42: ADC characteristics. <sup>2.</sup> If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see *Table 6.5: Thermal characteristics on page 89*). In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Table 6.5: Thermal characteristics on page 89). Table 10. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-----------------------------------------------|-----------------------------|--------------------|------|---------------------------------------------|------| | | | PLS[2:0]=000 (rising edge) | 2.1 | 2.18 | 2.26 | V | | | | PLS[2:0]=000 (falling edge) | 2 | 2.08 | 2.16 | V | | | | PLS[2:0]=001 (rising edge) | 2.19 | 2.28 | 2.37 | V | | | | PLS[2:0]=001 (falling edge) | 2.09 | 2.18 | 2.27 | V | | | | PLS[2:0]=010 (rising edge) | 2.28 | 2.18 | ٧ | | | | | PLS[2:0]=010 (falling edge) | 2.18 | 2.28 | .18 | ٧ | | | | PLS[2:0]=011 (rising edge) | 2.38 | 2.48 | 2.58 | > | | V | Programmable voltage detector level selection | PLS[2:0]=011 (falling edge) | 2.28 | 2.38 | 2.48 | ٧ | | $V_{PVD}$ | | PLS[2:0]=100 (rising edge) | 2.47 | 2.58 | 2.69 | > | | | | PLS[2:0]=100 (falling edge) | 2.37 | 2.48 | 2.48<br>2.69<br>2.59<br>2.79<br>2.69<br>2.9 | V | | | | PLS[2:0]=101 (rising edge) | 2.57 | 2.68 | 2.79 | ٧ | | | | PLS[2:0]=101 (falling edge) | 2.47 | 2.58 | 2.69 | V | | | | PLS[2:0]=110 (rising edge) | 2.66 | 2.78 | 2.9 | V | | | | PLS[2:0]=110 (falling edge) | 2.56 | 2.68 | 2.8 | V | | | | PLS[2:0]=111 (rising edge) | 2.76 | 2.88 | 3 | V | | | | PLS[2:0]=111 (falling edge) | 2.66 | 2.78 | 2.9 | ٧ | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | - | - | 100 | - | mV | | V | Power on/power down | Falling edge | 1.8 <sup>(1)</sup> | 1.88 | 1.96 | V | | V <sub>POR/PDR</sub> | reset threshold | Rising edge | 1.84 | 1.92 | 2.0 | ٧ | | V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis | - | - | 40 | - | mV | | t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization | - | 1.5 | 2.5 | 4.5 | ms | <sup>1.</sup> The product behavior is guaranteed by design down to the minimum $V_{\mbox{\footnotesize{POR/PDR}}}$ value. <sup>2.</sup> Guaranteed by design. Table 15. Typical and maximum current consumptions in Stop and Standby modes | | | | | Typ <sup>(1)</sup> | | M | lax | | |----------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|---------------------------|-------------------------|------| | Symbol | Parameter | Conditions | V <sub>DD</sub> /<br>V <sub>BAT</sub><br>= 2.0 V | V <sub>DD</sub> /<br>V <sub>BAT</sub> =<br>2.4 V | V <sub>DD</sub> /<br>V <sub>BAT</sub><br>= 3.3 V | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> = 105 °C | Unit | | | Supply current in | Regulator in Run mode,<br>Low-speed and high-speed<br>internal RC oscillators and<br>high-speed oscillator OFF (no<br>independent watchdog) | - | 23.5 | 24 | 190 | 350 | | | | Stop mode | Regulator in Low-Power mode,<br>Low-speed and high-speed<br>internal RC oscillators and<br>high-speed oscillator OFF (no<br>independent watchdog) | - | 13.5 | 14 | 170 | 330 | | | I <sub>DD</sub> | | Low-speed internal RC oscillator and independent watchdog ON | - | 2.6 | 3.4 | - | - | μА | | | Supply<br>current in<br>Standby | Low-speed internal RC oscillator ON, independent watchdog OFF | - | 2.4 | 3.2 | - | - | | | | mode | Low-speed internal RC oscillator and independent watchdog OFF, low-speed oscillator and RTC OFF | - | 1.7 | 2 | 4 | 5 | | | I <sub>DD_VBAT</sub> | Backup<br>domain<br>supply current | Low-speed oscillator and RTC<br>ON | 0.9 | 1.1 | 1.4 | 1.9 | 2.2 | | <sup>1.</sup> Typical values are measured at $T_A$ = 25 °C. Figure 14. Typical current consumption on $\rm V_{BAT}$ with RTC on vs. temperature at different $\rm V_{BAT}$ values 40/96 DocID16455 Rev 9 | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|-----|-----|------| | f <sub>OSC_IN</sub> | Oscillator frequency | - | 4 | 8 | 24 | MHz | | R <sub>F</sub> | Feedback resistor | - | - | 200 | - | kΩ | | C <sub>L1</sub><br>C <sub>L2</sub> <sup>(3)</sup> | Recommended load capacitance versus equivalent serial resistance of the crystal (R <sub>S</sub> ) <sup>(4)</sup> | R <sub>S</sub> = 30 Ω | - | 30 | - | pF | | i <sub>2</sub> | HSE driving current | $V_{DD}$ = 3.3 V $V_{IN}$ = $V_{SS}$ with 30 pF load | ı | ı | 1 | mA | | 9 <sub>m</sub> | Oscillator transconductance | Startup | 25 | ı | - | mA/V | | t <sub>SU(HSE)</sub> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 21. HSE 4-24 MHz oscillator characteristics<sup>(1)(2)</sup> - 1. Resonator characteristics given by the crystal/ceramic resonator manufacturer. - 2. Guaranteed by characterization results. - 3. It is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator. C<sub>L1</sub> and C<sub>L2</sub> are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of C<sub>L1</sub> and C<sub>L2</sub>. PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing C<sub>L1</sub> and C<sub>L2</sub>. - 4. The relatively low value of the RF resistor offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the MCU is used in tough humidity conditions. - t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer Figure 20. Typical application with an 8 MHz crystal 1. $R_{\text{EXT}}$ value depends on the crystal characteristics. #### Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 22*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Note: For $C_{L1}$ and $C_{L2}$ it is recommended to use high-quality ceramic capacitors in the 5 pF to 15 pF range selected to match the requirements of the crystal or resonator. $C_{L1}$ and $C_{L2}$ , are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . Load capacitance $C_L$ has the following formula: $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ where $C_{stray}$ is the pin capacitance and board or trace PCB-related capacitance. Typically, it is between 2 pF and 7 pF. For further details, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Caution: To avoid exceeding the maximum value of $C_{L1}$ and $C_{L2}$ (15 pF) it is strongly recommended to use a resonator with a load capacitance $C_L \le 7$ pF. Never use a resonator with a load capacitance of 12.5 pF. **Example:** if you choose a resonator with a load capacitance of $C_L = 6$ pF, and $C_{stray} = 2$ pF, then $C_{L1} = C_{L2} = 8$ pF. | Symbol | Parameter | Co | Min | Тур | Max | Unit | | |------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------|-----|-----|------|---------------| | $R_{F}$ | Feedback resistor | | - | | 5 | - | МΩ | | C <sub>L1</sub> C <sub>L2</sub> <sup>(2)</sup> | Recommended load capacitance versus equivalent serial resistance of the crystal (R <sub>S</sub> ) <sup>(3)</sup> | R <sub>S</sub> | R <sub>S</sub> = 30 KΩ | | - | 15 | pF | | l <sub>2</sub> | LSE driving current | V <sub>DD</sub> = 3 | V <sub>DD</sub> = 3.3 V V <sub>IN</sub> = V <sub>SS</sub> | | | 1.4 | μA | | g <sub>m</sub> | Oscillator transconductance | - | | 5 | - | - | μ <b>A</b> /V | | | | | T <sub>A</sub> = 50 °C | - | 1.5 | - | | | | | | T <sub>A</sub> = 25 °C | - | 2.5 | - | | | | | | T <sub>A</sub> = 10 °C | - | 4 | - | | | + (4) | Startup time | V <sub>DD</sub> is | T <sub>A</sub> = 0 °C | - | 6 | - | s | | t <sub>SU(LSE)</sub> <sup>(4)</sup> | Startup time | stabilized | T <sub>A</sub> = -10 °C | - | 10 | - | | | | | | T <sub>A</sub> = -20 °C | - | 17 | - | | | | | | T <sub>A</sub> = -30 °C | - | 32 | - | | | | | | T <sub>A</sub> = -40 °C | - | 60 | - | | Table 22. LSE oscillator characteristics $(f_{LSE} = 32.768 \text{ kHz})^{(1)}$ - 1. Guaranteed by characterization results. - Refer to the note and caution paragraphs above the table. - The oscillator selection can be optimized in terms of supply current using an high quality resonator with small R<sub>S</sub> value for example MSIV-TIN32.768 kHz. Refer to crystal manufacturer for more details - 4. t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Resonator with integrated capacitors CL1 OSC32\_IN Bias controlled gain STM32F10xxx ai14129b Figure 21. Typical application with a 32.768 kHz crystal #### 5.3.7 Internal clock source characteristics The parameters given in *Table 23* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. ## High-speed internal (HSI) RC oscillator Table 23. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|----------------------------------------------------|------|-----|-----|------| | f <sub>HSI</sub> | Frequency | - | - | 8 | - | MHz | | DuCy <sub>(HSI)</sub> | Duty cycle | - | 45 | - | 55 | % | | | | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}^{(2)}$ | -2.4 | - | 2.5 | % | | ۸۵۵ | Accuracy of UCL accillator | $T_A = -10 \text{ to } 85 ^{\circ}\text{C}^{(2)}$ | -2.2 | - | 1.3 | % | | ACC <sub>HSI</sub> | Accuracy of HSI oscillator | $T_A = 0 \text{ to } 70 ^{\circ}\text{C}^{(2)}$ | -1.9 | - | 1.3 | % | | | | T <sub>A</sub> = 25 °C | -1 | - | 1 | % | | t <sub>su(HSI)</sub> <sup>(3)</sup> | HSI oscillator startup time | - | 1 | - | 2 | μs | | I <sub>DD(HSI)</sub> <sup>(3)</sup> | HSI oscillator power consumption | - | - | 80 | 100 | μΑ | - 1. $V_{DD}$ = 3.3 V, $T_A$ = -40 to 105 °C °C unless otherwise specified. - 2. Guaranteed by characterization results. - 3. Guaranteed by design. Not tested in production 577 # 5.3.9 Memory characteristics ## Flash memory The characteristics are given at $T_A$ = -40 to 105 $^{\circ}C$ unless otherwise specified. Table 27. Flash memory characteristics | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|----------------------------------------------------------------------------|--------------------|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 52.5 | 70 | μs | | t <sub>ERASE</sub> | Page (1 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | t <sub>ME</sub> | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | I <sub>DD</sub> | Supply current | Read mode f <sub>HCLK</sub> = 24 MHz, V <sub>DD</sub> = 3.3 V | - | - | 20 | mA | | | | Write / Erase modes<br>f <sub>HCLK</sub> = 24 MHz, V <sub>DD</sub> = 3.3 V | - | - | 5 | mA | | | | Power-down mode / Halt,<br>V <sub>DD</sub> = 3.0 to 3.6 V | - | - | 50 | μΑ | | V <sub>prog</sub> | Programming voltage | - | 2 | - | 3.6 | V | <sup>1.</sup> Guaranteed by design. Table 28. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Value | | | Unit | |------------------|----------------|-----------------------------------------------------------------------------------------|--------------------|-----|-----|---------| | | | | Min <sup>(1)</sup> | Тур | Max | Oill | | N <sub>END</sub> | Endurance | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | 10 | - | - | kcycles | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | - | - | | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | - | - | Years | | | | 10 kcycles <sup>(2)</sup> at $T_A$ = 55 °C | 20 | - | - | | <sup>1.</sup> Based on characterization not tested in production. <sup>2.</sup> Cycling performed over the whole temperature range. #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device is monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Max vs. [f<sub>HSE</sub>/f<sub>HCLK</sub>] Monitored **Symbol Parameter Conditions** Unit frequency band 8/24 MHz 0.1 MHz to 30 MHz 9 $V_{DD} = 3.6 \text{ V}, T_A = 25^{\circ}\text{C},$ 30 MHz to 130 MHz 16 dBµV LQFP100 package $\mathsf{S}_{\mathsf{EMI}}$ Peak level compliant with SAE 130 MHz to 1GHz 19 J1752/3 SAE EMI Level 4 Table 30. EMI characteristics ## 5.3.11 Absolute maximum ratings (electrical sensitivity) Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Maximum **Symbol Ratings Conditions** Class Unit value<sup>(1)</sup> Electrostatic discharge $T_A = +25 \, ^{\circ}C$ 2000 V<sub>ESD(HBM)</sub> 2 voltage (human body model) conforming to JESD22-A114 ٧ $T_A = +25 \, ^{\circ}C$ Electrostatic discharge Ш 500 V<sub>ESD(CDM)</sub> voltage (charge device model) conforming to JESD22-C101 Table 31. ESD absolute maximum ratings #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD78 IC latch-up standard. Table 32. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|-----------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78 | II level A | <sup>1.</sup> Based on characterization results, not tested in production. Figure 32. ADC accuracy characteristics - 1. Refer to *Table 42* for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 34* or *Figure 35*, depending on whether $V_{REF+}$ is connected to $V_{DDA}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip. Figure 34. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) $V_{\text{REF+}}$ is available on 100-pin packages and on TFBGA64 packages. $V_{\text{REF-}}$ is available on 100-pin packages only. 1. $V_{REF+}$ and $V_{REF-}$ inputs are available only on 100-pin packages. # 6 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. # 6.1 LQFP100 package information 1. Drawing is not to scale. Dimensions are in millimeters. #### **Device marking for LQFP100** The following figure gives an example of topside marking and pin 1 position identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 39.LQFP100 marking example (package top view) <sup>1.</sup> Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. ## 6.5.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Table 54: Ordering information scheme*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F10xxx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. #### **Example: high-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 82 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output mode at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V ``` P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW} ``` $P_{IOmax = 20} \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Thus: P<sub>Dmax</sub> = 447 mW Using the values obtained in *Table 53* T<sub>Jmax</sub> is calculated as follows: ``` For LQFP64, 45 °C/W ``` ``` T_{Jmax} = 82 °C + (45 °C/W × 447 mW) = 82 °C + 20.1 °C = 102.1 °C ``` This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 6 (see *Table 54: Ordering information scheme*). #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax = 20} \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW: $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: P<sub>Dmax</sub> = 134 mW