



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 24MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                        |
| Peripherals                | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT                              |
| Number of I/O              | 37                                                                     |
| Program Memory Size        | 128KB (128K × 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 8K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                              |
| Data Converters            | A/D 10x12b; D/A 2x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 48-LQFP                                                                |
| Supplier Device Package    | 48-LQFP (7x7)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f100cbt7b |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2 Description

The STM32F100x4, STM32F100x6, STM32F100x8 and STM32F100xB microcontrollers incorporate the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M3 32-bit RISC core operating at a 24 MHz frequency, high-speed embedded memories (Flash memory up to 128 Kbytes and SRAM up to 8 Kbytes), and an extensive range of enhanced peripherals and I/Os connected to two APB buses. All devices offer standard communication interfaces (up to two I<sup>2</sup>Cs, two SPIs, one HDMI CEC, and up to three USARTs), one 12-bit ADC, two 12-bit DACs, up to six general-purpose 16-bit timers and an advanced-control PWM timer.

The STM32F100xx low- and medium-density devices operate in the -40 to +85 °C and -40 to +105 °C temperature ranges, from a 2.0 to 3.6 V power supply.

A comprehensive set of power-saving mode allows the design of low-power applications.

These microcontrollers include devices in three different packages ranging from 48 pins to 100 pins. Depending on the device chosen, different sets of peripherals are included.

These features make these microcontrollers suitable for a wide range of applications such as application control and user interfaces, medical and hand-held equipment, PC and gaming peripherals, GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs.



# 2.1 Device overview

The description below gives an overview of the complete range of peripherals proposed in this family.

*Figure 1* shows the general block diagram of the device family.

| Peripheral        |                                                                                                                                 |                            | STM32F100Cx      |    |             |                | STM32F100Rx |             |     |    | STM32F100Vx |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------|----|-------------|----------------|-------------|-------------|-----|----|-------------|--|
| Flash - Kbytes    |                                                                                                                                 | 16                         | 32               | 64 | 128         | 16             | 32          | 64          | 128 | 64 | 128         |  |
| SRAM - Kbytes     |                                                                                                                                 | 4                          | 4                | 8  | 8           | 4              | 4           | 8           | 8   | 8  | 8           |  |
| Timoro            | Advanced-control                                                                                                                | 1                          |                  |    | 1           |                | 1           |             | 1   |    | 1           |  |
| Timers            | General-purpose                                                                                                                 | 5                          | (1)              | (  | 6           | 5(             | [1)         | (           | 6   |    | 6           |  |
|                   | SPI                                                                                                                             | 1                          | (2)              | :  | 2           | 1 <sup>(</sup> | (2)         | :           | 2   |    | 2           |  |
| Communication     | l <sup>2</sup> C                                                                                                                | 1                          | (3)              | :  | 2           | 1(             | (3)         | :           | 2   |    | 2           |  |
| interfaces        | USART                                                                                                                           | 2                          | 2 <sup>(4)</sup> |    | 3           | 2(             | (4)         | ;           | 3   | 3  |             |  |
|                   | CEC                                                                                                                             |                            |                  |    |             | 1              |             |             |     |    |             |  |
| 12-bit synchroniz | zed ADC                                                                                                                         | 1                          |                  |    |             | 1              |             |             | 1   |    |             |  |
| number of chanr   | nels                                                                                                                            | 10 channels                |                  |    | 16 channels |                |             | 16 channels |     |    |             |  |
| GPIOs             |                                                                                                                                 | 37 51 80                   |                  |    |             |                |             |             | 80  |    |             |  |
| 12-bit DAC        |                                                                                                                                 | 2                          |                  |    |             |                |             |             |     |    |             |  |
| Number of chan    | nels                                                                                                                            | 2                          |                  |    |             |                |             |             |     |    |             |  |
| CPU frequency     |                                                                                                                                 | 24 MHz                     |                  |    |             |                |             |             |     |    |             |  |
| Operating voltag  | e                                                                                                                               | 2.0 to 3.6 V               |                  |    |             |                |             |             |     |    |             |  |
| Operating tempe   | Ambient operating temperature: -40 to +85 °C /-40 to +105 °C (see<br>Junction temperature: -40 to +125 °C (see <i>Table 8</i> ) |                            |                  |    |             |                | ee Table 8) |             |     |    |             |  |
| Packages          |                                                                                                                                 | LQFP48 LQFP64, TFBGA64 LQF |                  |    |             |                |             | P100        |     |    |             |  |

| Table 2 | . STM32F | 100xx | features | and | peripheral | counts |
|---------|----------|-------|----------|-----|------------|--------|
|---------|----------|-------|----------|-----|------------|--------|

1. TIM4 not present.

2. SPI2 is not present.

3. I2C2 is not present.

4. USART3 is not present.



### Advanced-control timer (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes)
- One-pulse mode output

If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can be frozen in debug mode.

Many features are shared with those of the standard TIM timers which have the same architecture. The advanced control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining.

#### General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16 & TIM17)

There are six synchronizable general-purpose timers embedded in the STM32F100xx devices (see *Table 3* for differences). Each general-purpose timers can be used to generate PWM outputs, or as simple time base.

#### TIM2, TIM3, TIM4

STM32F100xx devices feature three synchronizable 4-channels general-purpose timers. These timers are based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages.

The TIM2, TIM3, TIM4 general-purpose timers can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining.

TIM2, TIM3, TIM4 all have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

Their counters can be frozen in debug mode.

#### TIM15, TIM16 and TIM17

These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output.

The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining.

TIM15 can be synchronized with TIM16 and TIM17.

TIM15, TIM16, and TIM17 have a complementary output with dead-time generation and independent DMA request generation

DocID16455 Rev 9



|         | Pi     | ns      |        |                               |                     | 5)          |                                                  | Alternate functions <sup>(3)(4)</sup>                                                             |                          |
|---------|--------|---------|--------|-------------------------------|---------------------|-------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------|
| LQFP100 | LQFP64 | TFBGA64 | LQFP48 | Pin name                      | Type <sup>(1)</sup> | I / O level | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                                                           | Remap                    |
| 9       | 4      | B1      | 4      | PC15-OSC32_OUT <sup>(5)</sup> | I/O                 | -           | PC15 <sup>(6)</sup>                              | OSC32_OUT                                                                                         | -                        |
| 10      | -      | -       | -      | V <sub>SS_5</sub>             | S                   | -           | V <sub>SS_5</sub>                                | -                                                                                                 | -                        |
| 11      | -      | -       | -      | V <sub>DD_5</sub>             | S                   | -           | V <sub>DD_5</sub>                                | -                                                                                                 | -                        |
| 12      | 5      | C1      | 5      | OSC_IN                        | Ι                   | -           | OSC_IN                                           | -                                                                                                 | PD0 <sup>(7)</sup>       |
| 13      | 6      | D1      | 6      | OSC_OUT                       | 0                   | -           | OSC_OUT                                          | -                                                                                                 | PD1 <sup>(7)</sup>       |
| 14      | 7      | E1      | 7      | NRST                          | I/O                 | -           | NRST                                             | -                                                                                                 | -                        |
| 15      | 8      | E3      | -      | PC0                           | I/O                 | -           | PC0                                              | ADC1_IN10                                                                                         | -                        |
| 16      | 9      | E2      | -      | PC1                           | I/O                 | -           | PC1                                              | ADC1_IN11                                                                                         | -                        |
| 17      | 10     | F2      | -      | PC2                           | I/O                 | -           | PC2                                              | ADC1_IN12                                                                                         | -                        |
| 18      | 11     | _(8)    | -      | PC3                           | I/O                 | -           | PC3                                              | ADC1_IN13                                                                                         | -                        |
| 19      | 12     | F1      | 8      | V <sub>SSA</sub>              | S                   | -           | V <sub>SSA</sub>                                 | -                                                                                                 | -                        |
| 20      | -      | -       | -      | V <sub>REF-</sub>             | S                   | -           | V <sub>REF-</sub>                                | -                                                                                                 | -                        |
| 21      | -      | G1      | -      | V <sub>REF+</sub>             | S                   | -           | V <sub>REF+</sub>                                | -                                                                                                 | -                        |
| 22      | 13     | H1      | 9      | V <sub>DDA</sub>              | S                   | -           | V <sub>DDA</sub>                                 | -                                                                                                 | -                        |
| 23      | 14     | G2      | 10     | PA0-WKUP                      | I/O                 | -           | PA0                                              | WKUP / USART2_CTS <sup>(12)</sup> /<br>ADC1_IN0 /<br>TIM2_CH1_ETR <sup>(12)</sup>                 | -                        |
| 24      | 15     | H2      | 11     | PA1                           | I/O                 | -           | PA1                                              | USART2_RTS <sup>(12)</sup> /<br>ADC1_IN1 / TIM2_CH2 <sup>(12)</sup>                               | -                        |
| 25      | 16     | F3      | 12     | PA2                           | I/O                 | -           | PA2                                              | USART2_TX <sup>(12)</sup> /<br>ADC1_IN2 / TIM2_CH3 <sup>(12)</sup> /<br>TIM15_CH1 <sup>(12)</sup> | -                        |
| 26      | 17     | G3      | 13     | PA3                           | I/O                 | -           | PA3                                              | USART2_RX <sup>(12)</sup> /<br>ADC1_IN3 / TIM2_CH4 <sup>(12)</sup><br>/ TIM15_CH2 <sup>(12)</sup> | -                        |
| 27      | 18     | C2      | -      | V <sub>SS_4</sub>             | S                   | -           | V <sub>SS_4</sub>                                | -                                                                                                 | -                        |
| 28      | 19     | D2      | -      | V <sub>DD_4</sub>             | S                   | -           | V <sub>DD_4</sub>                                | -                                                                                                 | -                        |
| 29      | 20     | НЗ      | 14     | PA4                           | I/O                 | -           | PA4                                              | SPI1_NSS <sup>(12)</sup> /ADC1_IN4<br>USART2_CK <sup>(12)</sup> /<br>DAC1_OUT                     | -                        |
| 30      | 21     | F4      | 15     | PA5                           | I/O                 | -           | PA5                                              | SPI1_SCK <sup>(12)</sup> /ADC1_IN5 /<br>DAC2_OUT                                                  | -                        |
| 31      | 22     | G4      | 16     | PA6                           | I/O                 | -           | PA6                                              | SPI1_MISO <sup>(12)</sup> /ADC1_IN6/<br>TIM3_CH1 <sup>(12)</sup>                                  | TIM1_BKIN /<br>TIM16_CH1 |
| 32      | 23     | H4      | 17     | PA7                           | I/O                 | -           | PA7                                              | SPI1_MOSI <sup>(12)</sup> /ADC1_IN7/<br>TIM3_CH2 <sup>(12)</sup>                                  | TIM1_CH1N<br>/ TIM17_CH1 |

Table 4. Low & medium-density STM32F100xx pin definitions (continued)



1. I = input, O = output, S = supply, HiZ= high impedance.

- Function availability depends on the chosen device. For devices having reduced peripheral counts, it is always the lower number of peripherals that is included. For example, if a device has only one SPI, two USARTs and two timers, they will be called SPI1, USART1 & USART2 and TIM2 & TIM 3, respectively. Refer to Table 2 on page 11.
- 4. If several peripherals share the same I/O pin, to avoid conflict between these alternate functions only one peripheral should be enabled at a time through the peripheral clock enable bit (in the corresponding RCC peripheral clock enable register).
- PC13, PC14 and PC15 are supplied through the power switch and since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is restricted: the speed should not exceed 2 MHz with a maximum load of 30 pF and these IOs must *not* be used as a current source (e.g. to drive an LED).
- 6. Main function after the first backup domain power-up. Later on, it depends on the contents of the Backup registers even after reset (because these registers are not reset by the main reset). For details on how to manage these IOs, refer to the Battery backup domain and BKP register description sections in the STM32F10xxx reference manual, available from the STMicroelectronics website: www.st.com.
- 7. The pins number 2 and 3 in the VFQFPN36 package, 5 and 6 in the LQFP48 and LQFP64 packages and C1 and C2 in the TFBGA64 package are configured as OSC\_IN/OSC\_OUT after reset, however the functionality of PD0 and PD1 can be remapped by software on these pins. For more details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual.
- 8. Unlike in the LQFP64 package, there is no PC3 in the TFBGA64 package. The V<sub>REF+</sub> functionality is provided instead.
- 9. I2C2 is not present on low-density value line devices.
- 10. SPI2 is not present on low-density value line devices.
- 11. TIM4 is not present on low-density value line devices.
- 12. This alternate function can be remapped by software to some other port pins (if available on the used package). For more details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual, available from the STMicroelectronics website: www.st.com.



<sup>2.</sup> FT= 5 V tolerant.



## 5.1.6 Power supply scheme





**Caution:** In *Figure 10*, the 4.7  $\mu$ F capacitor must be connected to V<sub>DD3</sub>.



### 5.1.7 Current consumption measurement



#### Figure 11. Current consumption measurement scheme

## 5.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 5: Voltage characteristics*, *Table 6: Current characteristics*, and *Table 7: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                | Ratings                                                                          | Min                                     | Max                                          | Unit |
|-----------------------|----------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------|------|
| $V_{DD} - V_{SS}$     | External main supply voltage (including $V_{DDA}$ and $V_{DD})^{\left(1\right)}$ | -0.3                                    | 4.0                                          |      |
| V(2)                  | Input voltage on five volt tolerant pin                                          | V <sub>SS</sub> -0.3                    | V <sub>DD</sub> +4.0                         | V    |
| V <sub>IN</sub> (=)   | Input voltage on any other pin                                                   | V <sub>SS</sub> -0.3                    | 4.0                                          |      |
| $ \Delta V_{DDx} $    | Variations between different $V_{DD}$ power pins                                 | -                                       | 50                                           |      |
| $ V_{SSX} - V_{SS} $  | Variations between all the different ground pins                                 | -                                       | 50                                           | mV   |
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)                               | see Section 5.<br>maximum rati<br>sensi | 3.11: Absolute<br>ngs (electrical<br>tivity) | -    |

#### Table 5. Voltage characteristics

 All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum must always be respected. Refer to *Table 6: Current characteristics* for the maximum allowed injected current values.



| Symbol         | Parameter Conditions         |                                      |            | Мах | Unit |  |
|----------------|------------------------------|--------------------------------------|------------|-----|------|--|
|                |                              | LQFP100                              | -          | 434 |      |  |
| Б              | Power dissipation at $T_A =$ | LQFP64                               | -          | 444 | m\\/ |  |
| Ρ <sub>D</sub> | 105 °C for suffix $7^{(2)}$  | TFBGA64                              | GA64 - 308 |     |      |  |
|                |                              | LQFP48                               | -          | 363 |      |  |
|                | Ambient temperature for 6    | Maximum power dissipation            | -40        | 85  | ŝ    |  |
| T۵             | suffix version               | Low power dissipation <sup>(3)</sup> | -40        | 105 | C    |  |
| IA             | Ambient temperature for 7    | Maximum power dissipation            | -40        | 105 | °C   |  |
|                | suffix version               | Low power dissipation <sup>(3)</sup> | -40        | 125 | C    |  |
| TJ             | lunction tomporature range   | 6 suffix version                     | -40        | 105 | ŝ    |  |
|                |                              | 7 suffix version                     | -40        | 125 | U    |  |

Table 8. General operating conditions (continued)

1. When the ADC is used, refer to *Table 42: ADC characteristics*.

2. If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_J$ max (see *Table 6.5: Thermal characteristics on page 89*).

 In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Table 6.5: Thermal characteristics on page 89).

## 5.3.2 Operating conditions at power-up / power-down

Subject to general operating conditions for T<sub>A</sub>.

| Table 9. Operating | conditions at power-up | / power-down |
|--------------------|------------------------|--------------|
|--------------------|------------------------|--------------|

| Symbol | Parameter                      | Min | Max | Unit  |
|--------|--------------------------------|-----|-----|-------|
| +      | V <sub>DD</sub> rise time rate | 0   | 8   | uc//  |
| ۷DD    | V <sub>DD</sub> fall time rate | 20  | 8   | μ5/ ν |

### 5.3.3 Embedded reset and power control block characteristics

The parameters given in *Table 10* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*.



Note: It is recommended to power  $V_{DD}$  and  $V_{DDA}$  from the same source. A maximum difference of 300 mV between  $V_{DD}$  and  $V_{DDA}$  can be tolerated during power-up and operation.

| Symbol | Parameter | Conditions                                              | £      | Ма                     | Unit                    |      |
|--------|-----------|---------------------------------------------------------|--------|------------------------|-------------------------|------|
|        | Farameter |                                                         | HCLK   | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit |
|        |           |                                                         | 24 MHz | 15.4                   | 15.7                    |      |
|        | Supply    | External clock <sup>(2)</sup> , all peripherals enabled | 16 MHz | 11                     | 11.5                    |      |
|        |           |                                                         | 8 MHz  | 6.7                    | 6.9                     | m۸   |
| DD     | Run mode  | External clock <sup>(2)</sup> , all                     | 24 MHz | 10.3                   | 10.5                    | ШA   |
|        |           |                                                         | 16 MHz | 7.8                    | 8.1                     |      |
|        |           |                                                         | 8 MHz  | 5.1                    | 5.3                     |      |

Table 12. Maximum current consumption in Run mode, code with data processingrunning from Flash

1. Guaranteed by characterization results.

2. External clock is 8 MHz and PLL is on when  $f_{HCLK}$  > 8 MHz.

| Table 13. Maximum current consumption in Run mode, code with data processin | ıg |
|-----------------------------------------------------------------------------|----|
| running from RAM                                                            |    |

| Symbol | Baramotor      | Conditions                                              | f      | Ма                     | Unit                    |      |
|--------|----------------|---------------------------------------------------------|--------|------------------------|-------------------------|------|
| Symbol | Farailleter    |                                                         | HCLK   | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Onit |
|        |                |                                                         | 24 MHz | 14.5                   | 15                      |      |
|        |                | External clock <sup>(2)</sup> , all peripherals enabled | 16 MHz | 10                     | 10.5                    |      |
|        | Supply current |                                                         | 8 MHz  | 6                      | 6.3                     | m۸   |
| DD     | in Run mode    |                                                         | 24MHz  | 9.3                    | 9.7                     | ШA   |
|        |                |                                                         | 16 MHz | 6.8                    | 7.2                     |      |
|        |                | r - r                                                   | 8 MHz  | 4.4                    | 4.7                     |      |

1. Guaranteed by characterization, tested in production at  $V_{\text{DD}}$  max,  $f_{\text{HCLK}}$  max.

2. External clock is 8 MHz and PLL is on when  $f_{HCLK}$  > 8 MHz.





Figure 12. Maximum current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals enabled

Figure 13. Maximum current consumption in Run mode versus frequency (at 3.6 V) - code with data processing running from RAM, peripherals disabled



Table 14. Maximum current consumption in Sleep mode, code running from Flash or RAM

| Symbol | Baramatar      | Conditions                                               | £      | Ма                     | ax <sup>(1)</sup>       | Unit |  |
|--------|----------------|----------------------------------------------------------|--------|------------------------|-------------------------|------|--|
| Symbol | Farameter      | Conditions                                               | HCLK   | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | onit |  |
|        |                | <b>—</b>                                                 | 24 MHz | 9.6                    | 10                      |      |  |
|        |                | External clock <sup>(2)</sup> all peripherals enabled    | 16 MHz | 7.1                    | 7.5                     |      |  |
|        | Supply current |                                                          | 8 MHz  | 4.5                    | 4.8                     | m۸   |  |
| DD     | in Sleep mode  |                                                          | 24 MHz | 3.8                    | 4                       | mA   |  |
|        |                | External clock <sup>(2)</sup> , all peripherals disabled | 16 MHz | 3.3                    | 3.5                     |      |  |
|        |                |                                                          | 8 MHz  | 2.7                    | 3                       |      |  |

1. Guaranteed by characterization, tested in production at  $V_{DD}$  max and  $f_{HCLK}$  max with peripherals enabled.

2. External clock is 8 MHz and PLL is on when  $f_{HCLK}$  > 8 MHz.



#### Low-speed external user clock generated from an external source

The characteristics given in *Table 20* result from tests performed using an low-speed external clock source, and under the ambient temperature and supply voltage conditions summarized in *Table 8*.

| Symbol                                       | Parameter                                              | Conditions                       | Min                | Тур    | Мах                | Unit |
|----------------------------------------------|--------------------------------------------------------|----------------------------------|--------------------|--------|--------------------|------|
| f <sub>LSE_ext</sub>                         | User external clock source<br>frequency <sup>(1)</sup> |                                  | -                  | 32.768 | 1000               | kHz  |
| V <sub>LSEH</sub>                            | OSC32_IN input pin high level voltage <sup>(1)</sup>   |                                  | 0.7V <sub>DD</sub> | -      | V <sub>DD</sub>    | V    |
| V <sub>LSEL</sub>                            | OSC32_IN input pin low level voltage <sup>(1)</sup>    |                                  | V <sub>SS</sub>    | -      | 0.3V <sub>DD</sub> | v    |
| t <sub>w(LSEH)</sub><br>t <sub>w(LSEL)</sub> | OSC32_IN high or low time <sup>(1)</sup>               | -                                | 450                | -      | -                  | ns   |
| t <sub>r(LSE)</sub><br>t <sub>f(LSE)</sub>   | OSC32_IN rise or fall time <sup>(1)</sup>              |                                  | -                  | -      | 50                 | 115  |
| C <sub>in(LSE)</sub>                         | OSC32_IN input capacitance <sup>(1)</sup>              |                                  | -                  | 5      | -                  | pF   |
| DuCy <sub>(LSE)</sub>                        | Duty cycle <sup>(1)</sup>                              |                                  | 30                 | -      | 70                 | %    |
| ١ <sub>L</sub>                               | OSC32_IN Input leakage current                         | $V_{SS} \leq V_{IN} \leq V_{DD}$ | -                  | -      | ±1                 | μA   |

Table 20. Low-speed external user clock characteristics

1. Guaranteed by design.





### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 24 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 21*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).



#### **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 35* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 8*. All I/Os are CMOS and TTL compliant.

| Symbol                         | Parameter                                                                         | Conditions                              | Min                  | Max | Unit |
|--------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------|----------------------|-----|------|
| V <sub>OL</sub> <sup>(1)</sup> | Output Low level voltage for an I/O pin when 8 pins are sunk at the same time     | CMOS port <sup>(2)</sup>                | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output High level voltage for an I/O pin when 8 pins are sourced at the same time | $2.7 V < V_{DD} < 3.6 V$                | V <sub>DD</sub> -0.4 | -   | v    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time     | TTL port <sup>(2)</sup>                 | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | $2.7 V < V_{DD} < 3.6 V$                | 2.4                  | -   | v    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time     | I <sub>IO</sub> = +20 mA <sup>(4)</sup> | -                    | 1.3 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | 2.7 V < V <sub>DD</sub> < 3.6 V         | V <sub>DD</sub> -1.3 | -   | v    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time     | I <sub>IO</sub> = +6 mA <sup>(4)</sup>  | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | 2 V < V <sub>DD</sub> < 2.7 V           | V <sub>DD</sub> -0.4 | -   | V    |

1. The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 6* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in Table 6 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>.

4. Based on characterization data, not tested in production.











1. Measurement points are done at CMOS levels:  $0.3V_{\text{DD}}$  and  $0.7V_{\text{DD}}$ 



| Symbol                           | Parameter                                 | Conditions                                            | Min                                                                        | Тур                | Max                | Unit               |
|----------------------------------|-------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------|--------------------|--------------------|--------------------|
| V <sub>DDA</sub>                 | Power supply                              | -                                                     | 2.4                                                                        | -                  | 3.6                | V                  |
| V <sub>REF+</sub>                | Positive reference voltage                | -                                                     | 2.4                                                                        | -                  | V <sub>DDA</sub>   | V                  |
| I <sub>VREF</sub>                | Current on the V <sub>REF</sub> input pin | -                                                     | -                                                                          | 160 <sup>(1)</sup> | 220 <sup>(1)</sup> | μA                 |
| f <sub>ADC</sub>                 | ADC clock frequency                       | -                                                     | 0.6                                                                        | -                  | 12                 | MHz                |
| f <sub>S</sub> <sup>(2)</sup>    | Sampling rate                             | -                                                     | 0.05                                                                       | -                  | 1                  | MHz                |
| f (2)                            | External trigger frequency                | f <sub>ADC</sub> = 12 MHz                             | -                                                                          | -                  | 705                | kHz                |
| <sup>I</sup> TRIG <sup>(=/</sup> |                                           | -                                                     | -                                                                          | -                  | 17                 | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub> <sup>(3)</sup>  | Conversion voltage range                  | -                                                     | 0 (V <sub>SSA</sub> tied to ground)                                        | -                  | V <sub>REF+</sub>  | V                  |
| R <sub>AIN</sub> <sup>(2)</sup>  | External input impedance                  | See <i>Equation 1</i> and <i>Table 43</i> for details | -                                                                          | -                  | 50                 | κΩ                 |
| R <sub>ADC</sub> <sup>(2)</sup>  | Sampling switch resistance                | -                                                     | -                                                                          | -                  | 1                  | κΩ                 |
| C <sub>ADC</sub> <sup>(2)</sup>  | Internal sample and hold capacitor        | -                                                     | -                                                                          | -                  | 8                  | pF                 |
| + (2)                            | Calibratian time                          | f <sub>ADC</sub> = 12 MHz                             | 6.9                                                                        |                    |                    | μs                 |
| 'CAL` ′                          |                                           | -                                                     | 83                                                                         |                    | 1/f <sub>ADC</sub> |                    |
| + (2)                            | Injection trigger conversion              | f <sub>ADC</sub> = 12 MHz                             | -                                                                          | -                  | 0.25               | μs                 |
| 'lat` '                          | latency                                   | -                                                     | -                                                                          | -                  | 3 <sup>(4)</sup>   | 1/f <sub>ADC</sub> |
| + (2)                            | Regular trigger conversion                | f <sub>ADC</sub> = 12 MHz                             | -                                                                          | -                  | 0.166              | μs                 |
| <sup>u</sup> latr` '             | latency                                   | -                                                     | -                                                                          | -                  | 2 <sup>(4)</sup>   | 1/f <sub>ADC</sub> |
| + (2)                            | Compling time                             | f = 10 MLI=                                           | 0.125                                                                      | -                  | 20.0               | μs                 |
| ls` ′                            | Sampling une                              |                                                       | 1.5                                                                        | -                  | 239.5              | 1/f <sub>ADC</sub> |
| t <sub>STAB</sub> <sup>(2)</sup> | Power-up time                             | -                                                     | 0                                                                          | 0                  | 1                  | μs                 |
|                                  | Total conversion time                     | f <sub>ADC</sub> = 12 MHz                             | 1.17                                                                       | -                  | 21                 | μs                 |
| t <sub>CONV</sub> <sup>(2)</sup> | (including sampling time)                 | -                                                     | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) |                    | 1/f <sub>ADC</sub> |                    |

| Table 42. | ADC | characteristics |
|-----------|-----|-----------------|
|-----------|-----|-----------------|

1. Based on characterization results, not tested in production.

2. Guaranteed by design.

 V<sub>REF+</sub> can be internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> can be internally connected to V<sub>SSA</sub>, depending on the package. Refer to *Table 4: Low & medium-density STM32F100xx pin definitions* and *Figure 6* for further details.

4. For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 42*.

## Equation 1: R<sub>AIN</sub> max formula:

$$R_{AIN} < \frac{I_{S}}{f_{ADC} \times C_{ADC} \times \ln(2^{N+2})} - R_{ADC}$$

The above formula (*Equation 1*) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution).





#### Figure 32. ADC accuracy characteristics

#### Figure 33. Typical connection diagram using the ADC



1. Refer to Table 42 for the values of  $R_{AIN}$ ,  $R_{ADC}$  and  $C_{ADC}$ .

 C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

#### General PCB design guidelines

Power supply decoupling should be performed as shown in *Figure 34* or *Figure 35*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip.



## 5.3.19 Temperature sensor characteristics

| Symbol                                | Parameter                                      | Min  | Тур  | Мах       | Unit  |
|---------------------------------------|------------------------------------------------|------|------|-----------|-------|
| T <sub>L</sub> <sup>(1)</sup>         | V <sub>SENSE</sub> linearity with temperature  | -    | ±1   | <u>+2</u> | °C    |
| Avg_Slope <sup>(1)</sup>              | Average slope                                  | 4.0  | 4.3  | 4.6       | mV/°C |
| V <sub>25</sub> <sup>(1)</sup>        | Voltage at 25°C                                | 1.32 | 1.41 | 1.50      | V     |
| t <sub>START</sub> <sup>(2)</sup>     | Startup time                                   | 4    | -    | 10        | μs    |
| T <sub>S_temp</sub> <sup>(3)(2)</sup> | ADC sampling time when reading the temperature | -    | -    | 17.1      | μs    |

#### Table 47. TS characteristics

1. Guaranteed by characterization results.

2. Guaranteed by design.

3. Shortest sampling time can be determined in the application by multiple iterations.



| Symbol |        | millimeters |        | inches <sup>(1)</sup> |        |        |
|--------|--------|-------------|--------|-----------------------|--------|--------|
| Бутроі | Min    | Тур         | Мах    | Min                   | Тур    | Мах    |
| А      | -      | -           | 1.600  | -                     | -      | 0.0630 |
| A1     | 0.050  | -           | 0.150  | 0.0020                | -      | 0.0059 |
| A2     | 1.350  | 1.400       | 1.450  | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170  | 0.220       | 0.270  | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090  | -           | 0.200  | 0.0035                | -      | 0.0079 |
| D      | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| D1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| D3     | -      | 12.000      | -      | -                     | 0.4724 | -      |
| E      | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| E1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| E3     | -      | 12.000      | -      | -                     | 0.4724 | -      |
| е      | -      | 0.500       | -      | -                     | 0.0197 | -      |
| L      | 0.450  | 0.600       | 0.750  | 0.0177                | 0.0236 | 0.0295 |
| L1     | -      | 1.000       | -      | -                     | 0.0394 | -      |
| k      | 0.0°   | 3.5°        | 7.0°   | 0.0°                  | 3.5°   | 7.0°   |
| ССС    | -      | -           | 0.080  | -                     | -      | 0.0031 |

# Table 48. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat packagemechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.



# 6.2 LQFP64 package information

Figure 40.LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline



1. Drawing is not in scale.

| Table 49. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package |
|---------------------------------------------------------------------|
| mechanical data                                                     |

| Symphol |       | millimeters |       | inches <sup>(1)</sup> |        |        |
|---------|-------|-------------|-------|-----------------------|--------|--------|
| Symbol  | Min   | Тур         | Max   | Min                   | Тур    | Max    |
| А       | -     | -           | 1.600 | -                     | -      | 0.0630 |
| A1      | 0.050 | -           | 0.150 | 0.0020                | -      | 0.0059 |
| A2      | 1.350 | 1.400       | 1.450 | 0.0531                | 0.0551 | 0.0571 |
| b       | 0.170 | 0.220       | 0.270 | 0.0067                | 0.0087 | 0.0106 |
| с       | 0.090 | -           | 0.200 | 0.0035                | -      | 0.0079 |
| D       | -     | 12.000      | -     | -                     | 0.4724 | -      |
| D1      | -     | 10.000      | -     | -                     | 0.3937 | -      |
| D3      | -     | 7.500       | -     | -                     | 0.2953 | -      |
| E       | -     | 12.000      | -     | -                     | 0.4724 | -      |
| E1      | -     | 10.000      | -     | -                     | 0.3937 | -      |
| E3      | -     | 7.500       | -     | -                     | 0.2953 | -      |



# 6.3 **TFBGA64** package information





<sup>1.</sup> Drawing is not to scale.

# Table 50. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ballgrid array package mechanical data

| Symbol |       | millimeters |       | inches <sup>(1)</sup> |        |        |
|--------|-------|-------------|-------|-----------------------|--------|--------|
| Symbol | Min   | Тур         | Мах   | Min                   | Тур    | Max    |
| А      | -     | -           | 1.200 | -                     | -      | 0.0472 |
| A1     | 0.150 | -           | -     | 0.0059                | -      | -      |
| A2     | -     | 0.200       | -     | -                     | 0.0079 | -      |
| A4     | -     | -           | 0.600 | -                     | -      | 0.0236 |
| b      | 0.250 | 0.300       | 0.350 | 0.0098                | 0.0118 | 0.0138 |
| D      | 4.850 | 5.000       | 5.150 | 0.1909                | 0.1969 | 0.2028 |
| D1     | -     | 3.500       | -     | -                     | 0.1378 | -      |
| E      | 4.850 | 5.000       | 5.150 | 0.1909                | 0.1969 | 0.2028 |



# Table 50. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ballgrid array package mechanical data

| Cumb al |     | millimeters |       |     | inches <sup>(1)</sup> |        |  |
|---------|-----|-------------|-------|-----|-----------------------|--------|--|
| Symbol  | Min | Тур         | Max   | Min | Тур                   | Max    |  |
| E1      | -   | 3.500       | -     | -   | 0.1378                | -      |  |
| е       | -   | 0.500       | -     | -   | 0.0197                | -      |  |
| F       | -   | 0.750       | -     | -   | 0.0295                | -      |  |
| ddd     | -   | -           | 0.080 | -   | -                     | 0.0031 |  |
| eee     | -   | -           | 0.150 | -   | -                     | 0.0059 |  |
| fff     | -   | -           | 0.050 | -   | -                     | 0.0020 |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

# Figure 44. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball grid array, recommended footprint



## Table 51. TFBGA64 recommended PCB design rules (0.5 mm pitch BGA) Image: Comparison of the second secon

| Dimension         | Recommended values                                               |
|-------------------|------------------------------------------------------------------|
| Pitch             | 0.5                                                              |
| Dpad              | 0.280 mm                                                         |
| Dsm               | 0.370 mm typ. (depends on the soldermask registration tolerance) |
| Stencil opening   | 0.280 mm                                                         |
| Stencil thickness | Between 0.100 mm and 1.125 mm                                    |
| Pad trace width   | 0.100 mm                                                         |



R8\_FP\_V1