Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 24MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT | | Number of I/O | 51 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 16x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f100r8t7b | | 5 | Electi | rical cha | aracteristics | 31 | |---|--------|-----------|--------------------------------------------------------|------| | | 5.1 | Parame | ter conditions | 31 | | | | 5.1.1 | Minimum and maximum values | . 31 | | | | 5.1.2 | Typical values | . 31 | | | | 5.1.3 | Typical curves | . 31 | | | | 5.1.4 | Loading capacitor | . 31 | | | | 5.1.5 | Pin input voltage | . 31 | | | | 5.1.6 | Power supply scheme | . 32 | | | | 5.1.7 | Current consumption measurement | . 33 | | | 5.2 | Absolute | e maximum ratings | 33 | | | 5.3 | Operation | ng conditions | 34 | | | | 5.3.1 | General operating conditions | . 34 | | | | 5.3.2 | Operating conditions at power-up / power-down | . 35 | | | | 5.3.3 | Embedded reset and power control block characteristics | . 35 | | | | 5.3.4 | Embedded reference voltage | . 37 | | | | 5.3.5 | Supply current characteristics | . 37 | | | | 5.3.6 | External clock source characteristics | . 46 | | | | 5.3.7 | Internal clock source characteristics | . 50 | | | | 5.3.8 | PLL characteristics | . 52 | | | | 5.3.9 | Memory characteristics | . 53 | | | | 5.3.10 | EMC characteristics | . 54 | | | | 5.3.11 | Absolute maximum ratings (electrical sensitivity) | . 55 | | | | 5.3.12 | I/O current injection characteristics | . 56 | | | | 5.3.13 | I/O port characteristics | . 57 | | | | 5.3.14 | NRST pin characteristics | . 62 | | | | 5.3.15 | TIMx characteristics | . 63 | | | | 5.3.16 | Communications interfaces | . 64 | | | | 5.3.17 | 12-bit ADC characteristics | . 68 | | | | 5.3.18 | DAC electrical specifications | | | | | 5.3.19 | Temperature sensor characteristics | . 75 | | 6 | Packa | age info | rmation | 76 | | | 6.1 | LQFP10 | 00 package information | 76 | | | 6.2 | | package information | | | | 6.3 | | 64 package information | | | | 6.4 | | | | | | 0.4 | LWCF40 | B package information | 00 | # List of tables | Table 1. | Device summary | 1 | |-----------|---------------------------------------------------------------------------|------| | Table 2. | STM32F100xx features and peripheral counts | | | Table 3. | Timer feature comparison | | | Table 4. | Low & medium-density STM32F100xx pin definitions | | | Table 5. | Voltage characteristics | . 33 | | Table 6. | Current characteristics | | | Table 7. | Thermal characteristics | . 34 | | Table 8. | General operating conditions | . 34 | | Table 9. | Operating conditions at power-up / power-down | | | Table 10. | Embedded reset and power control block characteristics | | | Table 11. | Embedded internal reference voltage | | | Table 12. | Maximum current consumption in Run mode, code with data processing | | | | running from Flash | . 38 | | Table 13. | Maximum current consumption in Run mode, code with data processing | | | | running from RAM | . 38 | | Table 14. | Maximum current consumption in Sleep mode, code running from Flash or RAM | . 39 | | Table 15. | Typical and maximum current consumptions in Stop and Standby modes | | | Table 16. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | . 43 | | Table 17. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 18. | Peripheral current consumption | | | Table 19. | High-speed external user clock characteristics | | | Table 20. | Low-speed external user clock characteristics | | | Table 21. | HSE 4-24 MHz oscillator characteristics | | | Table 22. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | . 49 | | Table 23. | HSI oscillator characteristics | | | Table 24. | LSI oscillator characteristics | | | Table 25. | Low-power mode wakeup timings | . 51 | | Table 26. | PLL characteristics | | | Table 27. | Flash memory characteristics | . 53 | | Table 28. | Flash memory endurance and data retention | | | Table 29. | EMS characteristics | | | Table 30. | EMI characteristics | . 55 | | Table 31. | ESD absolute maximum ratings | . 55 | | Table 32. | Electrical sensitivities | | | Table 33. | I/O current injection susceptibility | . 56 | | Table 34. | I/O static characteristics | | | Table 35. | Output voltage characteristics | . 60 | | Table 36. | I/O AC characteristics | . 61 | | Table 37. | NRST pin characteristics | . 62 | | Table 38. | TIMx characteristics | . 63 | | Table 39. | I <sup>2</sup> C characteristics | . 64 | | Table 40. | SCL frequency (f <sub>PCLK1</sub> = 24 MHz, V <sub>DD</sub> = 3.3 V) | . 65 | | Table 41. | SPI characteristics | | | Table 42. | ADC characteristics | | | Table 43. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 12 MHz | . 70 | | Table 44. | ADC accuracy - limited test conditions | . 70 | | Table 45. | ADC accuracy | | # List of figures | Figure 1. | STM32F100xx value line block diagram | 12 | |------------|----------------------------------------------------------------------------------------------|----| | Figure 2. | Clock tree | | | Figure 3. | STM32F100xx value line LQFP100 pinout | 22 | | Figure 4. | STM32F100xx value line LQFP64 pinout | 23 | | Figure 5. | STM32F100xx value line LQFP48 pinout | 23 | | Figure 6. | STM32F100xx value line TFBGA64 ballout | 24 | | Figure 7. | Memory map | 30 | | Figure 8. | Pin loading conditions | 32 | | Figure 9. | Pin input voltage | 32 | | Figure 10. | Power supply scheme | 32 | | Figure 11. | Current consumption measurement scheme | 33 | | Figure 12. | Maximum current consumption in Run mode versus frequency (at 3.6 V) - | | | | code with data processing running from RAM, peripherals enabled | 39 | | Figure 13. | Maximum current consumption in Run mode versus frequency (at 3.6 V) - | | | | code with data processing running from RAM, peripherals disabled | 39 | | Figure 14. | Typical current consumption on V <sub>BAT</sub> with RTC on vs. temperature | | | | at different V <sub>BAT</sub> values | 40 | | Figure 15. | Typical current consumption in Stop mode with regulator in Run mode | | | | versus temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | 41 | | Figure 16. | Typical current consumption in Stop mode with regulator | | | | in Low-power mode versus temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | 41 | | Figure 17. | Typical current consumption in Standby mode | | | | versus temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | | | Figure 18. | High-speed external clock source AC timing diagram | | | Figure 19. | Low-speed external clock source AC timing diagram | | | Figure 20. | Typical application with an 8 MHz crystal | | | Figure 21. | Typical application with a 32.768 kHz crystal | | | Figure 22. | Standard I/O input characteristics - CMOS port | | | Figure 23. | Standard I/O input characteristics - TTL port | | | Figure 24. | 5 V tolerant I/O input characteristics - CMOS port | | | Figure 25. | 5 V tolerant I/O input characteristics - TTL port | | | Figure 26. | I/O AC characteristics definition | | | Figure 27. | Recommended NRST pin protection | 63 | | Figure 28. | I <sup>2</sup> C bus AC waveforms and measurement circuit <sup>(1)</sup> | 65 | | Figure 29. | SPI timing diagram - slave mode and CPHA = 0 | 67 | | Figure 30. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | | | Figure 31. | SPI timing diagram - master mode <sup>(1)</sup> | | | Figure 32. | ADC accuracy characteristics | 71 | | Figure 33. | Typical connection diagram using the ADC | 71 | | Figure 34. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | 72 | | Figure 35. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | | | Figure 36. | 12-bit buffered /non-buffered DAC | | | Figure 37. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline | 76 | | Figure 38. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | F: 22 | recommended footprint | 78 | | Figure 39. | LQFP100 marking example (package top view) | | | Figure 40. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline | | | Figure 41. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat recommended footprint | 81 | | Figure 42. | LQFP64 marking example (package top view) | 82 | |------------|-----------------------------------------------------------------------------------|----| | | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch thin profile fine pitch ball grid array | | | _ | package outline | 83 | | Figure 44. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball | | | - | grid array, recommended footprint | 84 | | Figure 45. | TFBGA64 marking example (package top view) | | | | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline | | | Figure 47. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | J | recommended footprint | 87 | | Figure 48. | LQFP48 marking example (package top view) | 88 | | | LQFP100 P <sub>D</sub> max vs. T <sub>A</sub> | | # 2 Description The STM32F100x4, STM32F100x6, STM32F100x8 and STM32F100xB microcontrollers incorporate the high-performance ARM® Cortex®-M3 32-bit RISC core operating at a 24 MHz frequency, high-speed embedded memories (Flash memory up to 128 Kbytes and SRAM up to 8 Kbytes), and an extensive range of enhanced peripherals and I/Os connected to two APB buses. All devices offer standard communication interfaces (up to two I²Cs, two SPIs, one HDMI CEC, and up to three USARTs), one 12-bit ADC, two 12-bit DACs, up to six general-purpose 16-bit timers and an advanced-control PWM timer. The STM32F100xx low- and medium-density devices operate in the -40 to +85 °C and -40 to +105 °C temperature ranges, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications. These microcontrollers include devices in three different packages ranging from 48 pins to 100 pins. Depending on the device chosen, different sets of peripherals are included. These features make these microcontrollers suitable for a wide range of applications such as application control and user interfaces, medical and hand-held equipment, PC and gaming peripherals, GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs. # 2.1 Device overview The description below gives an overview of the complete range of peripherals proposed in this family. Figure 1 shows the general block diagram of the device family. Table 2. STM32F100xx features and peripheral counts | Peripheral | | STM32F100Cx | | | STM32F100Rx | | | STM32F100Vx | | | | |-------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|-------------|----------------|-------------|-------------|-----|----|-----| | Flash - Kbytes | | 16 | 32 | 64 | 128 | 16 | 32 | 64 | 128 | 64 | 128 | | SRAM - Kbytes | | 4 | 4 | 8 | 8 | 4 | 4 | 8 | 8 | 8 | 8 | | Timers | Advanced-control | 1 | | | 1 | , | | | 1 | | 1 | | Timers | General-purpose | 5 | (1) | ( | 6 | 5 <sup>(</sup> | 1) | ( | 6 | | 6 | | | SPI | 1 | (2) | : | 2 | 1 <sup>(</sup> | 2) | : | 2 | | 2 | | Communication | I <sup>2</sup> C | 1 | (3) | : | 2 | 1 | 3) | : | 2 | 2 | | | interfaces | USART | 2 <sup>(4)</sup> | | ; | 3 | 2( | 4) | 3 | | 3 | | | | CEC | | | | 1 | | | | | | | | 12-bit synchroniz | zed ADC | 1 | | | 1 | | | | 1 | | | | number of chann | nels | 10 channels | | | 16 channels | | | 16 channels | | | | | GPIOs | | 37 | | | 51 | | | 80 | | | | | 12-bit DAC | | 2 | | | | | | | | | | | Number of chann | nels | 2 | | | | | | | | | | | CPU frequency | | 24 MHz | | | | | | | | | | | Operating voltag | e | 2.0 to 3.6 V | | | | | | | | | | | Operating tempe | ratures | Ambient operating temperature: -40 to +85 °C /-40 to +105 °C (see <i>Table 3</i> ) Junction temperature: -40 to +125 °C (see <i>Table 8</i> ) | | | | | ee Table 8) | | | | | | Packages | | LQFP48 LQFP64, TFBGA64 | | | \64 | LQFP100 | | | | | | <sup>1.</sup> TIM4 not present. <sup>2.</sup> SPI2 is not present. <sup>3.</sup> I2C2 is not present. <sup>4.</sup> USART3 is not present. higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. ## 2.2.11 Voltage regulator The regulator has three operation modes: main (MR), low power (LPR) and power down. - MR is used in the nominal regulation mode (Run) - LPR is used in the Stop mode - Power down is used in Standby mode: the regulator output is in high impedance: the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost) This regulator is always enabled after reset. It is disabled in Standby mode, providing high impedance output. ## 2.2.12 Low-power modes The STM32F100xx value line supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output or the RTC alarm. #### · Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), a IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. ### 2.2.13 DMA Note: The flexible 7-channel general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management avoiding the generation of interrupts when the controller reaches the end of the buffer. | Symbol | Ratings | Max. | Unit | |--------------------------------------|------------------------------------------------------------------------------------------|---------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> /V <sub>DDA</sub> power lines (source) <sup>(1)</sup> | 150 | | | I <sub>VSS</sub> | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 150 | | | I <sub>IO</sub> | Output current sunk by any I/O and control pin | 25 | | | | Output current source by any I/Os and control pin | -25 | mA | | I <sub>INJ(PIN)</sub> <sup>(2)</sup> | Injected current on five volt tolerant pins <sup>(3)</sup> | -5 / +0 | | | | Injected current on any other pin <sup>(4)</sup> | ± 5 | | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ± 25 | | **Table 6. Current characteristics** - All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - 2. Negative injection disturbs the analog performance of the device. See Note: on page 70. - Positive injection is not possible on these I/Os. A negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 5: Voltage characteristics* for the maximum allowed input voltage values. - A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 5: Voltage characteristics* for the maximum allowed input voltage values. - 5. When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 7. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | # 5.3 Operating conditions # 5.3.1 General operating conditions Table 8. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------------------|-----------------------------------------|----------------------------|-----|-----|------| | f <sub>HCLK</sub> | Internal AHB clock frequency | - | 0 | 24 | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | 0 | 24 | MHz | | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | - | 0 | 24 | | | $V_{DD}$ | Standard operating voltage | - | 2 | 3.6 | V | | V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage (ADC not used) | Must be the same potential | 2 | 3.6 | V | | | Analog operating voltage (ADC used) | as V <sub>DD</sub> | 2.4 | 3.6 | V | | V <sub>BAT</sub> | Backup operating voltage | - | 1.8 | 3.6 | V | Table 12. Maximum current consumption in Run mode, code with data processing running from Flash | Symbol | Doromotor | Conditions | f <sub>HCLK</sub> | Ма | l l m i 4 | | |-----------------|----------------------------------|---------------------------------------------------------|-------------------|------------------------|-------------------------|------| | | Parameter | | | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | I <sub>DD</sub> | Supply<br>current in<br>Run mode | External clock <sup>(2)</sup> , all peripherals enabled | 24 MHz | 15.4 | 15.7 | | | | | | 16 MHz | 11 | 11.5 | | | | | | 8 MHz | 6.7 | 6.9 | mA | | | | | 24 MHz | 10.3 | 10.5 | ША | | | | | 16 MHz | 7.8 | 8.1 | | | | | | 8 MHz | 5.1 | 5.3 | | - 1. Guaranteed by characterization results. - 2. External clock is 8 MHz and PLL is on when $f_{HCLK}$ > 8 MHz. Table 13. Maximum current consumption in Run mode, code with data processing running from RAM | Symbol | Parameter | Conditions | • | Ma | Unit | | |-----------------|----------------------------|---------------------------------------------------------|-------------------|------------------------|-------------------------|-------| | | Parameter | | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Oilit | | I <sub>DD</sub> | Supply current in Run mode | External clock <sup>(2)</sup> , all peripherals enabled | 24 MHz | 14.5 | 15 | | | | | | 16 MHz | 10 | 10.5 | | | | | | 8 MHz | 6 | 6.3 | mA | | | | External clock <sup>(2)</sup> all peripherals disabled | 24MHz | 9.3 | 9.7 | IIIA | | | | | 16 MHz | 6.8 | 7.2 | | | | | | 8 MHz | 4.4 | 4.7 | | - 1. Guaranteed by characterization, tested in production at $V_{\mbox{\scriptsize DD}}\,\mbox{\scriptsize max},\,f_{\mbox{\scriptsize HCLK}}\,\mbox{\scriptsize max}.$ - 2. External clock is 8 MHz and PLL is on when $f_{HCLK}$ > 8 MHz. # 5.3.6 External clock source characteristics # High-speed external user clock generated from an external source The characteristics given in *Table 19* result from tests performed using an high-speed external clock source, and under the ambient temperature and supply voltage conditions summarized in *Table 8*. Table 19. High-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|-----------------------------------------------------|----------------------------------|--------------------|-----|--------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency <sup>(1)</sup> | | 1 | 8 | 24 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage <sup>(1)</sup> | | 0.7V <sub>DD</sub> | - | $V_{DD}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage <sup>(1)</sup> | - | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | | t <sub>w(HSEH)</sub> | OSC_IN high or low time <sup>(1)</sup> | | 5 | ı | - | ns | | $t_{r(HSE)} \ t_{f(HSE)}$ | OSC_IN rise or fall time <sup>(1)</sup> | | - | - | 20 | 113 | | C <sub>in(HSE)</sub> | OSC_IN input capacitance <sup>(1)</sup> | - | - | 5 | - | pF | | DuCy <sub>(HSE)</sub> | Duty cycle <sup>(1)</sup> | - | 45 | - | 55 | % | | IL | OSC_IN Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | - | - | ±1 | μA | <sup>1.</sup> Guaranteed by design. Figure 18. High-speed external clock source AC timing diagram # 5.3.8 PLL characteristics The parameters given in *Table 26* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. **Table 26. PLL characteristics** | Cumbal | Dovernotor | | Unit | | | |----------------------|--------------------------------|--------------------|------|--------------------|-------| | Symbol | Parameter | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Oilit | | f | PLL input clock <sup>(2)</sup> | 1 | 8.0 | 24 | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 | - | 60 | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 | - | 24 | MHz | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 | μs | | Jitter | Cycle-to-cycle jitter | - | - | 300 | ps | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by $f_{PLL\_OUT}$ . #### 5.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. ## Functional EMS (Electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 29*. They are based on the EMS levels and classes defined in application note AN1709. | Symbol | Parameter | Conditions | Level/Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}=3.3$ V, $T_{A}=+25$ °C, $f_{HCLK}=24$ MHz, LQFP100 package, conforms to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}=3.3$ V, $T_{A}=+25$ °C, $f_{HCLK}=24$ MHz, LQFP100 package, conforms to IEC 61000-4-4 | 4A | **Table 29. EMS characteristics** #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and pre qualification tests in relation with the EMC level requested for his application. Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). Figure 28. I<sup>2</sup>C bus AC waveforms and measurement circuit<sup>(1)</sup> 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Table 40. SCL frequency ( $f_{PCLK1}$ = 24 MHz, $V_{DD}$ = 3.3 V)<sup>(1)(2)</sup> | f <sub>SCL</sub> (kHz) <sup>(3)</sup> | I2C_CCR value | |---------------------------------------|-----------------------------| | ISCL (KIIZ) | $R_P = 4.7 \text{ k}\Omega$ | | 400 | 0x8011 | | 300 | 0x8016 | | 200 | 0x8021 | | 100 | 0x0064 | | 50 | 0x00C8 | | 20 | 0x01F4 | <sup>1.</sup> $R_P$ = External pull-up resistance, $f_{SCL}$ = $I^2C$ speed, <sup>2.</sup> For speeds around 400 kHz, the tolerance on the achieved speed is of ±2%. For other speed ranges, the tolerance on the achieved speed ±1%. These variations depend on the accuracy of the external components used to design the application. <sup>3.</sup> Guaranteed by design. | T <sub>s</sub> (cycles) | t <sub>S</sub> (µs) | R <sub>AIN</sub> max (kΩ) | |-------------------------|---------------------|---------------------------| | 1.5 | 0.125 | 0.4 | | 7.5 | 0.625 | 5.9 | | 13.5 | 1.125 | 11.4 | | 28.5 | 2.375 | 25.2 | | 41.5 | 3.45 | 37.2 | | 55.5 | 4.625 | 50 | | 71.5 | 5.96 | NA | | 239.5 | 20 | NA | Table 43. $R_{AIN}$ max for $f_{ADC} = 12 \text{ MHz}^{(1)}$ Table 44. ADC accuracy - limited test conditions<sup>(1)(2)</sup> | Symbol | Parameter | Test conditions | Тур | Max | Unit | |--------|------------------------------|-----------------------------------------------------------------|------|------|------| | ET | Total unadjusted error | f <sub>PCLK2</sub> = 24 MHz, | ±1.3 | ±2.2 | | | EO | Offset error | $f_{ADC}$ = 12 MHz, $R_{AIN}$ < 10 kΩ, $V_{DDA}$ = 3 V to 3.6 V | ±1 | ±1.5 | | | EG | Gain error | $V_{REF+} = V_{DDA}$ | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1 | | | EL | Integral linearity error | Measurements made after ADC calibration | ±0.8 | ±1.5 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. Table 45. ADC accuracy<sup>(1)</sup> (2) (3) | Symbol | Parameter | Test conditions | Тур | Max | Unit | |--------|------------------------------|-------------------------------------------------------------------------------------------|------|------|------| | ET | Total unadjusted error | f <sub>PCLK2</sub> = 24 MHz, | ±2 | ±5 | | | EO | Offset error | $f_{ADC}$ = 12 MHz, $R_{AIN}$ < 10 kΩ | ±1.5 | ±2.5 | | | EG | Gain error | $V_{\rm DDA}$ = 2.4 V to 3.6 V $T_{\rm A}$ = Full operating range Measurements made after | ±1.5 | ±3 | LSB | | ED | Differential linearity error | | ±1 | ±2 | | | EL | Integral linearity error | ADC calibration | ±1.5 | ±3 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. 3. Guaranteed by characterization results. Note: ADC accuracy vs. negative injection current: Injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. Any positive injection current within the limits specified for $I_{\text{INJ(PIN)}}$ and $\Sigma I_{\text{INJ(PIN)}}$ in Section 5.3.12 does not affect the ADC accuracy. <sup>1.</sup> Guaranteed by design. <sup>2.</sup> Guaranteed by characterization results. <sup>2.</sup> Better performance could be achieved in restricted $V_{DD}$ , frequency, $V_{REF}$ and temperature ranges. Figure 32. ADC accuracy characteristics - 1. Refer to *Table 42* for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 34* or *Figure 35*, depending on whether $V_{REF+}$ is connected to $V_{DDA}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip. # 5.3.18 DAC electrical specifications Table 46. DAC characteristics | Symbol | Parameter | Min | Тур | Max <sup>(1)</sup> | Unit | Comments | |----------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------| | $V_{DDA}$ | Analog supply voltage | 2.4 | - | 3.6 | ٧ | - | | V <sub>REF+</sub> | Reference supply voltage | 2.4 | - | 3.6 | ٧ | V <sub>REF+</sub> must always be below V <sub>DDA</sub> | | V <sub>SSA</sub> | Ground | 0 | - | 0 | V | - | | R <sub>LOAD</sub> <sup>(2)</sup> | Resistive load with buffer ON | 5 | - | - | kΩ | - | | R <sub>O</sub> <sup>(1)</sup> | Impedance output with buffer OFF | - | - | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 M $\Omega$ | | C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load | - | - | 50 | pF | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT | Lower DAC_OUT voltage with buffer ON | 0.2 | - | - | V | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code (0x0E0) to (0xF1C) at | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON | ı | - | V <sub>DDA</sub> – 0.2 | ٧ | $V_{REF+} = 3.6 \text{ V and } (0x155) \text{ and } (0xEAB) \text{ at } V_{REF+} = 2.4 \text{ V}$ | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF | ı | 0.5 | - | mV | It gives the maximum output | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer OFF | - | - | V <sub>REF+</sub> –<br>1LSB | V | excursion of the DAC. | | I <sub>DDVREF+</sub> | DAC DC current consumption in quiescent mode (Standby mode) | - | - | 220 | μA | With no load, worst code (0xF1C) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs | | | | ı | - | 380 | μA | With no load, middle code (0x800) on the inputs | | I <sub>DDA</sub> | DAC DC current consumption in quiescent mode (Standby mode) | ı | 1 | 480 | μA | With no load, worst code (0xF1C) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs | | DNL <sup>(1)</sup> | Differential non linearity Difference between two consecutive code-1LSB) | 1 | - | ±0.5 | LSB | Given for the DAC in 10-bit configuration | | | | 1 | - | ±2 | LSB | Given for the DAC in 12-bit configuration | | INII (1) | Integral non linearity (difference between measured value at | ı | - | ±1 | LSB | Given for the DAC in 10-bit configuration | | INL <sup>(1)</sup> | Code i and the value at Code i<br>on a line drawn between Code 0<br>and last Code 1023) | - | - | ±4 | LSB | Given for the DAC in 12-bit configuration | # 5.3.19 Temperature sensor characteristics Table 47. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------------------------|------------------------------------------------|------|------|-----------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | - | ±1 | <u>+2</u> | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>25</sub> <sup>(1)</sup> | Voltage at 25°C | 1.32 | 1.41 | 1.50 | V | | t <sub>START</sub> <sup>(2)</sup> | Startup time | 4 | - | 10 | μs | | T <sub>S_temp</sub> (3)(2) | ADC sampling time when reading the temperature | - | - | 17.1 | μs | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Guaranteed by design. <sup>3.</sup> Shortest sampling time can be determined in the application by multiple iterations. # **Device marking for LQFP64** The following figure gives an example of topside marking and pin 1 position identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 42. LQFP64 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. | Table 50. | 1FBGA64 – 64-ball, 5 x 5 mm, 0.5 mr | n pitch, thin profile fine pitch ball | | |------------------------------------|-------------------------------------|---------------------------------------|--| | grid array package mechanical data | | | | | | millimeters | inches <sup>(1)</sup> | | | Symbol | | millimeters | | inches <sup>(1)</sup> | | | |--------|-----|-------------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | E1 | - | 3.500 | - | - | 0.1378 | - | | е | - | 0.500 | - | - | 0.0197 | - | | F | - | 0.750 | - | - | 0.0295 | - | | ddd | - | - | 0.080 | - | - | 0.0031 | | eee | - | - | 0.150 | - | - | 0.0059 | | fff | - | - | 0.050 | - | - | 0.0020 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 44. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball grid array, recommended footprint Table 51. TFBGA64 recommended PCB design rules (0.5 mm pitch BGA) | Dimension | Recommended values | |-------------------|------------------------------------------------------------------| | Pitch | 0.5 | | Dpad | 0.280 mm | | Dsm | 0.370 mm typ. (depends on the soldermask registration tolerance) | | Stencil opening | 0.280 mm | | Stencil thickness | Between 0.100 mm and 1.125 mm | | Pad trace width | 0.100 mm | # 6.5.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Table 54: Ordering information scheme*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F10xxx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. ## **Example: high-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 82 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output mode at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V ``` P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW} ``` $P_{IOmax = 20} \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Thus: P<sub>Dmax</sub> = 447 mW Using the values obtained in *Table 53* T<sub>Jmax</sub> is calculated as follows: ``` For LQFP64, 45 °C/W ``` ``` T_{Jmax} = 82 °C + (45 °C/W × 447 mW) = 82 °C + 20.1 °C = 102.1 °C ``` This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 6 (see *Table 54: Ordering information scheme*). #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax = 20} \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW: $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: P<sub>Dmax</sub> = 134 mW