Welcome to **E-XFL.COM** ### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. # Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | C166SV2 | | Core Size | 16/32-Bit | | Speed | 128MHz | | Connectivity | CANbus, EBI/EMI, FlexRay, I <sup>2</sup> C, LINbus, SPI, SSC, UART/USART, USI | | Peripherals | DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 118 | | Program Memory Size | 1.088MB (1.088M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 90K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 28x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 144-LQFP Exposed Pad | | Supplier Device Package | PG-LQFP-144-13 | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/xc2288i136f128laakxuma1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong 16/32-Bit **Architecture** XC22881, XC22891 16/32-Bit Single-Chip Microcontroller with 32-Bit Performance XC2000 Family Derivatives / Premium Line Data Sheet V1.2 2012-06 Microcontrollers #### **Table of Contents** ### **Table of Contents** | <b>1</b><br>1.1<br>1.2<br>1.3 | Summary of Features Basic Device Types Special Device Types Definition of Feature Variants | 9<br>10 | |----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | <b>2</b><br>2.1<br>2.2 | General Device Information Pin Configuration and Definition Identification Registers | 13 | | 3<br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br>3.12<br>3.13<br>3.14<br>3.15<br>3.16<br>3.17<br>3.18<br>3.19<br>3.20 | Functional Description Memory Subsystem and Organization External Bus Controller Central Processing Unit (CPU) Memory Protection Unit (MPU) Memory Checker Module (MCHK) Interrupt System On-Chip Debug Support (OCDS) Capture/Compare Unit (CC2) Capture/Compare Units CCU6x General Purpose Timer (GPT12E) Unit Real Time Clock A/D Converters Universal Serial Interface Channel Modules (USIC) MultiCAN Module System Timer Watchdog Timer Clock Generation Parallel Ports Power Management Instruction Set Summary | 52<br>57<br>58<br>60<br>61<br>62<br>63<br>65<br>67<br>71<br>73<br>74<br>76<br>77<br>78<br>80 | | 4<br>4.1<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.1.5<br>4.2<br>4.2.1<br>4.2.2<br>4.2.3 | Electrical Parameters General Parameters Absolut Maximum Rating Conditions Operating Conditions Voltage Range Definition Pad Timing Definition Parameter Interpretation DC Parameters DC Parameters for Upper Voltage Area DC Parameters for Lower Voltage Area Power Consumption | 84<br>84<br>85<br>87<br>87<br>87<br>88<br>90<br>92 | | 7.2.0 | 1 Ower Condumption | <del>-</del> ات | ### **Table of Contents** | 4.3 | Analog/Digital Converter Parameters | |---------|------------------------------------------------| | 1.4 | System Parameters | | 4.5 | Flash Memory Parameters | | 4.6 | AC Parameters | | 4.6.1 | Testing Waveforms 109 | | 4.6.2 | Definition of Internal Timing | | 4.6.2.1 | Phase Locked Loop (PLL) | | 4.6.2.2 | Wakeup Clock | | 4.6.2.3 | Selecting and Changing the Operating Frequency | | 4.6.3 | External Clock Input Parameters | | 1.6.4 | Pad Properties | | 4.6.5 | External Bus Timing | | 4.6.5.1 | Bus Cycle Control with the READY Input | | 4.6.6 | Synchronous Serial Interface Timing | | 4.6.7 | FlexRay Interface Timing | | 4.6.8 | Debug Interface Timing | | 5 | Package and Reliability | | 5.1 | Packaging 141 | | 5.2 | Thermal Considerations | | 5.3 | Quality Declarations | #### **General Device Information** Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Type | Function | |-----|-------------------|------------|------|------------------------------------------------| | 104 | P3.6 | O0 / I | St/B | Bit 6 of Port 3, General Purpose Input/Output | | | U2C1_DOUT | 01 | St/B | USIC2 Channel 1 Shift Data Output | | | TxDC4 | O2 | St/B | CAN Node 4 Transmit Data Output | | | U0C0_SELO<br>6 | О3 | St/B | USIC0 Channel 0 Select/Control 6 Output | | | U2C1_DX0A | I | St/B | USIC2 Channel 1 Shift Data Input | | | U2C1_DX1B | I | St/B | USIC2 Channel 1 Shift Clock Input | | 105 | P10.7 | O0 / I | St/B | Bit 7 of Port 10, General Purpose Input/Output | | | U0C1_DOUT | 01 | St/B | USIC0 Channel 1 Shift Data Output | | | CCU60_COU<br>T63 | O2 | St/B | CCU60 Channel 3 Output | | | AD7 | OH /<br>IH | St/B | External Bus Interface Address/Data Line 7 | | | U0C1_DX0B | I | St/B | USIC0 Channel 1 Shift Data Input | | | CCU60_CCP<br>OS0A | I | St/B | CCU60 Position Input 0 | | | RxDC4C | I | St/B | CAN Node 4 Receive Data Input | | | T4INB | I | St/B | GPT12E Timer T4 Count/Gate Input | | 106 | P0.7 | O0 / I | St/B | Bit 7 of Port 0, General Purpose Input/Output | | | U1C1_DOUT | 01 | St/B | USIC1 Channel 1 Shift Data Output | | | U1C0_SELO<br>3 | O2 | St/B | USIC1 Channel 0 Select/Control 3 Output | | | TxDC3 | О3 | St/B | CAN Node 3 Transmit Data Output | | | A7 | ОН | St/B | External Bus Interface Address Line 7 | | | U1C1_DX0B | I | St/B | USIC1 Channel 1 Shift Data Input | | | CCU61_CTR<br>APB | I | St/B | CCU61 Emergency Trap Input | #### **General Device Information** Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|------------------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 117 | P10.10 | O0 / I | | Bit 10 of Port 10, General Purpose Input/Output | | | U0C0_SELO<br>0 | O1 | St/B | USIC0 Channel 0 Select/Control 0 Output | | | CCU60_COU<br>T63 | O2 | St/B | CCU60 Channel 3 Output | | | ERAY_TxEN<br>A | О3 | St/B | ERAY Transmit Enable Output Channel A | | | AD10 | OH /<br>IH | St/B | External Bus Interface Address/Data Line 10 | | | U0C0_DX2C | I | St/B | USIC0 Channel 0 Shift Control Input | | | U0C1_DX1A | I | St/B | USIC0 Channel 1 Shift Clock Input | | | TDI_B | IH | St/B | JTAG Test Data Input If JTAG pos. B is selected during start-up, an internal pull-up device will hold this pin high when nothing is driving it. | | 118 | P10.11 | O0 / I | St/B | Bit 11 of Port 10, General Purpose Input/Output | | | U1C0_SCLK<br>OUT | 01 | St/B | USIC1 Channel 0 Shift Clock Output | | | BRKOUT | O2 | St/B | OCDS Break Signal Output | | | U3C0_SELO<br>0 | О3 | St/B | USIC3 Channel 0 Select/Control 0 Output | | | AD11 | OH /<br>IH | St/B | External Bus Interface Address/Data Line 11 | | | U1C0_DX1D | I | St/B | USIC1 Channel 0 Shift Clock Input | | | RxDC2B | I | St/B | CAN Node 2 Receive Data Input | | | TMS_B | IH | St/B | JTAG Test Mode Selection Input If JTAG pos. B is selected during start-up, an internal pull-up device will hold this pin high when nothing is driving it. | | | U3C0_DX2A | I | St/B | USIC3 Channel 0 Shift Control Input | #### **General Device Information** Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|-------------------|--------|------|-----------------------------------------------| | 131 | P1.5 | O0 / I | St/B | Bit 5 of Port 1, General Purpose Input/Output | | | CCU62_COU<br>T60 | 01 | St/B | CCU62 Channel 0 Output | | | U1C1_SELO<br>3 | O2 | St/B | USIC1 Channel 1 Select/Control 3 Output | | | BRKOUT | О3 | St/B | OCDS Break Signal Output | | | A13 | ОН | St/B | External Bus Interface Address Line 13 | | | U2C0_DX0C | I | St/B | USIC2 Channel 0 Shift Data Input | | 132 | P9.6 | O0 / I | St/B | Bit 6 of Port 9, General Purpose Input/Output | | | CCU63_COU<br>T63 | 01 | St/B | CCU63 Channel 3 Output | | | CCU63_COU<br>T62 | O2 | St/B | CCU63 Channel 2 Output | | | CCU62_COU<br>T61 | О3 | St/B | CCU62 Channel 1 Output | | | CCU63<br>_CTRAPA | I | St/B | CCU63 Emergency Trap Input | | | CCU60_CCP<br>OS1B | I | St/B | CCU60 Position Input 1 | | | ERAY_RxDB | I | St/B | ERAY Receive Data Input Channel B | | 133 | P1.6 | O0 / I | St/B | Bit 6 of Port 1, General Purpose Input/Output | | | CCU62_CC6 | 01 / I | St/B | CCU62 Channel 1 Output | | | U1C1_SELO<br>2 | O2 | St/B | USIC1 Channel 1 Select/Control 2 Output | | | U2C0_DOUT | О3 | St/B | USIC2 Channel 0 Shift Data Output | | | A14 | ОН | St/B | External Bus Interface Address Line 14 | | | U2C0_DX0D | I | St/B | USIC2 Channel 0 Shift Data Input | | | CCU62_CC6<br>1INA | I | St/B | CCU62 Channel 1 Input | | | U4C1_DX0A | I | St/B | USIC4 Channel 1 Shift Data Input | ### **Functional Description** With this hardware most XC228xI instructions are executed in a single machine cycle of ns @ -MHz CPU clock. For example, shift and rotate instructions are always processed during one machine cycle, no matter how many bits are shifted. Also, multiplication and most MAC instructions execute in one cycle. All multiple-cycle instructions have been optimized so that they can be executed very fast; for example, a 32-/16-bit division is started within 4 cycles while the remaining cycles are executed in the background. Another pipeline optimization, the branch target prediction, eliminates the execution time of branch instructions if the prediction was correct. The CPU has a register context consisting of up to three register banks with 16 word-wide GPRs each at its disposal. One of these register banks is physically allocated within the on-chip DPRAM area. A Context Pointer (CP) register determines the base address of the active register bank accessed by the CPU at any time. The number of these register bank copies is only restricted by the available internal RAM space. For easy parameter passing, a register bank may overlap others. A system stack of up to 32 Kwords is provided for storage of temporary data. The system stack can be allocated to any location within the address space (preferably in the on-chip RAM area); it is accessed by the CPU with the stack pointer (SP) register. Two separate SFRs, STKOV and STKUN, are implicitly compared with the stack pointer value during each stack access to detect stack overflow or underflow. The high performance of the CPU hardware implementation can be best utilized by the programmer with the highly efficient XC228xl instruction set. This includes the following instruction classes: - Standard Arithmetic Instructions - DSP-Oriented Arithmetic Instructions - Logical Instructions - Boolean Bit Manipulation Instructions - Compare and Loop Control Instructions - · Shift and Rotate Instructions - Prioritize Instruction - Data Movement Instructions - System Stack Instructions - Jump and Call Instructions - Return Instructions - System Control Instructions - Miscellaneous Instructions The basic instruction length is either 2 or 4 bytes. Possible operand types are bits, bytes and words. A variety of direct, indirect or immediate addressing modes are provided to specify the required operands. **Functional Description** ### 3.4 Memory Protection Unit (MPU) The XC228xl's Memory Protection Unit (MPU) protects user-specified memory areas from unauthorized read, write, or instruction fetch accesses. The MPU can protect the whole address space including the peripheral area. This completes established mechanisms such as the register security mechanism or stack overrun/underrun detection. Four Protection Levels support flexible system programming where operating system, low level drivers, and applications run on separate levels. Each protection level permits different access restrictions for instructions and/or data. Every access is checked (if the MPU is enabled) and an access violating the permission rules will be marked as invalid and leads to a protection trap. A set of protection registers for each protection level specifies the address ranges and the access permissions. Applications requiring more than 4 protection levels can dynamically re-program the protection registers. ### 3.5 Memory Checker Module (MCHK) The XC228xl's Memory Checker Module calculates a checksum (fractional polynomial division) on a block of data, often called Cyclic Redundancy Code (CRC). It is based on a 32-bit linear feedback shift register and may, therefore, also be used to generate pseudo-random numbers. The Memory Checker Module is a 16-bit parallel input signature compression circuitry which enables error detection within a block of data stored in memory, registers, or communicated e.g. via serial communication lines. It reduces the probability of error masking due to repeated error patterns by calculating the signature of blocks of data. The polynomial used for operation is configurable, so most of the commonly used polynomials may be used. Also, the block size for generating a CRC result is configurable via a local counter. An interrupt may be generated if testing the current data block reveals an error. An autonomous CRC compare circuitry is included to enable redundant error detection, e.g. to enable higher safety integrity levels. The Memory Checker Module provides enhanced fault detection (beyond parity or ECC) for data and instructions in volatile and non volatile memories. This is especially important for the safety and reliability of embedded systems. #### **Functional Description** Figure 4 CCU6 Block Diagram Timer T12 can work in capture and/or compare mode for its three channels. The modes can also be combined. Timer T13 can work in compare mode only. The multi-channel control unit generates output patterns that can be modulated by timer T12 and/or timer T13. The modulation sources can be selected and combined for signal modulation. ### **Functional Description** #### 3.11 Real Time Clock The Real Time Clock (RTC) module of the XC228xl can be clocked with a clock signal selected from internal sources or external sources (pins). The RTC basically consists of a chain of divider blocks: - Selectable 32:1 and 8:1 dividers (on off) - The reloadable 16-bit timer T14 - · The 32-bit RTC timer block (accessible via registers RTCH and RTCL) consisting of: - a reloadable 10-bit timer - a reloadable 6-bit timer - a reloadable 6-bit timer - a reloadable 10-bit timer All timers count up. Each timer can generate an interrupt request. All requests are combined to a common node request. Figure 7 RTC Block Diagram Note: The registers associated with the RTC are only affected by a power reset. ### **Functional Description** #### 3.14 MultiCAN Module The MultiCAN module contains independently operating CAN nodes with Full-CAN functionality which are able to exchange Data and Remote Frames using a gateway function. Transmission and reception of CAN frames is handled in accordance with CAN specification V2.0 B (active). Each CAN node can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. All CAN nodes share a common set of message objects. Each message object can be individually allocated to one of the CAN nodes. Besides serving as a storage container for incoming and outgoing frames, message objects can be combined to build gateways between the CAN nodes or to set up a FIFO buffer. Note: The number of CAN nodes and message objects depends on the selected device type. The message objects are organized in double-chained linked lists, where each CAN node has its own list of message objects. A CAN node stores frames only into message objects that are allocated to its own message object list and it transmits only messages belonging to this message object list. A powerful, command-driven list controller performs all message object list operations. Figure 9 Block Diagram of MultiCAN Module ### **Functional Description** #### **MultiCAN Features** - CAN functionality conforming to CAN specification V2.0 B active for each CAN node (compliant to ISO 11898) - Independent CAN nodes - Set of independent message objects (shared by the CAN nodes) - Dedicated control registers for each CAN node - Data transfer rate up to 1 Mbit/s, individually programmable for each node - Flexible and powerful message transfer control and error handling capabilities - Full-CAN functionality for message objects: - Can be assigned to one of the CAN nodes - Configurable as transmit or receive objects, or as message buffer FIFO - Handle 11-bit or 29-bit identifiers with programmable acceptance mask for filtering - Remote Monitoring Mode, and frame counter for monitoring - · Automatic Gateway Mode support - 16 individually programmable interrupt nodes - Analyzer mode for CAN bus monitoring ### 3.15 System Timer The System Timer consists of a programmable prescaler and two concatenated timers (10 bits and 6 bits). Both timers can generate interrupt requests. The clock source can be selected and the timers can also run during power reduction modes. Therefore, the System Timer enables the software to maintain the current time for scheduling functions or for the implementation of a clock. ### 3.16 Watchdog Timer The Watchdog Timer is one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time. The Watchdog Timer is always enabled after an application reset of the chip. It can be disabled and enabled at any time by executing the instructions DISWDT and ENWDT respectively. The software has to service the Watchdog Timer before it overflows. If this is not the case because of a hardware or software failure, the Watchdog Timer overflows, generating a prewarning interrupt and then a reset request. The Watchdog Timer is a 16-bit timer clocked with the system clock divided by 16,384 or 256. The Watchdog Timer register is set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the Watchdog Timer is reloaded and the prescaler is cleared. Time intervals between 3.2 μs and 13.4 s can be monitored (@ 80 MHz). The default Watchdog Timer interval after power-up is 6.5 ms (@ 10 MHz). #### **Electrical Parameters** - 2) This parameter includes the sample time (also the additional sample time specified by STC), the time to determine the digital result and the time to load the result register with the conversion result. Values for the basic clock t<sub>ADCI</sub> depend on programming. - 3) The broken wire detection delay against V<sub>AGND</sub> is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 500 µs. Result below 10% (66<sub>H</sub>). - 4) The broken wire detection delay against V<sub>AREF</sub> is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 10 μs. This function is influenced by leakage current, in particular at high temperature. Result above 80% (332μ). - V<sub>AIN</sub> may exceed V<sub>AGND</sub> or V<sub>AREF</sub> up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively. Table 21 ADC Parameters for Upper Voltage Range | Parameter | Symbol | | Values | 5 | Unit | Note / | | |---------------------------------------------------------|-----------------------------------|------|--------|------|------|-------------------------------------|--| | | | Min. | Тур. | Max. | | Test Condition | | | Input resistance of the selected analog channel | R <sub>AIN</sub> CC | - | 0.9 | 1.5 | kΩ | not subject to production test | | | Input resistance of the reference input | R <sub>AREF</sub><br>CC | - | 0.5 | 1 | kΩ | not subject to production test | | | Differential Non-Linearity<br>Error <sup>2)3)4)5)</sup> | $ EA_{DNL} $ | _ | 1.5 | 3.0 | LSB | not subject to production test | | | Gain Error <sup>2)3)4)5)</sup> | $\frac{ \mathit{EA}_{GAIN} }{CC}$ | _ | 0.5 | 3.5 | LSB | not subject to production test | | | Integral Non-Linearity 2)3)4)5) | $ EA_{INL} $ | _ | 1.5 | 3.0 | LSB | not subject to production test | | | Offset Error <sup>2)3)4)5)</sup> | $ EA_{OFF} $ | _ | 1.0 | 4.0 | LSB | not subject to production test | | | Total Unadjusted Error 3)4) | TUE <br>CC | _ | 2.5 | 4 | LSB | 6) | | | Analog clock frequency | $f_{ADCI}SR$ | 2 | - | 20 | MHz | Std. reference input ( $V_{AREF}$ ) | | | | | 2 | - | 17.5 | MHz | Alt. reference input (CH0) | | | Wakeup time from analog powerdown, fast mode | t <sub>WAF</sub> CC | _ | - | 7 | μS | | | | Wakeup time from analog powerdown, slow mode | t <sub>WAS</sub> CC | _ | - | 11.5 | μS | | | #### **Electrical Parameters** Table 22 ADC Parameters for Lower Voltage Range (cont'd) | Parameter | Symbol | | Values | | Unit | Note /<br>Test Condition | |----------------------------------------------|---------------------|------|--------|------|------|--------------------------| | | | Min. | Тур. | Max. | | | | Wakeup time from analog powerdown, fast mode | t <sub>WAF</sub> CC | _ | - | 8.5 | μS | | | Wakeup time from analog powerdown, slow mode | t <sub>WAS</sub> CC | _ | - | 15 | μS | | - These parameter values cover the complete operating range. Under relaxed operating conditions (room temperature, nominal supply voltage) the typical values can be used for calculation. - 2) The sum of DNL/INL/GAIN/OFF errors does not exceed the related TUE total unadjusted error. - 3) If a reduced analog reference voltage between 1 V and $V_{\rm DDPA}$ / 2 is used, there is an additional decrease of the ADC speed and accuracy. - 4) If the analog reference voltage is below V<sub>DDPA</sub> but still in the range of V<sub>DDPA</sub> / 2 and V<sub>DDPA</sub>, the ADC errors increase. Reducing the reference voltage by a factor k (k < 1) increases TUE, DNL, INL, Gain and Offset errors by a factor 1/k.</p> - 5) If the analog reference voltage is above $V_{\text{DDPA}}$ , the ADC errors increase. - 6) TUE is based on 12-bit conversions. TUE is tested at $V_{\rm AREF}$ = $V_{\rm DDPA}$ = 3.3 V, $V_{\rm AGND}$ = 0 V. It is verified by design for all other voltages within the defined voltage range. The specified TUE is valid only if the absolute sum of input overload currents on analog port pins (see $I_{\rm OV}$ specification) does not exceed 10 mA, and if $V_{\rm AREF}$ and $V_{\rm AGND}$ remain stable during the measurement time. Figure 13 Equivalent Circuitry for Analog Inputs #### **Electrical Parameters** ### 4.6.2 Definition of Internal Timing The internal operation of the XC228xl is controlled by the internal system clock $f_{\rm SYS}$ . Because the system clock signal $f_{\rm SYS}$ can be generated from a number of internal and external sources using different mechanisms, the duration of the system clock periods (TCSs) and their variation (as well as the derived external timing) depend on the mechanism used to generate $f_{\rm SYS}$ . This must be considered when calculating the timing for the XC228xI. Figure 16 Generation Mechanisms for the System Clock Note: The example of PLL operation shown in **Figure 16** uses a PLL factor of 1:4; the example of prescaler operation uses a divider factor of 2:1. The specification of the external timing (AC Characteristics) depends on the period of the system clock (TCS). #### **Electrical Parameters** ### 4.6.4 Pad Properties The output pad drivers of the XC228xl can operate in several user-selectable modes. Strong driver mode allows controlling external components requiring higher currents such as power bridges or LEDs. Reducing the driving power of an output pad reduces electromagnetic emissions (EME). In strong driver mode, selecting a slower edge reduces EME. The dynamic behavior, i.e. the rise time and fall time, depends on the applied external capacitance that must be charged and discharged. Timing values are given for a capacitance of 20 pF, unless otherwise noted. In general, the performance of a pad driver depends on the available supply voltage $V_{\rm DDP}$ . Therefore the following tables list the pad parameters for the upper voltage range and the lower voltage range, respectively. Note: These parameters are not subject to production test but verified by design and/or characterization. Note: Operating Conditions apply. #### **Electrical Parameters** ### 4.6.6 Synchronous Serial Interface Timing The following parameters are applicable for a USIC channel operated in SSC mode. Note: These parameters are not subject to production test but verified by design and/or characterization. Note: Operating Conditions apply; $C_1 = 20 \text{ pF}$ . Table 37 USIC SSC Master Mode Timing for Upper Voltage Range | Parameter | Symbol | | Values | i | Unit | Note / | |-------------------------------------------------------------------|-------------------|-------------------------------------------|--------|------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Slave select output SELO active to first SCLKOUT transmit edge | t <sub>1</sub> CC | <i>t</i> <sub>SYS</sub> - 8 <sup>1)</sup> | - | - | ns | | | Slave select output SELO inactive after last SCLKOUT receive edge | t <sub>2</sub> CC | <i>t</i> <sub>SYS</sub> - 6 1) | - | - | ns | | | Data output DOUT valid time | t <sub>3</sub> CC | -6 | - | 9 | ns | | | Receive data input setup time to SCLKOUT receive edge | t <sub>4</sub> SR | 31 | _ | - | ns | | | Data input DX0 hold time from SCLKOUT receive edge | t <sub>5</sub> SR | -4 | - | - | ns | | <sup>1)</sup> $t_{SYS} = 1 / f_{SYS}$ Table 38 USIC SSC Master Mode Timing for Lower Voltage Range | Parameter | Symbol | | Values | | Unit | Note / | |-------------------------------------------------------------------|-------------------|--------------------------------------------|--------|------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Slave select output SELO active to first SCLKOUT transmit edge | t <sub>1</sub> CC | <i>t</i> <sub>SYS</sub> - 10 <sup>1)</sup> | _ | _ | ns | | | Slave select output SELO inactive after last SCLKOUT receive edge | t <sub>2</sub> CC | <i>t</i> <sub>SYS</sub> - 9 <sup>1)</sup> | _ | _ | ns | | | Data output DOUT valid time | t <sub>3</sub> CC | -7 | _ | 11 | ns | | #### **Electrical Parameters** Table 38 USIC SSC Master Mode Timing for Lower Voltage Range (cont'd) | | | | | _ | • , , | | |-------------------------------------------------------|-------------------|--------|------|------|-------|----------------| | Parameter | Symbol | Values | | | Unit | Note / | | | | Min. | Тур. | Max. | | Test Condition | | Receive data input setup time to SCLKOUT receive edge | t <sub>4</sub> SR | 40 | - | - | ns | | | Data input DX0 hold time from SCLKOUT receive edge | t <sub>5</sub> SR | -5 | - | - | ns | | <sup>1)</sup> $t_{SYS} = 1 / f_{SYS}$ Table 39 USIC SSC Slave Mode Timing for Upper Voltage Range | Parameter | Symbol | | Values | i | Unit | Note / | |-----------------------------------------------------------------------------|---------------------------|------|--------|------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Select input DX2 setup to first clock input DX1 transmit edge <sup>1)</sup> | t <sub>10</sub> SR | 7 | _ | - | ns | | | Select input DX2 hold after last clock input DX1 receive edge <sup>1)</sup> | <i>t</i> <sub>11</sub> SR | 7 | - | - | ns | | | Receive data input setup time to shift clock receive edge <sup>1)</sup> | <i>t</i> <sub>12</sub> SR | 7 | _ | - | ns | | | Data input DX0 hold time from clock input DX1 receive edge <sup>1)</sup> | <i>t</i> <sub>13</sub> SR | 5 | - | - | ns | | | Data output DOUT valid time | t <sub>14</sub> CC | 7 | _ | 33 | ns | | <sup>1)</sup> These input timings are valid for asynchronous input signal handling of slave select input, shift clock input, and receive data input (bits DXnCR.DSEN = 0). #### **Electrical Parameters** Table 43 DAP Interface Timing for Lower Voltage Range | Parameter | Symbol | Values | | | Unit | Note / | |------------------------------------------------|--------------------|------------------|------|------|------|------------------------| | | | Min. | Тур. | Max. | | Test Condition | | DAP0 clock period | t <sub>11</sub> SR | 25 <sup>1)</sup> | _ | _ | ns | | | DAP0 high time | t <sub>12</sub> SR | 8 | _ | _ | ns | | | DAP0 low time | t <sub>13</sub> SR | 8 | _ | _ | ns | | | DAP0 clock rise time | t <sub>14</sub> SR | - | _ | 4 | ns | | | DAP0 clock fall time | t <sub>15</sub> SR | - | _ | 4 | ns | | | DAP1 setup to DAP0 rising edge | t <sub>16</sub> SR | 6 | _ | _ | ns | pad_type= stan<br>dard | | DAP1 hold after DAP0 rising edge | t <sub>17</sub> SR | 6 | - | _ | ns | pad_type= stan<br>dard | | DAP1 valid per DAP0 clock period <sup>2)</sup> | t <sub>19</sub> CC | 12 | 17 | - | ns | pad_type= stan<br>dard | <sup>1)</sup> The debug interface cannot operate faster than the overall system, therefore $t_{11} \ge t_{SYS}$ . <sup>2)</sup> The Host has to find a suitable sampling point by analyzing the sync telegram response. Figure 25 Test Clock Timing (DAP0) Package and Reliability ### 5 Package and Reliability The XC2000 Family devices use the package type PG-LQFP (Plastic Green - Low Profile Quad Flat Package). The following specifications must be regarded to ensure proper integration of the XC228xl in its target environment. ### 5.1 Packaging These parameters specify the packaging rather than the silicon. Table 46 Package Parameters (PG-LQFP-144-16) | Parameter | Symbol | Limit ' | Values | Unit | Notes | |----------------------------------------|---------------------|---------|----------------|------|----------------------------------------| | | | Min. | Max. | | | | Exposed Pad Dimension | $Ex \times Ey$ | _ | $7.5\times7.5$ | mm | _ | | Thermal resistance<br>Junction-Ambient | $R_{\Theta \sf JA}$ | _ | 21 | K/W | 4-layer,<br>pad soldered <sup>1)</sup> | Device mounted on a 4-layer JEDEC board (according to JESD 51-7) with thermal vias; exposed pad soldered to the board. Note: To improve the EMC behavior, it is recommended to connect the exposed pad to the board ground, independent of the thermal requirements. Board layout examples are given in an application note. ### **Usage in High-Performance Applications** The XC228xI can deliver a high performance to the system. In some cases additional measures are required to remove the heat from the device. This may be necessary if the XC228xI is supplied with $V_{\rm DDP}$ = 5 V and is operated at a high system frequency in a hot environment. Applications with $V_{\rm DDP}$ = 3.3 V usually require no extra measures. ### **Package Compatibility Considerations** The XC228xl is a member of the XC2000 Family of microcontrollers. It is also compatible to a certain extent with members of similar families or subfamilies. Each package is optimized for the device it houses. Therefore, there may be slight differences between packages of the same pin-count but for different device types. In particular, the size of the Exposed Pad (if present) may vary. If different device types are considered or planned for an application, it must be ensured that the board layout fits all packages under consideration. Using this device without the exposed pad soldered or on boards without thermal vias is not recommended.