

#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Not For New Designs                                                        |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | Н8/300Н                                                                    |
| Core Size                  | 16-Bit                                                                     |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SCI                                                      |
| Peripherals                | PWM, WDT                                                                   |
| Number of I/O              | 59                                                                         |
| Program Memory Size        | 96KB (96K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 4K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                  |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -20°C ~ 75°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 80-BQFP                                                                    |
| Supplier Device Package    | 80-QFP (14x14)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/df36049hv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Section 2 CPU

## 2.5 Addressing Modes and Effective Address Calculation

### 2.5.1 Addressing Modes

The H8/300H CPU supports the eight addressing modes listed in table 2.10. Each instruction uses a subset of these addressing modes. Addressing modes that can be used differ depending on the instruction. For details, refer to appendix A.4, Combinations of Instructions and Addressing Modes.

Arithmetic and logic instructions can use the register direct and immediate modes. Data transfer instructions can use all addressing modes except program-counter relative and memory indirect. Bit-manipulation instructions use register direct, register indirect, or the absolute addressing mode (@aa:8) to specify an operand, and register direct (BSET, BCLR, BNOT, and BTST instructions) or immediate (3-bit) addressing mode to specify a bit number in the operand.

| No. | Addressing Mode                                                               | Symbol                  |
|-----|-------------------------------------------------------------------------------|-------------------------|
| 1   | Register direct                                                               | Rn                      |
| 2   | Register indirect                                                             | @ERn                    |
| 3   | Register indirect with displacement                                           | @(d:16,ERn)/@(d:24,ERn) |
| 4   | Register indirect with post-increment<br>Register indirect with pre-decrement | @ERn+<br>@-ERn          |
| 5   | Absolute address                                                              | @aa:8/@aa:16/@aa:24     |
| 6   | Immediate                                                                     | #xx:8/#xx:16/#xx:32     |
| 7   | Program-counter relative                                                      | @(d:8,PC)/@(d:16,PC)    |
| 8   | Memory indirect                                                               | @@aa:8                  |

### Table 2.10 Addressing Modes

### **Register Direct**—**Rn**

The register field of the instruction specifies an 8-, 16-, or 32-bit general register containing the operand. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers.

### Register Indirect—@ERn

The register field of the instruction code specifies an address register (ERn), the lower 24 bits of which contain the address of the operand on memory.

| Relative Module | Exception Sources                                                         | Vector<br>Number | Vector Address          | Priority |
|-----------------|---------------------------------------------------------------------------|------------------|-------------------------|----------|
|                 | Reserved for system use                                                   | 33               | H'000084 to<br>H'000087 | High     |
| SCI3_3          | Receive data full<br>Transmit data empty<br>Transmit end<br>Receive error | 34               | H'000088 to<br>H'00008B | Low      |

Note: \* A low-voltage detection interrupt is enabled only in the product with an on-chip poweron reset and low-voltage detection circuit.

## **3.2** Register Descriptions

Interrupts are controlled by the following registers.

- Interrupt edge select register 1 (IEGR1)
- Interrupt edge select register 2 (IEGR2)
- Interrupt enable register 1 (IENR1)
- Interrupt enable register 2 (IENR2)
- Interrupt flag register 1 (IRR1)
- Interrupt flag register 2 (IRR2)
- Wakeup interrupt flag register (IWPR)



### 3.2.4 Interrupt Enable Register 2 (IENR2)

| Bit Name | Initial<br>Value | R/W                                                                                                                                                                                                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _        | 0                | _                                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| —        | 0                |                                                                                                                                                                                                                                                     | These bits are always read as 0.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IENTB1   | 0                | R/W                                                                                                                                                                                                                                                 | Timer B1 Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |                  |                                                                                                                                                                                                                                                     | When this bit is set to 1, timer B1 overflow interrupt requests are enabled.                                                                                                                                                                                                                                                                                                                                                                                                |
| _        | 1                | _                                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          | 1                | —                                                                                                                                                                                                                                                   | These bits are always read as 1.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| —        | 1                | —                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| —        | 1                | —                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| —        | 1                |                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          | Bit Name         | Initial           Bit Name         Value           —         0           —         0           IENTB1         0           —         1           —         1           —         1           —         1           —         1           —         1 | Initial         Initial           Bit Name         Value         R/W           —         0         —           —         0         —           IENTB1         0         R/W           —         1         —           —         1         —           —         1         —           —         1         —           —         1         —           —         1         —           —         1         —           —         1         —           —         1         — |

IENR2 enables, timer B1 overflow interrupts.

When disabling interrupts by clearing bits in an interrupt enable register, or when clearing bits in an interrupt flag register, always do so while interrupts are masked (I = 1). If the above clear operations are performed while I = 0, and as a result a conflict arises between the clear instruction and an interrupt request, exception handling for the interrupt will be executed after the clear instruction has been executed.

### 3.2.5 Interrupt Flag Register 1 (IRR1)

IRR1 is a status flag register for direct transition interrupts, RTC interrupts, and  $\overline{IRQ3}$  to  $\overline{IRQ0}$  interrupt requests.

|          | Initial           |                           |                                                                                                   |
|----------|-------------------|---------------------------|---------------------------------------------------------------------------------------------------|
| Bit Name | Value             | R/W                       | Description                                                                                       |
| IRRDT    | 0                 | R/W                       | Direct Transfer Interrupt Request Flag                                                            |
|          |                   |                           | [Setting condition]                                                                               |
|          |                   |                           | When a direct transfer is made by executing a SLEEP instruction while DTON in SYSCR2 is set to 1. |
|          |                   |                           | [Clearing condition]                                                                              |
|          |                   |                           | When IRRDT is cleared by writing 0                                                                |
|          | Bit Name<br>IRRDT | Initial<br>Bit Name Value | Initial<br>Bit Name Value R/W<br>IRRDT 0 R/W                                                      |

Figure 3.3 shows a typical interrupt sequence where the program area is in the on-chip ROM and the stack area is in the on-chip RAM.



Figure 3.2 Stack Status after Exception Handling



### 3.4.4 Interrupt Response Time

Table 3.2 shows the number of wait states after an interrupt request flag is set until the first instruction of the interrupt handling-routine is executed.

### Table 3.2 Interrupt Wait States

| Item                                                               | States          | Total    |
|--------------------------------------------------------------------|-----------------|----------|
| Interrupt priority determination                                   | 2* <sup>1</sup> | 19 to 41 |
| Waiting time for completion of executing instruction* <sup>2</sup> | 1 to 23         |          |
| Saving of PC and CCR to stack                                      | 4               |          |
| Vector fetch                                                       | 4               |          |
| Instruction fetch                                                  | 4               |          |
| Internal processing                                                | 4               |          |

Notes: 1. In case of internal interrupts, the number of states is 1.

2. Not including EEPMOV instruction.



| Function             |                         | Active Mode | Sleep Mode  | Subactive<br>Mode                                                                           | Subsleep<br>Mode                                                                                                        | Standby<br>Mode                                                                            |  |  |
|----------------------|-------------------------|-------------|-------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|
| System clo           | ck oscillator           | Functioning | Functioning | Halted                                                                                      | Halted                                                                                                                  | Halted                                                                                     |  |  |
| Subclock of          | scillator               | Functioning | Functioning | Functioning                                                                                 | Functioning                                                                                                             | Functioning                                                                                |  |  |
| CPU                  | Instructions            | Functioning | Halted      | Functioning                                                                                 | Halted                                                                                                                  | Halted                                                                                     |  |  |
| operations           | Registers               | Functioning | Retained    | Functioning                                                                                 | Retained                                                                                                                | Retained                                                                                   |  |  |
| RAM                  |                         | Functioning | Retained    | Functioning                                                                                 | Retained                                                                                                                | Retained                                                                                   |  |  |
| IO ports             |                         | Functioning | Retained    | Functioning                                                                                 | Retained                                                                                                                | Register<br>contents are<br>retained, but<br>output is the<br>high-<br>impedance<br>state. |  |  |
| External interrupts  | IRQ3 to IRQ0            | Functioning | Functioning | Functioning                                                                                 | Functioning                                                                                                             | Functioning                                                                                |  |  |
|                      | WKP5 to<br>WKP0         | Functioning | Functioning | Functioning                                                                                 | Functioning                                                                                                             | Functioning                                                                                |  |  |
| Peripheral functions | RTC                     | Functioning | Functioning | Functioning if the timekeeping time-base function is selected, and retained if not selected |                                                                                                                         |                                                                                            |  |  |
|                      | Timer V                 | Functioning | Functioning | Reset                                                                                       | Reset                                                                                                                   | Reset                                                                                      |  |  |
|                      | Watchdog<br>timer       | Functioning | Functioning | Retained (func<br>selected as a c                                                           | tioning if the inter<br>count clock*)                                                                                   | rnal oscillator is                                                                         |  |  |
|                      | SCI3, SCI3_2,<br>SCI3_3 | Functioning | Functioning | Reset                                                                                       | Reset                                                                                                                   | Reset                                                                                      |  |  |
|                      | IIC2                    | Functioning | Functioning | Retained*                                                                                   | Retained                                                                                                                | Retained                                                                                   |  |  |
|                      | Timer B1                | Functioning | Functioning | Retained*                                                                                   | Retained                                                                                                                | Retained                                                                                   |  |  |
|                      | Timer Z                 | Functioning | Functioning | Retained*                                                                                   | Retained                                                                                                                | Retained                                                                                   |  |  |
|                      | Timer W                 | Functioning | Functioning | Retained (the or<br>incremented by<br>the internal clo<br>as a count cloo                   | Retained (the counter is<br>incremented by a subclock if<br>the internal clock $\phi$ is selected<br>as a count clock*) |                                                                                            |  |  |
|                      | A/D converter           | Functioning | Functioning | Reset                                                                                       | Reset                                                                                                                   | Reset                                                                                      |  |  |
|                      |                         |             |             |                                                                                             |                                                                                                                         |                                                                                            |  |  |

## Table 6.3 Internal State in Each Operating Mode

Note: \* Registers can be read or written in subactive mode.



| • P30 pin     |       |                |  |
|---------------|-------|----------------|--|
| Register      | PCR3  |                |  |
| Bit Name      | PCR30 | Pin Function   |  |
| Setting Value | 0     | P30 input pin  |  |
|               | 1     | P30 output pin |  |
|               |       |                |  |

## 9.4 Port 5

Port 5 is a general I/O port also functioning as an I<sup>2</sup>C bus interface I/O pin, an A/D trigger input pin, and a wakeup interrupt input pin. Each pin of the port 5 is shown in figure 9.4. The register setting of the I<sup>2</sup>C bus interface has priority for functions of the pins P57/SCL and P56/SDA. Since the output buffer for pins P56 and P57 has the NMOS push-pull structure, it differs from an output buffer with the CMOS structure in the high-level output characteristics (see section 23, Electrical Characteristics).



### Figure 9.4 Port 5 Pin Configuration

Port 5 has the following registers.

- Port mode register 5 (PMR5)
- Port control register 5 (PCR5)
- Port data register 5 (PDR5)
- Port pull-up control register 5 (PUCR5)



# Section 10 Realtime Clock (RTC)

The realtime clock (RTC) is a timer used to count time ranging from a second to a week. Figure 10.1 shows the block diagram of the RTC.

## 10.1 Features

- Counts seconds, minutes, hours, and day-of-week
- Start/stop function
- Reset function
- Readable/writable counter of seconds, minutes, hours, and day-of-week with BCD codes
- Periodic (seconds, minutes, hours, days, and weeks) interrupts
- 8-bit free running counter
- Selection of clock source



### Figure 10.1 Block Diagram of RTC



Figure 12.1 Block Diagram of Timer V



### 17.3.3 Transmit Shift Register (TSR)

TSR is a shift register that transmits serial data. To perform serial data transmission, the SCI3 first transfers transmit data from TDR to TSR automatically, then sends the data that starts from the LSB to the TXD pin. TSR cannot be directly accessed by the CPU.

### 17.3.4 Transmit Data Register (TDR)

TDR is an 8-bit register that stores data for transmission. When the SCI3 detects that TSR is empty, it transfers the transmit data written in TDR to TSR and starts transmission. The doublebuffered structure of TDR and TSR enables continuous serial transmission. If the next transmit data has already been written to TDR during transmission of one-frame data, the SCI3 transfers the written data to TSR to continue transmission. To achieve reliable serial transmission, write transmit data to TDR only once after confirming that the TDRE bit in SSR is set to 1. TDR is initialized to H'FF.

### 17.3.5 Serial Mode Register (SMR)

| Bit | Bit Name | Initial<br>Value | R/W | Description                                                                                                                          |
|-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------|
| 7   | COM      | 0                | R/W | Communication Mode                                                                                                                   |
|     |          |                  |     | 0: Asynchronous mode                                                                                                                 |
|     |          |                  |     | 1: Clocked synchronous mode                                                                                                          |
| 6   | CHR      | 0                | R/W | Character Length (enabled only in asynchronous mode)                                                                                 |
|     |          |                  |     | 0: Selects 8 bits as the data length.                                                                                                |
|     |          |                  |     | 1: Selects 7 bits as the data length.                                                                                                |
| 5   | PE       | 0                | R/W | Parity Enable (enabled only in asynchronous mode)                                                                                    |
|     |          |                  |     | When this bit is set to 1, the parity bit is added to transmit data before transmission, and the parity bit is checked in reception. |
| 4   | PM       | 0                | R/W | Parity Mode (enabled only when the PE bit is 1 in asynchronous mode)                                                                 |
|     |          |                  |     | 0: Selects even parity.                                                                                                              |
| _   |          |                  |     | 1: Selects odd parity.                                                                                                               |

SMR is used to set the SCI3's serial transfer format and select the baud rate generator clock source.

| Bit | Bit Name | Initial<br>Value | R/W | Description                                                                                                                             |
|-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|
| 1   | MPBR     | 0                | R   | Multiprocessor Bit Receive                                                                                                              |
|     |          |                  |     | MPBR stores the multiprocessor bit in the receive<br>character data. When the RE bit in SCR3 is cleared to<br>0, its state is retained. |
| 0   | MPBT     | 0                | R/W | Multiprocessor Bit Transfer                                                                                                             |
|     |          |                  |     | MPBT stores the multiprocessor bit to be added to the transmit character data.                                                          |

### 17.3.8 Bit Rate Register (BRR)

BRR is an 8-bit register that adjusts the bit rate. The initial value of BRR is H'FF. Table 17.3 shows the relationship between the N setting in BRR and the n setting in bits CKS1 and CKS0 of SMR in asynchronous mode. Table 17.4 shows the maximum bit rate for each frequency in asynchronous mode. The values shown in both tables 17.3 and 17.4 are values in active (high-speed) mode. Table 17.5 shows the relationship between the N setting in BRR and the n setting in bits CKS1 and CKS0 of SMR in clocked synchronous mode. The values shown in table 17.5 are values in active (high-speed) mode. The N setting in BRR and error for other operating frequencies and bit rates can be obtained by the following formulas:

### [Asynchronous Mode]

$$N=\frac{\varphi}{64\times 2^{2n-1}\times B}\times 10^6-1$$

Error (%) = 
$$\left\{ \frac{\phi \times 10^6}{(N+1) \times B \times 64 \times 2^{2n-1}} - 1 \right\} \times 100$$

### [Clocked Synchronous Mode]

$$N = \frac{\Phi}{8 \times 2^{2n-1} \times B} \times 10^6 - 1$$

RENESAS

[Legend]

B: Bit rate (bit/s)

- N: BRR setting for baud rate generator ( $0 \le N \le 255$ )
- φ: Operating frequency (MHz)
- n: CSK1 and CSK0 settings in SMR ( $0 \le n \le 3$ )

|                     |   | 12.88 | 8            |   | 14  |              |   | 14.745 | 56           |   | 16  |              |
|---------------------|---|-------|--------------|---|-----|--------------|---|--------|--------------|---|-----|--------------|
| Bit Rate<br>(bit/s) | n | N     | Error<br>(%) | n | N   | Error<br>(%) | n | N      | Error<br>(%) | n | N   | Error<br>(%) |
| 110                 | 2 | 217   | 0.08         | 2 | 248 | -0.17        | 3 | 64     | 0.70         | 3 | 70  | 0.03         |
| 150                 | 2 | 159   | 0.00         | 2 | 181 | 0.16         | 2 | 191    | 0.00         | 2 | 207 | 0.16         |
| 300                 | 2 | 79    | 0.00         | 2 | 90  | 0.16         | 2 | 95     | 0.00         | 2 | 103 | 0.16         |
| 600                 | 1 | 159   | 0.00         | 1 | 181 | 0.16         | 1 | 191    | 0.00         | 1 | 207 | 0.16         |
| 1200                | 1 | 79    | 0.00         | 1 | 90  | 0.16         | 1 | 95     | 0.00         | 1 | 103 | 0.16         |
| 2400                | 0 | 159   | 0.00         | 0 | 181 | 0.16         | 0 | 191    | 0.00         | 0 | 207 | 0.16         |
| 4800                | 0 | 79    | 0.00         | 0 | 90  | 0.16         | 0 | 95     | 0.00         | 0 | 103 | 0.16         |
| 9600                | 0 | 39    | 0.00         | 0 | 45  | -0.93        | 0 | 47     | 0.00         | 0 | 51  | 0.16         |
| 19200               | 0 | 19    | 0.00         | 0 | 22  | -0.93        | 0 | 23     | 0.00         | 0 | 25  | 0.16         |
| 31250               | 0 | 11    | 2.40         | 0 | 13  | 0.00         | 0 | 14     | -1.70        | 0 | 15  | 0.00         |
| 38400               | 0 | 9     | 0.00         |   | _   | —            | 0 | 11     | 0.00         | 0 | 12  | 0.16         |

 Table 17.3
 Examples of BRR Settings for Various Bit Rates (Asynchronous Mode) (3)

Operating Frequency & (MHz)

### 17.5.3 Serial Data Transmission

Figure 17.10 shows an example of SCI3 operation for transmission in clocked synchronous mode. In serial transmission, the SCI3 operates as described below.

- 1. The SCI3 monitors the TDRE flag in SSR, and if the flag is 0, the SCI3 recognizes that data has been written to TDR, and transfers the data from TDR to TSR.
- 2. The SCI3 sets the TDRE flag to 1 and starts transmission. If the TIE bit in SCR3 is set to 1 at this time, a transmit data empty interrupt (TXI) is generated.
- 3. 8-bit data is sent from the TxD pin synchronized with the output clock when output clock mode has been specified, and synchronized with the input clock when use of an external clock has been specified. Serial data is transmitted sequentially from the LSB (bit 0), from the TxD pin.
- 4. The SCI3 checks the TDRE flag at the timing for sending the MSB (bit 7).
- 5. If the TDRE flag is cleared to 0, data is transferred from TDR to TSR, and serial transmission of the next frame is started.
- 6. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, and the TDRE flag maintains the output state of the last bit. If the TEIE bit in SCR3 is set to 1 at this time, a TEI interrupt request is generated.
- 7. The SCK3 pin is fixed high at the end of transmission.

Figure 17.11 shows a sample flow chart for serial data transmission. Even if the TDRE flag is cleared to 0, transmission will not start while a receive error flag (OER, FER, or PER) is set to 1. Make sure that the receive error flags are cleared to 0 before starting transmission.



Figure 17.10 Example of SCI3 Transmission in Clocked Synchronous Mode



Figure 18.1 Block Diagram of I<sup>2</sup>C Bus Interface 2



Supplementary explanation: When one byte is received, steps [2] to [6] are skipped after step [1], before jumping to step [7]. The step [8] is dummy-read in ICDRR.

### Figure 18.18 Sample Flowchart for Master Receive Mode





If the power supply voltage (Vcc) falls below Vreset1 (typ. = 2.3 V) voltage, the LVDR function is performed.



Figure 20.4 Operational Timing of LVDI Circuit

### Procedures for Clearing Settings when Using LVDR and LVDI:

To operate or release the low-voltage detection circuit normally, follow the procedure described below. Figure 20.5 shows the timing for the operation and release of the low-voltage detection circuit.

- 1. To operate the low-voltage detection circuit, set the LVDE bit in LVDCR to 1.
- 2. Wait for 50  $\mu$ s (t<sub>LVDON</sub>) until the reference voltage and the low-voltage-detection power supply have stabilized by a software timer, etc. Then, clear the LVDDF and LVDUF bits in LVDSR to 0 and set the LVDRE, LVDDE, and LVDUE bits in LVDCR to 1, as required.
- 3. To release the low-voltage detection circuit, start by clearing all of the LVDRE, LVDDE, and LVDUE bits to 0. Then clear the LVDE bit to 0. The LVDE bit must not be cleared to 0 at the same timing as the LVDRE, LVDDE, and LVDUE bits because incorrect operation may occur.









Figure 23.4 I<sup>2</sup>C Bus Interface Input/Output Timing



Figure 23.5 SCK3 Input Clock Timing

### Appendix

|             |                   | Instruction<br>Fetch | Branch<br>Addr. Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation |
|-------------|-------------------|----------------------|----------------------|--------------------|---------------------|---------------------|-----------------------|
| Instruction | Mnemonic          | I                    | J                    | к                  | L                   | М                   | N                     |
| BTST        | BTST #xx:3, Rd    | 1                    |                      |                    |                     |                     |                       |
|             | BTST #xx:3, @ERd  | 2                    |                      |                    | 1                   |                     |                       |
|             | BTST #xx:3, @aa:8 | 2                    |                      |                    | 1                   |                     |                       |
|             | BTST Rn, Rd       | 1                    |                      |                    |                     |                     |                       |
|             | BTST Rn, @ERd     | 2                    |                      |                    | 1                   |                     |                       |
|             | BTST Rn, @aa:8    | 2                    |                      |                    | 1                   |                     |                       |
| BXOR        | BXOR #xx:3, Rd    | 1                    |                      |                    |                     |                     |                       |
|             | BXOR #xx:3, @ERd  | 2                    |                      |                    | 1                   |                     |                       |
|             | BXOR #xx:3, @aa:8 | 2                    |                      |                    | 1                   |                     |                       |
| CMP         | CMP.B #xx:8, Rd   | 1                    |                      |                    |                     |                     |                       |
|             | CMP.B Rs, Rd      | 1                    |                      |                    |                     |                     |                       |
|             | CMP.W #xx:16, Rd  | 2                    |                      |                    |                     |                     |                       |
|             | CMP.W Rs, Rd      | 1                    |                      |                    |                     |                     |                       |
|             | CMP.L #xx:32, ERd | 3                    |                      |                    |                     |                     |                       |
|             | CMP.L ERs, ERd    | 1                    |                      |                    |                     |                     |                       |
| DAA         | DAA Rd            | 1                    |                      |                    |                     |                     |                       |
| DAS         | DAS Rd            | 1                    |                      |                    |                     |                     |                       |
| DEC         | DEC.B Rd          | 1                    |                      |                    |                     |                     |                       |
|             | DEC.W #1/2, Rd    | 1                    |                      |                    |                     |                     |                       |
|             | DEC.L #1/2, ERd   | 1                    |                      |                    |                     |                     |                       |
| DIVXS       | DIVXS.B Rs, Rd    | 2                    |                      |                    |                     |                     | 12                    |
|             | DIVXS.W Rs, ERd   | 2                    |                      |                    |                     |                     | 20                    |
| DIVXU       | DIVXU.B Rs, Rd    | 1                    |                      |                    |                     |                     | 12                    |
|             | DIVXU.W Rs, ERd   | 1                    |                      |                    |                     |                     | 20                    |
| EEPMOV      | EEPMOV.B          | 2                    |                      |                    | 2n+2*1              |                     |                       |
|             | EEPMOV.W          | 2                    |                      |                    | 2n+2*1              |                     |                       |
| EXTS        | EXTS.W Rd         | 1                    |                      |                    |                     |                     |                       |
|             | EXTS.L ERd        | 1                    |                      |                    |                     |                     |                       |
| EXTU        | EXTU.W Rd         | 1                    |                      |                    |                     |                     |                       |
|             | EXTU.L ERd        | 1                    |                      |                    |                     |                     |                       |







### Figure B.7 Port 2 Block Diagram (P24, P23)