



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | S12Z                                                                   |
| Core Size                  | 16-Bit                                                                 |
| Speed                      | 32MHz                                                                  |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SCI, SPI, UART/USART           |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 34                                                                     |
| Program Memory Size        | 128KB (128K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 512 x 8                                                                |
| RAM Size                   | 1K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 5.5V ~ 18V                                                             |
| Data Converters            | A/D 10x10b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 48-LQFP                                                                |
| Supplier Device Package    | 48-LQFP (7x7)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s912zvl12f0mlf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- No external components required
- Reference divider and multiplier allow large variety of clock rates
- Automatic bandwidth control mode for low-jitter operation
- Automatic frequency lock detector
- Configurable option to spread spectrum for reduced EMC radiation (frequency modulation)
- Reference clock sources:
  - Internal 1 MHz RC oscillator (IRC)
  - External 4-16MHz crystal oscillator/resonator

#### 1.4.3.2 Internal RC Oscillator (IRC)

• 1 MHz internal RC oscillator with +/-1.3% accuracy over rated temperature range

## 1.4.4 Main External Oscillator (XOSCLCP)

- Amplitude controlled Pierce oscillator using 4 MHz to 20 MHz crystal
  - Current gain control on amplitude output
  - Signal with low harmonic distortion
  - Low power
  - Good noise immunity
  - Eliminates need for external current limiting resistor
  - Transconductance sized for optimum start-up margin for typical crystals
  - Oscillator pins shared with GPIO functionality

### 1.4.5 Timer (TIM0 and TIM1)

- two independent timer modules with own 16-bit free-running counter and with 8-bit precision prescaler
  - 6 x 16-bit channels Timer module (TIM0) for input capture or output compare
  - 2 x 16-bit channels Timer module (TIM1) for input capture or output compare

### 1.4.6 Pulse Width Modulation Module (PWM0 and PMW1)

- Up to eight channel x 8-bit or up to four channel x 16-bit pulse width modulator
  - Programmable period and duty cycle per channel
  - Center-aligned or left-aligned outputs
  - Programmable clock select logic with a wide range of frequencies

### 1.4.7 Inter-IC Module (IIC)

- Multi-master operation
- Software programmable for one of 256 different serial clock frequencies

# **1.13 Module device level dependencies**

# 1.13.1 COP Configuration

The COP time-out rate bits CR[2:0] and the WCOP bit in the CPMUCOP register are loaded from the Flash configuration field byte at global address 0xFF\_FE0E during the reset sequence. See Table 1-13 and Table 1-14 for coding.

| NV[2:0] in<br>FOPT Register | CR[2:0] in<br>COPCTL Register |
|-----------------------------|-------------------------------|
| 000                         | 111                           |
| 001                         | 110                           |
| 010                         | 101                           |
| 011                         | 100                           |
| 100                         | 011                           |
| 101                         | 010                           |
| 110                         | 001                           |
| 111                         | 000                           |

Table 1-13. Initial COP Rate Configuration

#### Table 1-14. Initial WCOP Configuration

| NV[3] in<br>FOPT Register | WCOP in<br>COPCTL Register |
|---------------------------|----------------------------|
| 1                         | 0                          |
| 0                         | 1                          |
|                           |                            |

# 1.13.2 BDC Command Restriction

The BDC command READ\_DBGTB returns 0x00 on this device because the DBG module does not feature a trace buffer.

| Address[1:0] | Access Size | Access Size 00 01 10 |             | 11          | Note       |           |
|--------------|-------------|----------------------|-------------|-------------|------------|-----------|
| 00           | 32-bit      | Data[31:24]          | Data[23:16] | Data [15:8] | Data [7:0] |           |
| 01           | 32-bit      | Data[31:24]          | Data[23:16] | Data [15:8] | Data [7:0] | Realigned |
| 10           | 32-bit      | Data[31:24]          | Data[23:16] | Data [15:8] | Data [7:0] | Realigned |
| 11           | 32-bit      | Data[31:24]          | Data[23:16] | Data [15:8] | Data [7:0] | Realigned |
| 00           | 16-bit      | Data [15:8]          | Data [7:0]  |             |            |           |
| 01           | 16-bit      |                      | Data [15:8] | Data [7:0]  |            |           |
| 10           | 16-bit      |                      |             | Data [15:8] | Data [7:0] |           |
| 11           | 16-bit      |                      |             | Data [15:8] | Data [7:0] | Realigned |
| 00           | 8-bit       | Data [7:0]           |             |             |            |           |
| 01           | 8-bit       |                      | Data [7:0]  |             |            |           |
| 10           | 8-bit       |                      |             | Data [7:0]  |            |           |
| 11           | 8-bit       |                      |             |             | Data [7:0] |           |
|              |             |                      | Denotes     |             |            |           |

Table 5-10. Field Location to Byte Access Mapping

#### 5.4.5.2.1 FILL\_MEM and DUMP\_MEM Increments and Alignment

FILL\_MEM and DUMP\_MEM increment the previously accessed address by the previous access size to calculate the address of the current access. On misaligned longword accesses, the address bits [1:0] are forced to zero, therefore the following FILL\_MEM or DUMP\_MEM increment to the first address in the next 4-byte field. This is shown in Table 5-11, the address of the first DUMP\_MEM.32 following READ\_MEM.32 being calculated from 0x004000+4.

When misaligned word accesses are realigned, then the original address (not the realigned address) is incremented for the following FILL\_MEM, DUMP\_MEM command.

Misaligned word accesses can cause the same locations to be read twice as shown in rows 6 and 7. The hardware ensures alignment at an attempted misaligned word access a 4-byte boundary, as shown in row 7. The following word access in row 8 continues from the realigned address of row 7.

| Row | Command     | Address  | Address[1:0] | 00       | 01       | 10       | 11       |
|-----|-------------|----------|--------------|----------|----------|----------|----------|
| 1   | READ_MEM.32 | 0x004003 | 11           | Accessed | Accessed | Accessed | Accessed |
| 2   | DUMP_MEM.32 | 0x004004 | 00           | Accessed | Accessed | Accessed | Accessed |
| 3   | DUMP_MEM.16 | 0x004008 | 00           | Accessed | Accessed |          |          |
| 4   | DUMP_MEM.16 | 0x00400A | 10           |          |          | Accessed | Accessed |
| 5   | DUMP_MEM.08 | 0x00400C | 00           | Accessed |          |          |          |
| 6   | DUMP_MEM.16 | 0x00400D | 01           |          | Accessed | Accessed |          |
| 7   | DUMP_MEM.16 | 0x00400E | 10           |          |          | Accessed | Accessed |
| 8   | DUMP_MEM.16 | 0x004010 | 01           | Accessed | Accessed |          |          |

Table 5-11. Consecutive Accesses With Variable Size

If PLL has locked (LOCK=1)  $f_{VCO} = 2 \times f_{REF} \times (SYNDIV + 1)$ 

#### NOTE

 $f_{VCO}$  must be within the specified VCO frequency lock range. Bus frequency  $f_{bus}$  must not exceed the specified maximum.

The VCOFRQ[1:0] bits are used to configure the VCO gain for optimal stability and lock time. For correct PLL operation the VCOFRQ[1:0] bits have to be selected according to the actual target VCOCLK frequency as shown in Table 9-3. Setting the VCOFRQ[1:0] bits incorrectly can result in a non functional PLL (no locking and/or insufficient stability).

| VCOCLK Frequency Ranges            | VCOFRQ[1:0] |
|------------------------------------|-------------|
| 32MHz <= f <sub>VCO</sub> <= 48MHz | 00          |
| 48MHz < f <sub>VCO</sub> <= 64MHz  | 01          |
| Reserved                           | 10          |
| Reserved                           | 11          |

Table 9-3. VCO Clock Frequency Selection

### 9.3.2.5 S12CPMU\_UHV Reference Divider Register (CPMUREFDIV)

The CPMUREFDIV register provides a finer granularity for the PLL multiplier steps when using the external oscillator as reference.

Module Base + 0x0005





Read: Anytime

Write: If PROT=0 (CPMUPROT register) and PLLSEL=1 (CPMUCLKS register), then write anytime. Else write has no effect.

NOTE

Write to this register clears the LOCK and UPOSC status bits.







CSL\_SEL = 1'b0 (forced by CSL\_BMOD)

Note: Address register names in () are not absolute addresses instead they are a sample offset or sample index

#### Figure 10-32. Command Sequence List Schema in Single Buffer Mode

While the ADC is enabled, one CSL is active (indicated by bit CSL\_SEL) and the corresponding list should not be modified anymore. At the same time the alternative CSL can be modified to prepare the ADC for new conversion sequences in CSL double buffered mode. When the ADC is enabled, the command address registers (ADCCBP, ADCCROFF\_0/2, ADCCIDX) are read only and register ADCCIDX is under control of the ADC.

## 11.4.2.1 Control Register (DACCTL)



<sup>1</sup> Read: Anytime

Write: Anytime

#### Table 11-3. DACCTL Field Description

| Field            | Description                                                                                                                                                                                                                                                                                                               |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>FVR         | <ul> <li>Full Voltage Range — This bit defines the voltage range of the DAC.</li> <li>DAC resistor network operates with the reduced voltage range</li> <li>DAC resistor network operates with the full voltage range</li> <li>Note: For more details see Section 11.5.8, "Analog output voltage calculation".</li> </ul> |
| 6<br>DRIVE       | <ul> <li>Drive Select — This bit selects the output drive capability of the operational amplifier, see electrical Spec. for more details.</li> <li>0 Low output drive for high resistive loads</li> <li>1 High output drive for low resistive loads</li> </ul>                                                            |
| 2:0<br>DACM[2:0] | Mode Select — These bits define the mode of the DAC. A write access with an unsupported mode will be ignored.<br>000 Off<br>001 Operational Amplifier<br>010 Internal DAC only<br>100 Unbuffered DAC<br>101 Unbuffered DAC with Operational Amplifier<br>111 Buffered DAC<br>other Reserved                               |

Scalable Controller Area Network (S12MSCANV2)

### 13.3.2.10 MSCAN Transmitter Message Abort Acknowledge Register (CANTAAK)

The CANTAAK register indicates the successful abort of a queued message, if requested by the appropriate bits in the CANTARQ register.



Figure 13-13. MSCAN Transmitter Message Abort Acknowledge Register (CANTAAK)

<sup>1</sup> Read: Anytime Write: Unimplemented

NOTE

The CANTAAK register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1).

#### Table 13-16. CANTAAK Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2-0<br>ABTAK[2:0] | <ul> <li>Abort Acknowledge — This flag acknowledges that a message was aborted due to a pending abort request from the CPU. After a particular message buffer is flagged empty, this flag can be used by the application software to identify whether the message was aborted successfully or was sent anyway. The ABTAKx flag is cleared whenever the corresponding TXE flag is cleared.</li> <li>0 The message was not aborted.</li> <li>1 The message was aborted.</li> </ul> |

# 13.3.2.11 MSCAN Transmit Buffer Selection Register (CANTBSEL)

The CANTBSEL register allows the selection of the actual transmit message buffer, which then will be accessible in the CANTXFG register space.



Read: Find the lowest ordered bit set to 1, all other bits will be read as 0 Write: Anytime when not in initialization mode

#### MC912ZVL Family Reference Manual, Rev. 2.41

#### Scalable Controller Area Network (S12MSCANV2)



### 13.3.3.2 Data Segment Registers (DSR0-7)

The eight data segment registers, each with bits DB[7:0], contain the data to be transmitted or received. The number of bytes to be transmitted or received is determined by the data length code in the corresponding DLR register.

Module Base + 0x00X4 to Module Base + 0x00XB

|        | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| Reset: | х   | х   | х   | х   | x   | х   | х   | х   |

1



| Table 13-32. | DSR0-DSR7 | <b>Register Field</b> | d Descriptions |
|--------------|-----------|-----------------------|----------------|
|--------------|-----------|-----------------------|----------------|

| Field          | Description   |
|----------------|---------------|
| 7-0<br>DB[7:0] | Data bits 7-0 |

The Prescaler can be calculated as follows depending on logical value of the PTPS[7:0] and PRNT bit: PRNT = 1 : Prescaler = PTPS[7:0] + 1

| PTPS7 | PTPS6 | PTPS5 | PTPS4 | PTPS3 | PTPS2 | PTPS1 | PTPS0 | Prescale<br>Factor |
|-------|-------|-------|-------|-------|-------|-------|-------|--------------------|
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1                  |
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 2                  |
| 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 3                  |
| 0     | 0     | 0     | 0     | 0     | 0     | 1     | 1     | 4                  |
| -     | -     | -     | -     | -     | -     | -     | -     | -                  |
| -     | -     | -     | -     | -     | -     | -     | -     | -                  |
| -     | -     | -     | -     | -     | -     | -     | -     | -                  |
| 0     | 0     | 0     | 1     | 0     | 0     | 1     | 1     | 20                 |
| 0     | 0     | 0     | 1     | 0     | 1     | 0     | 0     | 21                 |
| 0     | 0     | 0     | 1     | 0     | 1     | 0     | 1     | 22                 |
| -     | -     | -     | -     | -     | -     | -     | -     | -                  |
| -     | -     | -     | -     | -     | -     | -     | -     | -                  |
| -     | -     | -     | -     | -     | -     | -     | -     | -                  |
| 1     | 1     | 1     | 1     | 1     | 1     | 0     | 0     | 253                |
| 1     | 1     | 1     | 1     | 1     | 1     | 0     | 1     | 254                |
| 1     | 1     | 1     | 1     | 1     | 1     | 1     | 0     | 255                |
| 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 256                |

 Table 15-17. Precision Timer Prescaler Selection Examples when PRNT = 1

# 15.4 Functional Description

This section provides a complete functional description of the timer TIM16B6CV3 block. Please refer to the detailed timer block diagram in Figure 15-22 as necessary.

## 16.3.2.11 Main Timer Interrupt Flag 2 (TFLG2)

Module Base + 0x000F



Figure 16-17. Main Timer Interrupt Flag 2 (TFLG2)

TFLG2 indicates when interrupt conditions have occurred. To clear a bit in the flag register, write the bit to one while TEN bit of TSCR1.

Read: Anytime

Write: Used in clearing mechanism (set bits cause corresponding bits to be cleared).

Any access to TCNT will clear TFLG2 register if the TFFCA bit in TSCR register is set.

| Table 16-14. TRLG2 Field Descriptions | Table | 16-14. | TRLG2 | Field | Descri | ptions |
|---------------------------------------|-------|--------|-------|-------|--------|--------|
|---------------------------------------|-------|--------|-------|-------|--------|--------|

| Field    | Description                                                                                                                                                                                                     |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TOF | <b>Timer Overflow Flag</b> — Set when 16-bit free-running timer overflows from 0xFFFF to 0x0000. Clearing this bit requires writing a one to bit 7 of TFLG2 register while the TEN bit of TSCR1 is set to one . |

## 17.4.2.6 Center Aligned Outputs

For center aligned output mode selection, set the CAEx bit (CAEx = 1) in the PWMCAE register and the corresponding PWM output will be center aligned.

The 8-bit counter operates as an up/down counter in this mode and is set to up whenever the counter is equal to \$00. The counter compares to two registers, a duty register and a period register as shown in the block diagram in Figure 17-16. When the PWM counter matches the duty register, the output flip-flop changes state, causing the PWM waveform to also change state. A match between the PWM counter and the period register changes the counter direction from an up-count to a down-count. When the PWM counter decrements and matches the duty register again, the output flip-flop changes state causing the PWM output to also change state. When the PWM counter decrements and reaches zero, the counter direction changes from a down-count back to an up-count and a load from the double buffer period and duty registers to the associated registers is performed, as described in Section 17.4.2.3, "PWM Period and Duty". The counter counts from 0 up to the value in the period register and then back down to 0. Thus the effective period is PWMPERx\*2.

#### NOTE

Changing the PWM output mode from left aligned to center aligned output (or vice versa) while channels are operating can cause irregularities in the PWM output. It is recommended to program the output mode before enabling the PWM channel.



Figure 17-19. PWM Center Aligned Output Waveform

To calculate the output frequency in center aligned output mode for a particular channel, take the selected clock source frequency for the channel (A, B, SA, or SB) and divide it by twice the value in the period register for that channel.

- PWMx Frequency = Clock (A, B, SA, or SB) / (2\*PWMPERx)
- PWMx Duty Cycle (high time as a% of period):

— Polarity = 0 (PPOLx = 0)

Duty Cycle = [(PWMPERx-PWMDTYx)/PWMPERx] \* 100%

— Polarity = 1 (PPOLx = 1)

Duty Cycle = [PWMDTYx / PWMPERx] \* 100%

As an example of a center aligned output, consider the following case:

# Chapter 18 Serial Communication Interface (S12SCIV6)

| Version<br>Number | Revision<br>Date | Effective<br>Date | Author | Description of Changes                                                                                                                                                                                           |
|-------------------|------------------|-------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 06.06             | 03/11/2013       |                   |        | fix typo of BDL reset value,Figure 18-4<br>fix typo of Table 18-2,Table 18-16,reword 18.4.4/18-523                                                                                                               |
| 06.07             | 09/03/2013       |                   |        | update Figure 18-14./18-520 Figure 18-16./18-524<br>Figure 18-20./18-529<br>update 18.4.4/18-523,more detail for two baud<br>add note for Table 18-16./18-523<br>update Figure 18-2./18-508,Figure 18-12./18-518 |
| 06.08             | 10/14/2013       |                   |        | update Figure 18-4./18-509 18.3.2.9/18-518                                                                                                                                                                       |

#### Table 18-1. Revision History

## 18.1 Introduction

This block guide provides an overview of the serial communication interface (SCI) module.

The SCI allows asynchronous serial communications with peripheral devices and other CPUs.

### 18.1.1 Glossary

IR: InfraRed IrDA: Infrared Design Associate IRQ: Interrupt Request LIN: Local Interconnect Network LSB: Least Significant Bit MSB: Most Significant Bit NRZ: Non-Return-to-Zero RZI: Return-to-Zero-Inverted RXD: Receive Pin SCI : Serial Communication Interface

TXD: Transmit Pin

## 20.4.1.11 General Call Address

To broadcast using a general call, a device must first generate the general call address(\$00), then after receiving acknowledge, it must transmit data.

In communication, as a slave device, provided the GCEN is asserted, a device acknowledges the broadcast and receives data until the GCEN is disabled or the master device releases the bus or generates a new transfer. In the broadcast, slaves always act as receivers. In general call, IAAS is also used to indicate the address match.

In order to distinguish whether the address match is the normal address match or the general call address match, IBDR should be read after the address byte has been received. If the data is \$00, the match is general call address match. The meaning of the general call address is always specified in the first data byte and must be dealt with by S/W, the IIC hardware does not decode and process the first data byte.

When one byte transfer is done, the received data can be read from IBDR. The user can control the procedure by enabling or disabling GCEN.

## 20.4.2 Operation in Run Mode

This is the basic mode of operation.

### 20.4.3 Operation in Wait Mode

IIC operation in wait mode can be configured. Depending on the state of internal bits, the IIC can operate normally when the CPU is in wait mode or the IIC clock generation can be turned off and the IIC module enters a power conservation state during wait mode. In the later case, any transmission or reception in progress stops at wait mode entry.

# 20.4.4 Operation in Stop Mode

The IIC is inactive in stop mode for reduced power consumption. The STOP instruction does not affect IIC register states.

# 20.5 Resets

The reset state of each individual bit is listed in Section 20.3, "Memory Map and Register Definition," which details the registers and their bit-fields.

# 20.6 Interrupts

IICV3 uses only one interrupt vector.

Table 20-11. Interrupt Summary

| Interrupt | Offset | Vector | Priority | Source | Description |
|-----------|--------|--------|----------|--------|-------------|

|                          |                 | EEPROM                      |         |                 |                            |  |  |  |  |
|--------------------------|-----------------|-----------------------------|---------|-----------------|----------------------------|--|--|--|--|
| Program Flash            | Read            | Margin<br>Read <sup>2</sup> | Program | Sector<br>Erase | Mass<br>Erase <sup>2</sup> |  |  |  |  |
| Read                     | OK <sup>1</sup> | OK                          | OK      | OK              |                            |  |  |  |  |
| Margin Read <sup>2</sup> |                 |                             |         |                 |                            |  |  |  |  |
| Program                  |                 |                             |         |                 |                            |  |  |  |  |
| Sector Erase             |                 |                             |         |                 |                            |  |  |  |  |
| Mass Erase <sup>3</sup>  |                 |                             |         |                 | OK                         |  |  |  |  |

Table 22-31. Allowed P-Flash and EEPROM Simultaneous Operations on a single hardblock

Strictly speaking, only one read of either the P-Flash or EEPROM can occur at any given instant, but the memory controller will transparently arbitrate P-Flash and EEPROM accesses giving uninterrupted read access whenever possible.

- <sup>2</sup> A 'Margin Read' is any read after executing the margin setting commands 'Set User Margin Level' or 'Set Field Margin Level' with anything but the 'normal' level specified. See the Note on margin settings in Section 22.4.7.12 and Section 22.4.7.13.
- <sup>3</sup> The 'Mass Erase' operations are commands 'Erase All Blocks' and 'Erase Flash Block'

# 22.4.7 Flash Command Description

This section provides details of all available Flash commands launched by a command write sequence. The ACCERR bit in the FSTAT register will be set during the command write sequence if any of the following illegal steps are performed, causing the command not to be processed by the Memory Controller:

- Starting any command write sequence that programs or erases Flash memory before initializing the FCLKDIV register
- Writing an invalid command as part of the command write sequence
- For additional possible errors, refer to the error handling table provided for each command

If a Flash block is read during execution of an algorithm (CCIF = 0) on that same block, the read operation may return invalid data resulting in an illegal access (as described on Section 22.4.6).

If the ACCERR or FPVIOL bits are set in the FSTAT register, the user must clear these bits before starting any command write sequence (see Section 22.3.2.7).

#### CAUTION

A Flash word or phrase must be in the erased state before being programmed. Cumulative programming of bits within a Flash word or phrase is not allowed.

### 22.4.7.1 Erase Verify All Blocks Command

The Erase Verify All Blocks command will verify that all P-Flash and EEPROM blocks have been erased.

| Num | Rating                                                                                                 | Symbol                     | Min | Тур  | Max | Unit |
|-----|--------------------------------------------------------------------------------------------------------|----------------------------|-----|------|-----|------|
|     | 48LQFF                                                                                                 | D                          |     |      |     |      |
| 1   | Thermal resistance 48LQFP, single sided PCB <sup>1</sup><br>Natural Convection                         | $\theta_{JA}$              | _   | 80   | _   | °C/W |
| 2   | Thermal resistance 48LQFP, double sided PCB with 2 internal planes <sup>2</sup> . Natural Convection.  | $\theta_{JA}$              | _   | 56   | _   | °C/W |
| 3   | Thermal resistance 48LQFP, single sided PCB <sup>1</sup><br>(@200 ft/min)                              | $\theta_{JA}$              | _   | 67   | —   | °C/W |
| 4   | Thermal resistance 48LQFP, double sided PCB with 2 internal planes <sup>2</sup> (@200 ft/min).         | $\theta_{JA}$              | _   | 50   | _   | °C/W |
| 5   | Junction to Board 48LQFP <sup>3</sup>                                                                  | $\theta_{JB}$              | _   | 34   | —   | °C/W |
| 6   | Junction to Case Top 48LQFP <sup>4</sup>                                                               | $\theta_{\text{JCtop}}$    |     | 24   | —   | °C/W |
| 7   | Junction to Package Top 48LQFP <sup>5</sup>                                                            | $\Psi_{JT}$                | _   | 6    | —   | °C/W |
|     | 32LQFF                                                                                                 | 2                          |     |      |     |      |
| 8   | Thermal resistance 32LQFP, single sided PCB <sup>1</sup> Natural Convection                            | $\theta_{JA}$              | _   | 84   | —   | °C/W |
| 9   | Thermal resistance 32LQFP, double sided PCB with 2 internal planes <sup>2</sup> . Natural Convection   | $\theta_{JA}$              | _   | 56   | _   | °C/W |
| 10  | Thermal resistance 32LQFP, single sided PCB <sup>1</sup><br>(@200 ft/min)                              | $\theta_{JA}$              |     | 71   | _   | °C/W |
| 11  | Thermal resistance 32LQFP, double sided PCB with 2 internal planes <sup>2</sup> (@200 ft/min).         | $\theta_{JA}$              |     | 49   | _   | °C/W |
| 12  | Junction to Board 32LQFP <sup>3</sup>                                                                  | $\theta_{JB}$              | -   | 32   | —   | °C/W |
| 13  | Junction to Case Top 32LQFP <sup>4</sup>                                                               | $\theta_{\text{JCtop}}$    | _   | 23   | —   | °C/W |
| 14  | Junction to Package Top 32LQFP <sup>5</sup>                                                            | $\Psi_{JT}$                | _   | 6    | _   | °C/W |
|     | 32QFN-E                                                                                                | P                          |     |      |     |      |
| 15  | Thermal resistance 32QFN-EP, single sided PCB <sup>1</sup><br>Natural Convection                       | $\theta_{JA}$              | _   | 96   | —   | °C/W |
| 16  | Thermal resistance 32QFN-EP, double sided PCB with 2 internal planes <sup>2</sup> . Natural Convection | $\theta_{JA}$              | _   | 33   | _   | °C/W |
| 17  | Thermal resistance 32QFN-EP, single sided PCB <sup>1</sup> (@200 ft/min)                               | $\theta_{JA}$              | _   | 80   | _   | °C/W |
| 18  | Thermal resistance 32QFN-EP, double sided PCB with 2 internal planes <sup>2</sup> (@200 ft/min).       | $\theta_{JA}$              |     | 28   |     | °C/W |
| 19  | Junction to Board 32QFN-EP <sup>3</sup>                                                                | $\theta_{JB}$              |     | 13   | —   | °C/W |
| 20  | Junction to Case Top 32QFN-EP <sup>4</sup>                                                             | θ <sub>JCtop</sub>         | _   | 25   | -   | °C/W |
| 21  | Junction to Case Bottom 32QFN-EP <sup>5</sup>                                                          | $\theta_{\text{JCbottom}}$ | _   | 2.22 | —   | °C/W |
| 22  | Junction to Package Top 32QFN-EP <sup>5</sup>                                                          | $\Psi_{JT}$                |     | 3    |     | °C/W |

#### Table A-8. Thermal Package Characteristics for ZVL(S)32/16/8<sup>1</sup>

<sup>1</sup> Junction to ambient thermal resistance,  $\theta_{JA}$  was simulated to be equivalent to JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal.

### A.1.8.1 Measurement Conditions

Current is measured on VSUP. VDDX is connected to VDDA. It does not include the current to drive external loads. Unless otherwise noted the currents are measured in special single chip mode and the CPU code is executed from RAM. For Run and Wait current measurements PLL is on and the reference clock is the IRC1M trimmed to 1MHz. The bus clock frequency is set to the max value of 32MHz. Table A-13, Table A-14 and Table A-15 show the configuration of the CPMU module and the peripherals for Run, Wait and Stop current measurement.

| CPMU REGISTER | Bit settings/Conditions                                                                |  |  |  |  |  |  |
|---------------|----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| CPMUCLKS      | PLLSEL=0, PSTP=1, CSAD=0,<br>PRE=PCE=RTIOSCSEL=1<br>COPOSCSEL[1:0]=01                  |  |  |  |  |  |  |
| CPMUOSC       | OSCE=1, External Square wave on EXTAL $f_{EXTAL}$ =4MHz, $V_{IH}$ = 1.8V, $V_{IL}$ =0V |  |  |  |  |  |  |
| CPMURTI       | RTDEC=0, RTR[6:4]=111, RTR[3:0]=1111;                                                  |  |  |  |  |  |  |
| CPMUCOP       | WCOP=1, CR[2:0]=111                                                                    |  |  |  |  |  |  |

Table A-13. CPMU Configuration for Pseudo Stop Current Measurement

| Table A-14. CPMU Configuration | n for Run/Wait and Full | Stop Current Measurement |
|--------------------------------|-------------------------|--------------------------|
|--------------------------------|-------------------------|--------------------------|

| CPMU REGISTER | Bit settings/Conditions                                                                    |
|---------------|--------------------------------------------------------------------------------------------|
| CPMUSYNR      | VCOFRQ[1:0]= 1,SYNDIV[5:0] = 31                                                            |
| CPMUPOSTDIV   | POSTDIV[4:0]=0                                                                             |
| CPMUCLKS      | PLLSEL=1, CSAD=0                                                                           |
| CPMUOSC       | OSCE=0,<br>Reference clock for PLL is f <sub>ref</sub> =f <sub>irc1m</sub> trimmed to 1MHz |
|               | API settings for STOP current measurement                                                  |
| CPMUAPICTL    | APIEA=0, APIFE=1, APIE=0                                                                   |
| CPMUACLKTR    | trimmed to >=20Khz                                                                         |
| CPMUAPIRH/RL  | set to 0xFFFF                                                                              |

#### Table A-15. Peripheral Configurations for Run & Wait Current Measurement

| Peripheral | Configuration                                            |
|------------|----------------------------------------------------------|
| SCI        | Continuously transmit data (0x55) at speed of 19200 baud |

**BATS Electrical Specifications** 

# F.1 Dynamic Electrical Characteristics

Voltage Warning Low Pass Filter

#### Table F-2. Dynamic Electrical Characteristics - Supply Voltage Sense - (BATS)

| Charac<br>approxi | Characteristics noted under conditions $5.5V \le V_{SUP} \le 18V$ , unless otherwise noted. Typical values noted reflect the approximate parameter mean at $T_A = 25^{\circ}C^1$ under nominal conditions unless otherwise noted. |         |   |   |   |     |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---|---|---|-----|--|--|
| Num               | Ratings Symbol Min Typ Max Unit                                                                                                                                                                                                   |         |   |   |   |     |  |  |
| 1                 | Enable Stabilization Time                                                                                                                                                                                                         | Ten uno | _ | 1 | _ | 115 |  |  |

f<sub>VWLP\_filter</sub>

0.5

\_

Mhz

<sup>1</sup> T<sub>A</sub>: Ambient Temperature

2



#### Figure K-2. SPI Master Timing (CPHA=1)

In Table K-2 the timing characteristics for master mode are listed.

| Num | Characteristic                    | Symbol            |        |     |      | Unit             |
|-----|-----------------------------------|-------------------|--------|-----|------|------------------|
| num | Characteristic                    | Symbol            | Min    | Тур | Мах  | Unit             |
| 1   | SCK Frequency                     | f <sub>sck</sub>  | 1/2048 | _   | 1/2  | f <sub>bus</sub> |
| 1   | SCK Period                        | t <sub>sck</sub>  | 2      | —   | 2048 | t <sub>bus</sub> |
| 2   | Enable Lead Time                  | tL                | _      | 1/2 | _    | t <sub>sck</sub> |
| 3   | Enable Trail Time                 | t <sub>T</sub>    | _      | 1/2 | —    | t <sub>sck</sub> |
| 4   | Clock (SCK) High or Low Time      | t <sub>wsck</sub> | _      | 1/2 | —    | t <sub>sck</sub> |
| 5   | Data Setup Time (Inputs)          | t <sub>su</sub>   | 8      | _   | _    | ns               |
| 6   | Data Hold Time (Inputs)           | t <sub>hi</sub>   | 8      | _   | —    | ns               |
| 9   | Data Valid after SCK Edge         | t <sub>vsck</sub> | _      | _   | 15   | ns               |
| 10  | Data Valid after SS fall (CPHA=0) | t <sub>vss</sub>  | _      | _   | 15   | ns               |
| 11  | Data Hold Time (Outputs)          | t <sub>ho</sub>   | 20     | —   | —    | ns               |
| 12  | Rise and Fall Time Inputs         | t <sub>rfi</sub>  | _      | _   | 8    | ns               |
| 13  | Rise and Fall Time Outputs        | t <sub>rfo</sub>  | _      | _   | 8    | ns               |

Table K-2. SPI Master Mode Timing Characteristics

# K.2 Slave Mode

In Figure K-3 the timing diagram for slave mode with transmission format CPHA=0 is depicted.

NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. THIS IS A NON-JEDEC REGISTERED PACKAGE.
- A. COPLANARITY APPLIES TO LEADS AND DIE ATTACH FLAG.
- 5. MIN. METAL GAP SHOULD BE 0.2 MM.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                    | MECHANICAL OUTLINE |                     | PRINT VERSION NO   | F TO SCALE  |
|----------------------------------------------------------------------------|--------------------|---------------------|--------------------|-------------|
| TITLE:<br>QFN, THERMALLY ENHANCED,<br>5 X 5 X 0.85, 0.5 PITCH, 32 TERMINAL |                    | DOCUMEN             | NT NO: 98ASA00656D | REV: 0      |
|                                                                            |                    | STANDARD: NON-JEDEC |                    |             |
|                                                                            |                    |                     |                    | 10 DEC 2013 |