



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | S12Z                                                                   |
| Core Size                  | 16-Bit                                                                 |
| Speed                      | 32MHz                                                                  |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SCI, SPI, UART/USART           |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 19                                                                     |
| Program Memory Size        | 64KB (64K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 512 x 8                                                                |
| RAM Size                   | 1K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 5.5V ~ 18V                                                             |
| Data Converters            | A/D 6x10b                                                              |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 32-LQFP                                                                |
| Supplier Device Package    | 32-LQFP (7x7)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s912zvl64f0clc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Device Overview MC9S12ZVL-Family

- Internal COP (watchdog) module
- analog-to-digital converter (ADC) with 10 -bit or 12 -bit resolution and up to 10 channels available on external pins and  $V_{bg}$  (bandgap) result reference
- PGA module with two input channels
- One 8-bit 5V digital-to-analog converter (DAC)
- One analog comparators (ACMP) with rail-to-rail inputs
- MSCAN (1 Mbit/s, CAN 2.0 A, B software compatible) module
- One serial peripheral interface (SPI) module
- One serial communication interface (SCI) module with interface to internal LIN physical layer transceiver (with RX connected to a timer channel for frequency calibration purposes, if desired)
- Up to one additional SCI (not connected to LIN physical layer)
- One on-chip LIN physical layer transceiver fully compliant with the LIN 2.2 standard
- 6-channel timer module (TIM0) with input capture/output compare
- 2-channel timer module (TIM1) with input capture/output compare
- Inter-IC (IIC) module
- 8-channel Pulse Width Modulation module (PWM)
- On-chip voltage regulator (VREG) for regulation of input supply and all internal voltages
- Autonomous periodic interrupt (API), supports cyclic wakeup from Stop mode
- Pins to support 25 mA drive strength to VSSX
- Pin to support 20 mA drive strength from VDDX (EVDD)
- High Voltage Input (HVI)
- Supply voltage sense with low battery warning
- On-chip temperature sensor, temperature value can be measured with ADC or can generate a high temperature warning
- Up to 23 pins can be used as keyboard wake-up interrupt (KWI)

# 1.4 Module Features

The following sections provide more details of the integrated modules.

# 1.4.1 S12Z Central Processor Unit (CPU)

The S12Z CPU is a revolutionary high-speed core, with code size and execution efficiencies over the S12X CPU. The S12Z CPU also provides a linear memory map eliminating the inconvenience and performance impact of page swapping.

- Harvard Architecture parallel data and code access
- 3 stage pipeline
- 32-Bit wide instruction and databus
- 32-Bit ALU
- 24-bit addressing (16 MByte linear address space)

# 1.12 Resets and Interrupts

## 1.12.1 Resets

Table 1-11. lists all reset sources and the vector locations. Resets are explained in detail in the Chapter 9, "S12 Clock, Reset and Power Management Unit (S12CPMU\_UHV)".

| Vector Address | Reset Source            | CCR<br>Mask | Local Enable                                                |
|----------------|-------------------------|-------------|-------------------------------------------------------------|
| 0xFFFFFC       | Power-On Reset (POR)    | None        | None                                                        |
|                | Low Voltage Reset (LVR) | None        | None                                                        |
|                | External pin RESET      | None        | None                                                        |
|                | Clock monitor reset     | None        | OSCE Bit in CPMUOSC and<br>OMRE Bit in CPMUOSC2<br>register |
|                | COP watchdog reset      | None        | CR[2:0] in CPMUCOP register                                 |

Table 1-11. Reset Sources and Vector Locations

## 1.12.2 Interrupt Vectors

Table 1-12 lists all interrupt sources and vectors in the default order of priority. The interrupt module description provides an interrupt vector base register (IVBR) to relocate the vectors.

 Table 1-12. Interrupt Vector Locations (Sheet 1 of 4)

| Vector Address <sup>1</sup> | Interrupt Source                            |       | Local Enable   | Wake up<br>from STOP | Wake up<br>from WAIT |
|-----------------------------|---------------------------------------------|-------|----------------|----------------------|----------------------|
| Vector base + 0x1F8         | Unimplemented page1 op-code trap<br>(SPARE) | None  | None           | -                    | -                    |
| Vector base + 0x1F4         | Unimplemented page2 op-code trap<br>(TRAP)  | None  | None           | -                    | -                    |
| Vector base + 0x1F0         | Software interrupt instruction (SWI)        | None  | None           | -                    | -                    |
| Vector base + 0x1EC         | System call interrupt instruction<br>(SYS)  | None  | None           | -                    | -                    |
| Vector base + 0x1E8         | Machine exception                           | None  | None           | -                    | -                    |
| Vector base + 0x1E4         | Reserved                                    |       |                |                      |                      |
| Vector base + 0x1E0         |                                             |       | Reserved       |                      |                      |
| Vector base + 0x1DC         | Spurious interrupt                          | _     | None           | -                    | -                    |
| Vector base + 0x1D8         | XIRQ interrupt request                      | X bit | None           | Yes                  | Yes                  |
| Vector base + 0x1D4         | IRQ interrupt request                       | I bit | IRQCR(IRQEN)   | Yes                  | Yes                  |
| Vector base + 0x1D0         | RTI time-out interrupt                      | I bit | CPMUINT (RTIE) | See CPMU section     | Yes                  |

## NOTE

The ADC reference voltage  $V_{RH}$  must remain at a constant level throughout the conversion process.

# 1.14.2 SCI Baud Rate Detection

The baud rate for SCI0 and SCI1 is achieved by using a timer channel to measure the data rate on the RXD signal.

- 1. Establish the link:
  - For SCI0: Set [T0IC3RR1:T0IC3RR0]=0b01 to disconnect IOC0\_3 from TIM0 input capture channel 3 and reroute the timer input to the RXD0 signal of SCI0.
  - For SCI1: Set [T0IC3RR1:T0IC3RR0]=0b10 to disconnect IOC0\_3 from TIM0 input capture channel 3 and reroute the timer input to the RXD1 signal of SCI1.
- 2. Determine pulse width of incoming data: Configure TIM0 IC3 to measure time between incoming signals

# 1.14.3 Voltage Domain Monitoring

The BATS module monitors the voltage on the VSUP pin, providing status and flag bits, an interrupt and a connection to the ADC, for accurate measurement of the scaled VSUP level.

The POR circuit monitors the VDD and VDDA domains, ensuring a reset assertion until an adequate voltage level is attained. The LVR circuit monitors the VDD, VDDF and VDDX domains, generating a reset when the voltage in any of these domains drops below the specified assert level. The VDDX LVR monitor is disabled when the VREG is in reduced power mode. A low voltage interrupt circuit monitors the VDDA domain.

#### 2.3.3.4 **Pull Device Enable Register**

| Address 0x0266 PERE Access: User read/write<br>0x0286 PERADH<br>0x0287 PERADL<br>0x02C3 PERT<br>0x02D3 PERS<br>0x02F3 PERP<br>0x0313 PERJ |       |       |       |       |       |       |       | ser read/write <sup>1</sup> |
|-------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-----------------------------|
|                                                                                                                                           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0                           |
| R<br>W                                                                                                                                    | PERx7 | PERx6 | PERx5 | PERx4 | PERx3 | PERx2 | PERx1 | PERx0                       |
| Reset                                                                                                                                     |       |       |       |       |       |       |       |                             |
| Ports E, J:                                                                                                                               | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 1                           |
| Ports S:                                                                                                                                  | 0     | 0     | 0     | 0     | 1     | 1     | 1     | 1                           |
| Others:                                                                                                                                   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0                           |

Figure 2-15. Pull Device Enable Register

Read: Anytime Write: Anytime 1

### Table 2-13. Pull Device Enable Register Field Descriptions

| Field          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>PERx7-0 | <ul> <li>Pull Enable — Activate pull device on input pin</li> <li>This bit controls whether a pull device on the associated port input or open-drain output pin is active. If a pin is used as push-pull output this bit has no effect. The polarity is selected by the related polarity select register bit. On open-drain output pins only a pull-up device can be enabled.</li> <li>1 Pull device enabled</li> <li>0 Pull device disabled</li> </ul> |

Port Integration Module (S12ZVLPIMV2)

## 2.4.4 Interrupts

This section describes the interrupts generated by the PIM and their individual sources. Vector addresses and interrupt priorities are defined at MCU level.

| Module Interrupt Sources      | Local Enable                                       |
|-------------------------------|----------------------------------------------------|
| XIRQ                          | None                                               |
| IRQ                           | IRQCR[IRQEN]                                       |
| Port AD pin interrupt         | PIEADH[PIEADL1:PIEADH0]<br>PIEADL[PIEADL7:PIEADL0] |
| Port S pin interrupt          | PIES[PIES3:PIES0]                                  |
| Port P pin interrupt          | PIEP[PIEP7:PIEP0]                                  |
| Port L pin interrupt          | PIEL[PIEL0]                                        |
| Port P over-current interrupt | OCIEP[OCIEP7,OCIEP5,OCIEP3,OCIEP1]                 |

Table 2-29. PIM Interrupt Sources

## 2.4.4.1 XIRQ, IRQ Interrupts

The  $\overline{\text{XIRQ}}$  pin allows requesting non-maskable interrupts after reset initialization. During reset, the X bit in the condition code register is set and any interrupts are masked until software enables them.

The  $\overline{IRQ}$  pin allows requesting asynchronous interrupts. The interrupt input is disabled out of reset. To enable the interrupt the IRQCR[IRQEN] bit must be set and the I bit cleared in the condition code register. The interrupt can be configured for level-sensitive or falling-edge-sensitive triggering. If IRQCR[IRQEN] is cleared while an interrupt is pending, the request will de-assert.

Both interrupts are capable to wake-up the device from stop mode. Means for glitch filtering are not provided on these pins.

## 2.4.4.2 Pin interrupts and Key-Wakeup (KWU)

Ports AD, S, P and L offer pin interrupt and key-wakeup capability. The related interrupt enable (PIE) as well as the sensitivity to rising or falling edges (PPS) can be individually configured on per-pin basis. All bits/pins in a port share the same interrupt vector. Interrupts can be used with the pins configured as inputs or outputs.

An interrupt is generated when a bit in the port interrupt flag (PIF) and its corresponding port interrupt enable (PIE) are both set. The pin interrupt feature is also capable to wake up the CPU when it is in stop or wait mode (key-wakeup).

A digital filter on each pin prevents short pulses from generating an interrupt. A valid edge on an input is detected if 4 consecutive samples of a passive level are followed by 4 consecutive samples of an active level. Else the sampling logic is restarted.

In run and wait mode the filters are continuously clocked by the bus clock. Pulses with a duration of  $t_{PULSE} < n_{P\_MASK}/f_{bus}$  are assuredly filtered out while pulses with a duration of  $t_{PULSE} > n_{P\_PASS}/f_{bus}$  guarantee a pin interrupt.

### NOTE

The term stop mode (STOP) is limited to voltage regulator operating in reduced performance mode (RPM). Refer to "Low Power Modes" section in device overview.



Figure 2-32. HVI Block Diagram

Voltages up to  $V_{HVI}$  can be applied to the HVI pin. Internal voltage dividers scale the input signals down to logic level. There are two modes, digital and analog, where these signals can be processed.

## 2.4.5.1 Digital Mode Operation

In digital mode (PTAENL=0) the input buffer is enabled if DIENL=1. The synchronized pin input state determined at threshold level  $V_{TH HVI}$  can be read in register PTIL. Interrupt flag (PIFL) is set on input

| APICLK | APIR[15:0] | Selected Period           |  |  |
|--------|------------|---------------------------|--|--|
| 0      | 0000       | 0.2 ms <sup>1</sup>       |  |  |
| 0      | 0001       | 0.4 ms <sup>1</sup>       |  |  |
| 0      | 0002       | 0.6 ms <sup>1</sup>       |  |  |
| 0      | 0003       | 0.8 ms <sup>1</sup>       |  |  |
| 0      | 0004       | 1.0 ms <sup>1</sup>       |  |  |
| 0      | 0005       | 1.2 ms <sup>1</sup>       |  |  |
| 0      |            |                           |  |  |
| 0      | FFFD       | 13106.8 ms <sup>1</sup>   |  |  |
| 0      | FFFE       | 13107.0 ms <sup>1</sup>   |  |  |
| 0      | FFFF       | 13107.2 ms <sup>1</sup>   |  |  |
| 1      | 0000       | 2 * Bus Clock period      |  |  |
| 1      | 0001       | 4 * Bus Clock period      |  |  |
| 1      | 0002       | 6 * Bus Clock period      |  |  |
| 1      | 0003       | 8 * Bus Clock period      |  |  |
| 1      | 0004       | 10 * Bus Clock period     |  |  |
| 1      | 0005       | 12 * Bus Clock period     |  |  |
| 1      |            |                           |  |  |
| 1      | FFFD       | 131068 * Bus Clock period |  |  |
| 1      | FFFE       | 131070 * Bus Clock period |  |  |
| 1      | FFFF       | 131072 * Bus Clock period |  |  |

Table 9-23. Selectable Autonomous Periodical Interrupt Periods

<sup>1</sup> When  $f_{ACLK}$  is trimmed to 20KHz.

# 10.5.2.5 ADC Format Register (ADCFMT)

Module Base + 0x0004



### Read: Anytime

Write: Bits DJM and SRES[2:0] are writable if bit ADC\_EN clear or bit SMOD\_ACC set

### Table 10-8. ADCFMT Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>DJM         | <ul> <li>Result Register Data Justification — Conversion result data format is always unsigned. This bit controls justification of conversion result data in the conversion result list.</li> <li>0 Left justified data in the conversion result list.</li> <li>1 Right justified data in the conversion result list.</li> </ul> |
| 2-0<br>SRES[2:0] | <b>ADC Resolution Select</b> — These bits select the resolution of conversion results. See Table 10-9 for coding.                                                                                                                                                                                                                |

### Table 10-9. Selectable Conversion Resolution

| SRES[2] | SRES[1] | SRES[0] | ADC Resolution |
|---------|---------|---------|----------------|
| 0       | 0       | 0       | 8-bit data     |
| 0       | 0       | 1       | 1<br>Reserved  |
| 0       | 1       | 0       | 10-bit data    |
| 0       | 1       | 1       | 1<br>Reserved  |
| 1       | 0       | 0       | 12-bit data    |
| 1       | x       | x       | 1<br>Reserved  |

<sup>1</sup> Reserved settings cause a severe error at ADC conversion start whereby the CMD\_EIF flag is set and ADC ceases operation

## 10.6.3.2.2 Introduction of the two Command Sequence Lists (CSLs)

The two Command Sequence Lists (CSLs) can be referred to via the Command Base Pointer Register plus the Command and Result Offset Registers plus the Command Index Register (ADCCBP, ADCCROFF\_0/1, ADCCIDX).

The final address for conversion command loading is calculated by the sum of these registers (e.g.: ADCCBP+ADCCROFF\_0+ADCCIDX or ADCCBP+ADCCROFF\_1+ADCCIDX).

Bit CSL\_BMOD selects if the CSL is used in double buffer or single buffer mode. In double buffer mode, the CSL can be swapped by flow control bits LDOK and RSTA. For detailed information about when and how the CSL is swapped, please refer to Section 10.6.3.2.5, "The four ADC conversion flow control bits - description of Restart Event + CSL Swap, Section 10.9.7.1, "Initial Start of a Command Sequence List and Section 10.9.7.3, "Restart CSL execution with new/other CSL (alternative CSL becomes active CSL) -- CSL swapping

Which list is actively used for ADC command loading is indicated by bit CSL\_SEL. The register to define the CSL start addresses (ADCCBP) can be set to any even location of the system RAM or NVM area. It is the user's responsibility to make sure that the different ADC lists do not overlap or exceed the system RAM or the NVM area, respectively. The error flag IA\_EIF will be set for accesses to ranges outside system RAM area and cause an error interrupt if enabled.



Note: Address register names in () are not absolute addresses instead they are a sample offset or sample index

### Figure 10-31. Command Sequence List Schema in Double Buffer Mode

MC912ZVL Family Reference Manual, Rev. 2.41

negative amplifier input is open. The unbuffered analog voltage from the DAC resistor network is available on the internal connection DACI. For decoding of the control signals see Table 11-7.

# 11.5.7 Mode "Buffered DAC"

The "Buffered DAC" mode is selected by DACCTL.DACM[2:0] = 0x7. During this is mode the DAC resistor network and the operational amplifier are enabled. The analog output voltage from the DAC resistor network output is buffered by the operational amplifier and is available on the AMP output pin.

The DAC resistor network output is disconnected from the DACU pin. The unbuffered analog voltage from the DAC resistor network is available on the internal connection DACI. For the decoding of the control signals see Table 11-7.

# 11.5.8 Analog output voltage calculation

The DAC can provide an analog output voltage in two different voltage ranges:

• FVR = 0, reduced voltage range

The DAC generates an analog output voltage inside the range from  $0.1 \times (VRH - VRL) + VRL$  to  $0.9 \times (VRH-VRL) + VRL$  with a resolution ((VRH-VRL)  $\times 0.8$ ) / 256, see equation below:

### analog output voltage = VOLATGE[7:0] x ((VRH-VRL) x 0.8) / 256) + 0.1 x (VRH-VRL) + VRL Eqn. 11-1

• FVR = 1, full voltage range

The DAC generates an analog output voltage inside the range from VRL to VRH with a resolution (VRH-VRL) / 256, see equation below:

### analog output voltage = VOLTAGE[7:0] x (VRH-VRL) / 256 +VRL Eqn. 11-2

See Table 11-8 for an example for VRL = 0.0 V and VRH = 5.0 V.

### Table 11-8. Analog output voltage calculation

| FVR | min. voltage | max.<br>voltage | Resolution | Equation                            |
|-----|--------------|-----------------|------------|-------------------------------------|
| 0   | 0.5V         | 4.484V          | 15.625mV   | VOLTAGE[7:0] x (4.0V) / 256) + 0.5V |
| 1   | 0.0V         | 4.980V          | 19.531mV   | VOLTAGE[7:0] x (5.0V) / 256         |

#### Scalable Controller Area Network (S12MSCANV2)

eight identifier acceptance filters.

Figure 13-39 shows how the first 32-bit filter bank (CANIDAR0–CANIDAR3, CANIDMR0–CANIDMR3) produces a filter 0 hit. Similarly, the second filter bank (CANIDAR4–CANIDAR7, CANIDMR4–CANIDMR7) produces a filter 1 hit.

- Four identifier acceptance filters, each to be applied to:
  - The 14 most significant bits of the extended identifier plus the SRR and IDE bits of CAN 2.0B messages.
  - The 11 bits of the standard identifier, the RTR and IDE bits of CAN 2.0A/B messages. Figure 13-40 shows how the first 32-bit filter bank (CANIDAR0–CANIDAR3, CANIDMR0–CANIDMR3) produces filter 0 and 1 hits. Similarly, the second filter bank (CANIDAR4–CANIDAR7, CANIDMR4–CANIDMR7) produces filter 2 and 3 hits.
- Eight identifier acceptance filters, each to be applied to the first 8 bits of the identifier. This mode implements eight independent filters for the first 8 bits of a CAN 2.0A/B compliant standard identifier or a CAN 2.0B compliant extended identifier. Figure 13-41 shows how the first 32-bit filter bank (CANIDAR0–CANIDAR3,

CANIDMR0–CANIDMR3) produces filter 0 to 3 hits. Similarly, the second filter bank (CANIDAR4–CANIDAR7, CANIDMR4–CANIDMR7) produces filter 4 to 7 hits.

• Closed filter. No CAN message is copied into the foreground buffer RxFG, and the RXF flag is never set.



Figure 13-39. 32-bit Maskable Identifier Acceptance Filter

### **Table 15-5. TTOV Field Descriptions**

Note: Writing to unavailable bits has no effect. Reading from unavailable bits return a zero.

| Field           | Description                                                                                                                                                                                                                                                                                                                                          |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0<br>TOV[5:0] | <ul> <li>Toggle On Overflow Bits — TOVx toggles output compare pin on overflow. This feature only takes effect when in output compare mode. When set, it takes precedence over forced output compare</li> <li>0 Toggle output compare pin on overflow feature disabled.</li> <li>1 Toggle output compare pin on overflow feature enabled.</li> </ul> |

#### Timer Control Register 1/Timer Control Register 2 (TCTL1/TCTL2) 15.3.2.6

Module Base + 0x0008



Figure 15-10. Timer Control Register 1 (TCTL1)

Module Base + 0x0009

|        | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| R<br>W | OM3 | OL3 | OM2 | OL2 | OM1 | OL1 | OM0 | OL0 |
| Reset  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Figure 15-11. Timer Control Register 2 (TCTL2)

Read: Anytime

Write: Anytime

### Table 15-6. TCTL1/TCTL2 Field Descriptions

Note: Writing to unavailable bits has no effect. Reading from unavailable bits return a zero

| Field | Description                                                                                                                                                                                                                         |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0   | Output Mode — These six pairs of control bits are encoded to specify the output action to be taken as a result of a successful OCx compare. When either OMx or OLx is 1, the pin associated with OCx becomes an output tied to OCx. |
| OMx   | Note: For an output line to be driven by an OCx the OCPDx must be cleared.                                                                                                                                                          |
| 5:0   | Output Level — These sixpairs of control bits are encoded to specify the output action to be taken as a result of a successful OCx compare. When either OMx or OLx is 1, the pin associated with OCx becomes an output tied to OCx. |
| OLx   | Note: For an output line to be driven by an OCx the OCPDx must be cleared.                                                                                                                                                          |

The WAKE bit in SCI control register 1 (SCICR1) determines how the SCI is brought out of the standby state to process an incoming message. The WAKE bit enables either idle line wakeup or address mark wakeup.

## 18.4.6.6.1 Idle Input line Wakeup (WAKE = 0)

In this wakeup method, an idle condition on the RXD pin clears the RWU bit and wakes up the SCI. The initial frame or frames of every message contain addressing information. All receivers evaluate the addressing information, and receivers for which the message is addressed process the frames that follow. Any receiver for which a message is not addressed can set its RWU bit and return to the standby state. The RWU bit remains set and the receiver remains on standby until another idle character appears on the RXD pin.

Idle line wakeup requires that messages be separated by at least one idle character and that no message contains idle characters.

The idle character that wakes a receiver does not set the receiver idle bit, IDLE, or the receive data register full flag, RDRF.

The idle line type bit, ILT, determines whether the receiver begins counting logic 1s as idle character bits after the start bit or after the stop bit. ILT is in SCI control register 1 (SCICR1).

## 18.4.6.6.2 Address Mark Wakeup (WAKE = 1)

In this wakeup method, a logic 1 in the most significant bit (MSB) position of a frame clears the RWU bit and wakes up the SCI. The logic 1 in the MSB position marks a frame as an address frame that contains addressing information. All receivers evaluate the addressing information, and the receivers for which the message is addressed process the frames that follow. Any receiver for which a message is not addressed can set its RWU bit and return to the standby state. The RWU bit remains set and the receiver remains on standby until another address frame appears on the RXD pin.

The logic 1 MSB of an address frame clears the receiver's RWU bit before the stop bit is received and sets the RDRF flag.

Address mark wakeup allows messages to contain idle characters but requires that the MSB be reserved for use in address frames.

### NOTE

With the WAKE bit clear, setting the RWU bit after the RXD pin has been idle can cause the receiver to wake up immediately.

# 18.4.7 Single-Wire Operation

Normally, the SCI uses two pins for transmitting and receiving. In single-wire operation, the RXD pin is disconnected from the SCI. The SCI uses the TXD pin for both receiving and transmitting.



Figure 22-2. P-Flash Memory Map With Protection Alignment

## 22.4.7.10 Unsecure Flash Command

The Unsecure Flash command will erase the entire P-Flash and EEPROM memory space and, if the erase is successful, will release security.

| Fable 22-51 | . Unsecure Flas | sh Command | FCCOB | Requirements |
|-------------|-----------------|------------|-------|--------------|
|-------------|-----------------|------------|-------|--------------|

| Register | FCCOB Parameters |              |  |  |  |
|----------|------------------|--------------|--|--|--|
| FCCOB0   | 0x0B             | Not required |  |  |  |

Upon clearing CCIF to launch the Unsecure Flash command, the Memory Controller will erase the entire P-Flash and EEPROM memory space and verify that it is erased. If the Memory Controller verifies that the entire Flash memory space was properly erased, security will be released. If the erase verify is not successful, the Unsecure Flash operation sets MGSTAT1 and terminates without changing the security state. During the execution of this command (CCIF=0) the user must not write to any Flash module register. The CCIF flag is set after the Unsecure Flash operation has completed.

| Register | Error Bit | Error Condition                                                                     |
|----------|-----------|-------------------------------------------------------------------------------------|
|          | ACCERR    | Set if CCOBIX[2:0] != 000 at command launch                                         |
|          | ACCENT    | Set if command not available in current mode (see Table 22-28)                      |
| FSTAT    | FPVIOL    | Set if any area of the P-Flash or EEPROM memory is protected                        |
| _        | MGSTAT1   | Set if any errors have been encountered during the verify operation                 |
|          | MGSTAT0   | Set if any non-correctable errors have been encountered during the verify operation |

## 22.4.7.11 Verify Backdoor Access Key Command

The Verify Backdoor Access Key command will only execute if it is enabled by the KEYEN bits in the FSEC register (see Table 22-9). The Verify Backdoor Access Key command releases security if user-supplied keys match those stored in the Flash security bytes of the Flash configuration field (see Table 22-3). The Verify Backdoor Access Key command must not be executed from the Flash block containing the backdoor comparison key to avoid code runaway.

| Register | FCCOB Parameters |              |  |  |  |  |  |
|----------|------------------|--------------|--|--|--|--|--|
| FCCOB0   | 0x0C             | Not required |  |  |  |  |  |
| FCCOB1   | Ke               | Key 0        |  |  |  |  |  |
| FCCOB2   | Key 1            |              |  |  |  |  |  |
| FCCOB3   | Ke               | Key 2        |  |  |  |  |  |
| FCCOB4   | Ke               | Key 3        |  |  |  |  |  |

#### **MCU Electrical Specifications**

| Characteristics noted under conditions $5.5V \le V_{SUP} \le 18V$ , unless otherwise noted. Typical values noted reflect the approximate parameter mean at $T_A = 25^{\circ}C^1$ under nominal conditions unless otherwise noted. |         |        |     |     |     |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-----|-----|-----|------|
| Num                                                                                                                                                                                                                               | Ratings | Symbol | Min | Тур | Max | Unit |
| •                                                                                                                                                                                                                                 |         |        |     |     |     | 1    |

| Ham | ratingo                                                                                                                                                                                                                                        | Cymbol                                                                     |               | 961              | max          | Unit        |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------|------------------|--------------|-------------|
| 6   | High Voltage Warning (HBI 2)                                                                                                                                                                                                                   |                                                                            |               |                  |              |             |
|     | Ratio = 9<br>Assert (Measured on selected pin, rising edge)<br>Deassert (Measured on selected pin, falling edge)<br>Hysteresis (measured on selected pin)                                                                                      | V <sub>HBI2_A_9</sub><br>V <sub>HBI2_D_9</sub><br>V <sub>HBI2_H_9</sub>    | 25<br>24<br>- | 27.5<br>_<br>1.0 | 30<br>-<br>- | V<br>V<br>V |
|     | Ratio = 17 <sup>2</sup><br>Assert (Measured on selected pin, rising edge)<br>Deassert (Measured on selected pin, falling edge)<br>Hysteresis (measured on selected pin)                                                                        | V <sub>HBI2_A_17</sub><br>V <sub>HBI2_D_17</sub><br>V <sub>HBI2_H_17</sub> | 21<br>19<br>– | 23<br>_<br>2.2   | 26<br>_<br>_ | V<br>V<br>V |
| 7   | Pin Input Divider Ratio 9<br>Ratio <sub>VSUP</sub> = $V_{SUP} / V_{ADC}$<br>with 5.5V < VSUP < 29 V (selected $V_{DDX}$ =5V)<br>with 5.5V < VSUP < 13V (selected $V_{DDX}$ =3.3V)                                                              | Ratio9 <sub>VSUP</sub>                                                     | -             | 9                | -            | -           |
|     | Pin Input Divider Ratio $17^2$<br>Ratio <sub>VSUP</sub> = V <sub>SUP</sub> / V <sub>ADC</sub><br>with 5.5V < VSUP < 42V (selected V <sub>DDX</sub> =5V)<br>with 5.5V < VSUP < 24V (selected V <sub>DDX</sub> =3.3V)                            | Ratio9 <sub>VSUP</sub>                                                     | _             | 17               | _            | _           |
| 8   | Analog Input Matching                                                                                                                                                                                                                          |                                                                            |               |                  |              |             |
|     | Pin Input Divider Ratio 9<br>Absolute Error on V <sub>ADC</sub><br>- compared to V <sub>SUP</sub> / Ratio <sub>VSUP</sub><br>with 5.5V < VSUP < 29V (elected V <sub>DDX</sub> =5V)<br>with 5.5V < VSUP < 13V (selected V <sub>DDX</sub> =3.3V) | AI <sub>Matching_9</sub>                                                   | _             | +-2%             | +-5%         | _           |
|     | Pin Input Divider Ratio 17 <sup>2</sup>                                                                                                                                                                                                        |                                                                            |               |                  |              |             |
|     | Absolute Error on V <sub>ADC</sub><br>- compared to V <sub>SUP</sub> / Ratio <sub>VSUP</sub><br>with 5.5V < VSUP < 42V (selected V <sub>DDX</sub> =5V)<br>with 5.5V < VSUP < 24V (selected V <sub>DDX</sub> =3.3V)                             | AI <sub>Matching_17</sub>                                                  | -             | +-3%             | +-7%         | -           |

T<sub>A</sub>: Ambient Temperature
 automatic selected if 3.3 VDDX mode is enabled

# Appendix I ACMP Electrical Specifications

This section describe the electrical characteristics of the analog comparator module.

# I.1 Maximum Ratings

### Table I-1. Maximum Ratings of the analog comparator - ACMP

Characteristics noted under conditions  $3.20V \le V_{DDA} \le 5.15V$ ,  $-40^{\circ}C \le T_J \le 175^{\circ}C^1$  unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $T_A = 25^{\circ}C^2$  under nominal conditions unless otherwise noted.

| Num | Ratings                                                                                                             | Symbol                | Min  | Тур | Max          | Unit |
|-----|---------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----|--------------|------|
| 1   | Max Rating (relative to supply)                                                                                     | V <sub>ACMP_MAX</sub> | -0.3 |     | VDDA<br>+0.3 | V    |
|     | Max Rating (absolute)<br>V <sub>ACMP_0</sub><br>V <sub>ACMP_1</sub><br>V <sub>acmpi_0</sub><br>V <sub>acmpi_1</sub> | Vacmp_maxa            | -0.3 | _   | 6            | V    |

<sup>1</sup> T<sub>J</sub>: Junction Temperature

<sup>2</sup>  $T_A$ : Ambient Temperature

# **I.2** Static Electrical Characteristics

### Table I-2. Static Electrical Characteristics of the analog comparator - ACMP

Characteristics noted under conditions  $3.20V \le V_{DDA} \le 5.15V$ ,  $-40^{\circ}C \le T_J \le 175^{\circ}C^1$  unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $T_A = 25^{\circ}C^2$  under nominal conditions unless otherwise noted.

| Num | Ratings                                                                                                                                                                                                                                                                                    | Symbol                                         | Min            | Тур         | Max         | Unit           |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------|-------------|-------------|----------------|
| 2   | Supply Current of ACMP $T_J \le 150^{\circ}C$<br>• Module disabled<br>• Module enabled $\Delta V_{in} > 5^{*}V_{hyst}$                                                                                                                                                                     | I <sub>ACMP_off</sub><br>I <sub>ACMP_run</sub> | -<br>80        | -           | 3<br>180    | μΑ<br>μΑ       |
| 3   | Supply Current of ACMP 150°C $<$ T <sub>J</sub> $\leq$ 175°C<br>• Module disabled<br>• Module enabled $\Delta V_{in}$ > 5*V <sub>hyst</sub>                                                                                                                                                | I <sub>ACMP_off</sub><br>I <sub>ACMP_run</sub> | -<br>80        | -           | 5<br>180    | μΑ<br>μΑ       |
| 4   | $\begin{array}{l} \mbox{Pad Input Current in } V_{ACMP\_in} \mbox{ range} \\ \bullet \ -40^\circ C \leq T_J \leq 80^\circ C \\ \bullet \ -40^\circ C \leq T_J \leq 150^\circ C \\ \bullet \ -40^\circ C \leq T_J \leq 175^\circ C \end{array}$ $\label{eq:For 0V < V_{pad\_in} < V_{DDA}}$ | I <sub>ACMP_pad_in</sub>                       | -1<br>-2<br>-3 | -<br>-<br>- | 1<br>2<br>3 | μΑ<br>μΑ<br>μΑ |
| 5   | Input Offset<br>• $-40^{\circ}C \le T_{J} \le 175^{\circ}C$                                                                                                                                                                                                                                | V <sub>ACMP_offset</sub>                       | -25            | 0           | 25          | mV             |

NOTES:

- 1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M-1994.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DATUM PLANE AB IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.
- 4. DATUMS T, U, AND Z TO BE DETERMINED AT DATUM PLANE AB.

5. DIMENSIONS TO BE DETERMINED AT SEATING PLANE AC.



DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.250 PER SIDE. DIMENSIONS DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE AB.

 $\Delta$  THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.350.

- 8. MINIMUM SOLDER PLATE THICKNESS SHALL BE 0.0076.
- 9. EXACT SHAPE OF EACH CORNER IS OPTIONAL.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA        | L OUTLINE    | PRINT VERSION NOT TO SCALE |        |  |  |
|---------------------------------------------------------|------------------|--------------|----------------------------|--------|--|--|
| TITLE:                                                  |                  | DOCUMENT NO  | : 98ASH00962A              | REV: G |  |  |
| LQFP, 48 LEAD, 0.                                       | 50 PITCH<br>1.4) | CASE NUMBER  | 14 APR 2005                |        |  |  |
| (7.0 x 7.0 x                                            |                  | STANDARD: JE | DEC MS-026-BBC             |        |  |  |

# O.5 0x0200-0x037F PIM (continued)

| Global<br>Address | Register<br>Name |        | Bit 7 | 6     | 5       | 4       | 3      | 2 | 1     | Bit 0  |
|-------------------|------------------|--------|-------|-------|---------|---------|--------|---|-------|--------|
| 0x031F            | WOMJ             | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | WOMJ1 | WOMJ0  |
| 0x0320–<br>0x032F | Reserved         | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | 0      |
| 0x0330            | Reserved         | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | 0      |
| 0x0331            | PTIL             | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | PTIL0  |
| 0x0332–<br>0x0333 | Reserved         | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | 0      |
| 0x0334            | PPSL             | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | PPSL0  |
| 0x0335            | Reserved         | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | 0      |
| 0x0336            | PIEL             | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | PIEL0  |
| 0x0337            | PIFL             | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | PIFL0  |
| 0x0338–<br>0x033B | Reserved         | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | 0      |
| 0x033C            | DIENL            | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | DIENL0 |
| 0x033D            | PTAL             | R<br>W | PTTEL | PTPSL | PTABYPL | PTADIRL | PTAENL | 0 | 0     | 0      |
| 0x033E            | PIRL             | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | PIRL0  |
| 0x033F-0<br>x037F | Reserved         | R<br>W | 0     | 0     | 0       | 0       | 0      | 0 | 0     | 0      |

# O.6 0x0380-0x039F FTMRZ

| Address | Name    |        | 7      | 6       | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|---------|--------|--------|---------|-------|-------|-------|-------|-------|-------|
| 0x0380  | FCLKDIV | R<br>W | FDIVLD | FDIVLCK | FDIV5 | FDIV4 | FDIV3 | FDIV2 | FDIV1 | FDIV0 |
| 0x0381  | FSEC    | R<br>W | KEYEN1 | KEYEN0  | RNV5  | RNV4  | RNV3  | RNV2  | SEC1  | SEC0  |

MC912ZVL Family Reference Manual, Rev. 2.41