



Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

| Product Status          | Obsolete                                                                       |
|-------------------------|--------------------------------------------------------------------------------|
| Туре                    | SC3850 Dual Core                                                               |
| Interface               | Ethernet, I <sup>2</sup> C, PCI, RGMII, Serial RapidIO, SGMII, SPI, UART/USART |
| Clock Rate              | 1GHz                                                                           |
| Non-Volatile Memory     | ROM (96kB)                                                                     |
| On-Chip RAM             | 576kB                                                                          |
| Voltage - I/O           | 2.50V                                                                          |
| Voltage - Core          | 1.00V                                                                          |
| Operating Temperature   | 0°C ~ 105°C (TJ)                                                               |
| Mounting Type           | Surface Mount                                                                  |
| Package / Case          | 783-BBGA, FCBGA                                                                |
| Supplier Device Package | 783-FCPBGA (29x29)                                                             |
| Purchase URL            | https://www.e-xfl.com/product-detail/nxp-semiconductors/msc8152sag1000b        |
|                         |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





Figure 1. MSC8152 Block Diagram



Figure 2. StarCore SC3850 DSP Subsystem Block Diagram



| Ball Number | Signal Name <sup>1,2</sup>   | Pin Type <sup>10</sup> | Power Rail<br>Name |
|-------------|------------------------------|------------------------|--------------------|
| G7          | M2CKE0                       | 0                      | GVDD2              |
| G8          | M2A11                        | 0                      | GVDD2              |
| G9          | M2A7                         | 0                      | GVDD2              |
| G10         | M2CK2                        | 0                      | GVDD2              |
| G11         | M2APAR_OUT                   | 0                      | GVDD2              |
| G12         | M2ODT1                       | 0                      | GVDD2              |
| G13         | M2APAR_IN                    | I                      | GVDD2              |
| G14         | M2DQ43                       | I/O                    | GVDD2              |
| G15         | M2DM5                        | 0                      | GVDD2              |
| G16         | M2DQ44                       | I/O                    | GVDD2              |
| G17         | M2DQ40                       | I/O                    | GVDD2              |
| G18         | M2DQ59                       | I/O                    | GVDD2              |
| G19         | M2DM7                        | 0                      | GVDD2              |
| G20         | M2DQ60                       | I/O                    | GVDD2              |
| G21         | Reserved                     | NC                     | _                  |
| G22         | Reserved                     | NC                     | _                  |
| G23         | SXPVSS1                      | Ground                 | N/A                |
| G24         | SXPVDD1                      | Power                  | N/A                |
| G25         | SR1_IMP_CAL_TX               | I                      | SXCVDD1            |
| G26         | SXCVSS1                      | Ground                 | N/A                |
| G27         | Reserved                     | NC                     | _                  |
| G28         | Reserved                     | NC                     | _                  |
| H1          | GVDD2                        | Power                  | N/A                |
| H2          | VSS                          | Ground                 | N/A                |
| H3          | M2DQ18                       | I/O                    | GVDD2              |
| H4          | GVDD2                        | Power                  | N/A                |
| H5          | VSS                          | Ground                 | N/A                |
| H6          | M2DQ20                       | I/O                    | GVDD2              |
| H7          | GVDD2                        | Power                  | N/A                |
| H8          | VSS                          | Ground                 | N/A                |
| H9          | M2A15                        | 0                      | GVDD2              |
| H10         | M2CK2                        | 0                      | GVDD2              |
| H11         | M2MDIC0                      | I/O                    | GVDD2              |
| H12         | M2VREF                       | I                      | GVDD2              |
| H13         | M2MDIC1                      | I/O                    | GVDD2              |
| H14         | M2DQ46                       | I/O                    | GVDD2              |
| H15         | M2DQ47                       | I/O                    | GVDD2              |
| H16         | M2DQ45                       | I/O                    | GVDD2              |
| H17         | M2DQ41                       | I/O                    | GVDD2              |
| H18         | M2DQ62                       | I/O                    | GVDD2              |
| H19         | M2DQ63                       | I/O                    | GVDD2              |
| H20         | M2DQ61                       | I/O                    | GVDD2              |
| H21         | Reserved                     | NC                     | _                  |
| H22         | Reserved                     | NC                     | _                  |
| H23         | SR1_TXD3/SG2_TX <sup>4</sup> | 0                      | SXPVDD1            |
| H24         | SR1_TXD3/SG2_TX <sup>4</sup> | 0                      | SXPVDD1            |



| Ball Number | Signal Name <sup>1,2</sup>   | Pin Type <sup>10</sup> | Power Rail<br>Name |
|-------------|------------------------------|------------------------|--------------------|
| H25         | SXCVSS1                      | Ground                 | N/A                |
| H26         | SXCVDD1                      | Power                  | N/A                |
| H27         | SR1_RXD3/SG2_RX <sup>4</sup> | I                      | SXCVDD1            |
| H28         | SR1_RXD3/SG2_RX <sup>4</sup> | I                      | SXCVDD1            |
| J1          | M2DQS1                       | I/O                    | GVDD2              |
| J2          | M2DQS1                       | I/O                    | GVDD2              |
| J3          | M2DQ10                       | I/O                    | GVDD2              |
| J4          | M2DQ11                       | I/O                    | GVDD2              |
| J5          | M2DQ14                       | I/O                    | GVDD2              |
| J6          | M2DQ23                       | I/O                    | GVDD2              |
| J7          | M2ODT0                       | 0                      | GVDD2              |
| J8          | M2A12                        | 0                      | GVDD2              |
| J9          | M2A14                        | 0                      | GVDD2              |
| J10         | VSS                          | Ground                 | N/A                |
| J11         | GVDD2                        | Power                  | N/A                |
| J12         | VSS                          | Ground                 | N/A                |
| J13         | GVDD2                        | Power                  | N/A                |
| J14         | VSS                          | Ground                 | N/A                |
| J15         | GVDD2                        | Power                  | N/A                |
| J16         | VSS                          | Ground                 | N/A                |
| J17         | GVDD2                        | Power                  | N/A                |
| J18         | VSS                          | Ground                 | N/A                |
| J19         | GVDD2                        | Power                  | N/A                |
| J20         | Reserved                     | NC                     | —                  |
| J21         | Reserved                     | NC                     | —                  |
| J22         | Reserved                     | NC                     | —                  |
| J23         | SXPVDD1                      | Power                  | N/A                |
| J24         | SXPVSS1                      | Ground                 | N/A                |
| J25         | SXCVDD1                      | Power                  | N/A                |
| J26         | SXCVSS1                      | Ground                 | N/A                |
| J27         | SXCVDD1                      | Power                  | N/A                |
| J28         | SXCVSS1                      | Ground                 | N/A                |
| K1          | VSS                          | Ground                 | N/A                |
| K2          | GVDD2                        | Power                  | N/A                |
| K3          | M2DM1                        | 0                      | GVDD2              |
| K4          | VSS                          | Ground                 | N/A                |
| K5          | GVDD2                        | Power                  | N/A                |
| K6          | M2DQ0                        | I/O                    | GVDD2              |
| K7          | VSS                          | Ground                 | N/A                |
| K8          | GVDD2                        | Power                  | N/A                |
| K9          | M2DQ5                        | I/O                    | GVDD2              |
| K10         | VSS                          | Ground                 | N/A                |
| K11         | VDD                          | Power                  | N/A                |
| K12         | VSS                          | Ground                 | N/A                |
| K13         | VDD                          | Power                  | N/A                |
| K14         | VSS                          | Ground                 | N/A                |



| Ball Number | Signal Name <sup>1,2</sup>           | Pin Type <sup>10</sup> | Power Rail<br>Name |
|-------------|--------------------------------------|------------------------|--------------------|
| N23         | SR2_TXD2/PE_TXD2/SG1_TX <sup>4</sup> | 0                      | SXPVDD2            |
| N24         | SR2_TXD2/PE_TXD2/SG1_TX <sup>4</sup> | 0                      | SXPVDD2            |
| N25         | SXCVDD2                              | Power                  | N/A                |
| N26         | SXCVSS2                              | Ground                 | N/A                |
| N27         | SR2_RXD2/PE_RXD2/SG1_RX <sup>4</sup> | I                      | SXCVDD2            |
| N28         | SR2_RXD2/PE_RXD2/SG1_RX <sup>4</sup> | I                      | SXCVDD2            |
| P1          | CLKIN                                | I                      | QVDD               |
| P2          | EE0                                  | I                      | QVDD               |
| P3          | QVDD                                 | Power                  | N/A                |
| P4          | VSS                                  | Ground                 | N/A                |
| P5          | STOP_BS                              | I                      | QVDD               |
| P6          | QVDD                                 | Power                  | N/A                |
| P7          | VSS                                  | Ground                 | N/A                |
| P8          | PLL0_AVDD <sup>9</sup>               | Power                  | VDD                |
| P9          | PLL2_AVDD <sup>9</sup>               | Power                  | VDD                |
| P10         | VSS                                  | Ground                 | N/A                |
| P11         | VDD                                  | Power                  | N/A                |
| P12         | VSS                                  | Ground                 | N/A                |
| P13         | VDD                                  | Power                  | N/A                |
| P14         | VSS                                  | Ground                 | N/A                |
| P15         | MVDD                                 | Power                  | N/A                |
| P16         | VSS                                  | Ground                 | N/A                |
| P17         | MVDD                                 | Power                  | N/A                |
| P18         | VSS                                  | Ground                 | N/A                |
| P19         | VDD                                  | Power                  | N/A                |
| P20         | Reserved                             | NC                     |                    |
| P21         | Reserved                             | NC                     |                    |
| P22         | Reserved                             | NC                     |                    |
| P23         | SXPVDD2                              | Power                  | N/A                |
| P24         | SXPVSS2                              | Ground                 | N/A                |
| P25         | SR2_PLL_AGND <sup>9</sup>            | Ground                 | SXCVSS2            |
| P26         | SR2_PLL_AVDD <sup>9</sup>            | Power                  | SXCVDD2            |
| P27         | SXCVSS2                              | Ground                 | N/A                |
| P28         | SXCVDD2                              | Power                  | N/A                |
| R1          | VSS                                  | Ground                 | N/A                |
| R2          | NMI                                  | I                      | QVDD               |
| R3          | NMI_OUT <sup>6</sup>                 | 0                      | QVDD               |
| R4          | HRESET <sup>6,7</sup>                | I/O                    | QVDD               |
| R5          | INT_OUT <sup>6</sup>                 | 0                      | QVDD               |
| R6          | EE1                                  | 0                      | QVDD               |
| R7          | VSS                                  | Ground                 | N/A                |
| R8          | PLL1_AVDD <sup>9</sup>               | Power                  | VDD                |
| R9          | VSS                                  | Ground                 | N/A                |
| R10         | VDD                                  | Power                  | N/A                |
| R11         | VSS                                  | Non-user               | N/A                |
| R12         | VDD                                  | Power                  | N/A                |



| Ball Number | Signal Name <sup>1,2</sup>         | Pin Type <sup>10</sup> | Power Rail<br>Name |
|-------------|------------------------------------|------------------------|--------------------|
| V21         | RCW_LSEL_3/RC20                    | I/O                    | NVDD               |
| V22         | RCW_LSEL_2/RC19                    | I/O                    | NVDD               |
| V23         | SXPVDD2                            | Power                  | N/A                |
| V24         | SXPVSS2                            | Ground                 | N/A                |
| V25         | RCW_LSEL_1/RC18                    | I/O                    | NVDD               |
| V26         | RC21                               | I                      | NVDD               |
| V27         | SXCVDD2                            | Power                  | N/A                |
| V28         | SXCVSS2                            | Ground                 | N/A                |
| W1          | VSS                                | Ground                 | N/A                |
| W2          | GVDD1                              | Power                  | N/A                |
| W3          | M1DM1                              | 0                      | GVDD1              |
| W4          | VSS                                | Ground                 | N/A                |
| W5          | GVDD1                              | Power                  | N/A                |
| W6          | M1DQ0                              | I/O                    | GVDD1              |
| W7          | VSS                                | Ground                 | N/A                |
| W8          | GVDD1                              | Power                  | N/A                |
| W9          | M1DQ5                              | I/O                    | GVDD1              |
| W10         | VDD                                | Power                  | N/A                |
| W11         | VSS                                | Ground                 | N/A                |
| W12         | VDD                                | Power                  | N/A                |
| W13         | VSS                                | Ground                 | N/A                |
| W14         | VDD                                | Power                  | N/A                |
| W15         | VSS                                | Ground                 | N/A                |
| W16         | VDD                                | Power                  | N/A                |
| W17         | VSS                                | Ground                 | N/A                |
| W18         | VDD                                | Power                  | N/A                |
| W19         | VSS                                | Ground                 | N/A                |
| W20         | VSS                                | Ground                 | N/A                |
| W21         | RCW_LSEL0/RC17                     | I/O                    | NVDD               |
| W22         | GPIO19/SPI_MISO <sup>5,8</sup>     | I/O                    | NVDD               |
| W23         | VSS                                | Ground                 | N/A                |
| W24         | NVDD                               | Power                  | N/A                |
| W25         | GPIO11/IRQ11/RC11 <sup>5,8</sup>   | I/O                    | NVDD               |
| W26         | GPIO3/DRQ1/IRQ3/RC3 <sup>5,8</sup> | I/O                    | NVDD               |
| W27         | GPIO7/IRQ7/RC7 <sup>5,8</sup>      | I/O                    | NVDD               |
| W28         | GPIO2/IRQ2/RC2 <sup>5,8</sup>      | I/O                    | NVDD               |
| Y1          | M1DQS1                             | I/O                    | GVDD1              |
| Y2          | M1DQS1                             | I/O                    | GVDD1              |
| Y3          | M1DQ10                             | I/O                    | GVDD1              |
| Y4          | M1DQ11                             | I/O                    | GVDD1              |
| Y5          | M1DQ14                             | I/O                    | GVDD1              |
| Y6          | M1DQ23                             | I/O                    | GVDD1              |
| Y7          | M1ODT0                             | 0                      | GVDD1              |
| Y8          | M1A12                              | 0                      | GVDD1              |
| Y9          | M1A14                              | 0                      | GVDD1              |
| Y10         | VSS                                | Ground                 | N/A                |



| Ball Number | Signal Name <sup>1,2</sup>            | Pin Type <sup>10</sup> | Power Rail<br>Name |
|-------------|---------------------------------------|------------------------|--------------------|
| AC19        | VSS                                   | Ground                 | N/A                |
| AC20        | GVDD1                                 | Power                  | N/A                |
| AC21        | VSS                                   | Ground                 | N/A                |
| AC22        | NVDD                                  | Power                  | N/A                |
| AC23        | GPIO30/I2C_SCL <sup>5,8</sup>         | I/O                    | NVDD               |
| AC24        | GPIO26/TMR3 <sup>5,8</sup>            | I/O                    | NVDD               |
| AC25        | VSS                                   | Ground                 | N/A                |
| AC26        | NVDD                                  | Power                  | N/A                |
| AC27        | GPIO23/TMR0 <sup>5,8</sup>            | I/O                    | NVDD               |
| AC28        | GPI022 <sup>5,8</sup>                 | I/O                    | NVDD               |
| AD1         | M1DQ31                                | I/O                    | GVDD1              |
| AD2         | M1DQ30                                | I/O                    | GVDD1              |
| AD3         | M1DQ27                                | I/O                    | GVDD1              |
| AD4         | M1ECC7                                | I/O                    | GVDD1              |
| AD5         | M1ECC6                                | I/O                    | GVDD1              |
| AD6         | M1ECC3                                | I/O                    | GVDD1              |
| AD7         | M1A9                                  | 0                      | GVDD1              |
| AD8         | M1A6                                  | 0                      | GVDD1              |
| AD9         | M1A3                                  | 0                      | GVDD1              |
| AD10        | M1A10                                 | 0                      | GVDD1              |
| AD11        | M1RAS                                 | 0                      | GVDD1              |
| AD12        | M1A2                                  | 0                      | GVDD1              |
| AD13        | M1DQ38                                | I/O                    | GVDD1              |
| AD14        | M1DQS5                                | I/O                    | GVDD1              |
| AD15        | M1DQS5                                | I/O                    | GVDD1              |
| AD16        | M1DQ33                                | I/O                    | GVDD1              |
| AD17        | M1DQ56                                | I/O                    | GVDD1              |
| AD18        | M1DQ57                                | I/O                    | GVDD1              |
| AD19        | M1DQS7                                | I/O                    | GVDD1              |
| AD20        | M1DQS7                                | I/O                    | GVDD1              |
| AD21        | VSS                                   | Ground                 | N/A                |
| AD22        | GE2_TX_CTL                            | 0                      | NVDD               |
| AD23        | GPIO15/DDN0/IRQ15/RC15 <sup>5,8</sup> | I/O                    | NVDD               |
| AD24        | GPIO13/IRQ13/RC13 <sup>5,8</sup>      | I/O                    | NVDD               |
| AD25        | GE_MDC                                | 0                      | NVDD               |
| AD26        | GE_MDIO                               | I/O                    | NVDD               |
| AD27        | TDM2TCK/GE1_TD3 <sup>3</sup>          | I/O                    | NVDD               |
| AD28        | TDM2RCK/GE1_TD0 <sup>3</sup>          | I/O                    | NVDD               |
| AE1         | GVDD1                                 | Power                  | N/A                |
| AE2         | VSS                                   | Ground                 | N/A                |
| AE3         | M1DQ29                                | I/O                    | GVDD1              |
| AE4         | GVDD1                                 | Power                  | N/A                |
| AE5         | VSS                                   | Ground                 | N/A                |
| AE6         | M1ECC5                                | I/O                    | GVDD1              |
| AE7         | GVDD1                                 | Power                  | N/A                |
| AE8         | VSS                                   | Ground                 | N/A                |



rical Characteristics

# 2.2 Recommended Operating Conditions

Table 3 lists recommended operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Rating                                                                       | Symbol                                                               | Min                           | Nominal                    | Max                          | Unit        |
|------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------|----------------------------|------------------------------|-------------|
| Core supply voltage                                                          | V <sub>DD</sub>                                                      | 0.97                          | 1.0                        | 1.05                         | V           |
| M3 memory supply voltage                                                     | V <sub>DDM3</sub>                                                    | 0.97                          | 1.0                        | 1.05                         | V           |
| MAPLE-B supply voltage                                                       | V <sub>DDM</sub>                                                     | 0.97                          | 1.0                        | 1.05                         | V           |
| DDR memory supply voltage<br>DDR2 mode<br>DDR3 mode<br>DDR reference voltage | V <sub>DDDDR</sub><br>MV <sub>REE</sub>                              | 1.7<br>1.425<br>0.49 × Vрадав | 1.8<br>1.5<br>0.5 × Voddar | 1.9<br>1.575<br>0.51 × Vоров | V<br>V<br>V |
| I/O voltage excluding DDR and RapidIO lines                                  | V <sub>DDIO</sub>                                                    | 2.375                         | 2.5                        | 2.625                        | V           |
| Rapid I/O pad voltage                                                        | V <sub>DDSXP</sub>                                                   | 0.97                          | 1.0                        | 1.05                         | V           |
| Rapid I/O core voltage                                                       | V <sub>DDSXC</sub>                                                   | 0.97                          | 1.0                        | 1.05                         | V           |
| Operating temperature range:<br>• Standard<br>• Higher<br>• Extended         | T <sub>J</sub><br>T <sub>J</sub><br>T <sub>A</sub><br>T <sub>J</sub> | 0<br>0<br>40                  |                            | 90<br>105<br>—<br>105        | ວໍ<br>ວໍ    |

### Table 3. Recommended Operating Conditions



### 2.5.1.2 DDR3 (1.5V) SDRAM DC Electrical Characteristics

Table 7 provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3 SDRAM.

Note: At recommended operating conditions (see Table 3) with  $V_{DDDDR} = 1.5 \text{ V}$ .

#### Table 7. DDR3 SDRAM Interface DC Electrical Characteristics

| Parameter/Condition   | Symbol            | Min                       | Мах                       | Unit | Notes |
|-----------------------|-------------------|---------------------------|---------------------------|------|-------|
| I/O reference voltage | MV <sub>REF</sub> | $0.49 \times V_{DDDDR}$   | $0.51 \times V_{DDDDR}$   | V    | 2,3,4 |
| Input high voltage    | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.100 | V <sub>DDDDR</sub>        | V    | 5     |
| Input low voltage     | V <sub>IL</sub>   | GND                       | MV <sub>REF</sub> – 0.100 | V    | 5     |
| I/O leakage current   | I <sub>OZ</sub>   | -50                       | 50                        | μA   | 6     |

Notes: 1. V<sub>DDDDR</sub> is expected to be within 50 mV of the DRAM V<sub>DD</sub> at all times. The DRAM and memory controller can use the same or different sources.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times V_{DDDDR}$ , and to track  $V_{DDDDR}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±1% of the DC value.

 V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub> with a minimum value of MV<sub>REF</sub> – 0.4 and a maximum value of MV<sub>REF</sub> + 0.04 V. V<sub>TT</sub> should track variations in the DC-level of MV<sub>REF</sub>.

- 4. The voltage regulator for MV<sub>REF</sub> must be <u>able</u> to supply up to 250  $\mu$ A.
- 5. Input capacitance load for DQ, DQS, and DQS signals are available in the IBIS models.
- **6.** Output leakage is measured with all outputs are disabled,  $0 V \le V_{OUT} \le V_{DDDDR}$ .

### 2.5.1.3 DDR2/DDR3 SDRAM Capacitance

Table 8 provides the DDR controller interface capacitance for DDR2 and DDR3 memory.

**Note:** At recommended operating conditions (see Table 3) with V<sub>DDDDR</sub> = 1.8 V for DDR2 memory or V<sub>DDDDR</sub> = 1.5 V for DDR3 memory.

#### Table 8. DDR2/DDR3 SDRAM Capacitance

| Parameter                                              | Symbol           | Min | Мах | Unit |
|--------------------------------------------------------|------------------|-----|-----|------|
| I/O capacitance: DQ, DQS, DQS                          | C <sub>IO</sub>  | 6   | 8   | pF   |
| Delta I/O capacitance: DQ, DQS, DQS                    | C <sub>DIO</sub> | —   | 0.5 | pF   |
| Note: Guaranteed by FAB process and micro-construction | n.               |     |     |      |



rical Characteristics

### 2.5.2.2 SerDes Reference Clock Receiver Characteristics

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clock inputs are SR1\_REF\_CLK/SR1\_REF\_CLK or SR2\_REF\_CLK/SR2\_REF\_CLK. Figure 5 shows a receiver reference diagram of the SerDes reference clocks.



Figure 5. Receiver of SerDes Reference Clocks

The characteristics of the clock signals are as follows:

- The supply voltage requirements for V<sub>DDSXC</sub> are as specified in **Table 3**.
- The SerDes reference clock receiver reference circuit structure is as follows:
  - The SR[1–2]\_REF\_CLK and SR[1–2]\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 5. Each differential clock input (SR[1–2]\_REF\_CLK or SR[1–2]\_REF\_CLK) has on-chip 50-Ω termination to GND<sub>SXC</sub> followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. Refer to the differential mode and single-ended mode descriptions below for detailed requirements.
- The maximum average current requirement also determines the common mode voltage range.
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA because the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V / 50 = 8 mA) while the minimum common mode input level is 0.1 V above GND<sub>SXC</sub>. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV.
  - If the device driving the SR[1–2]\_REF\_CLK and  $\overline{SR[1-2]}_REF_CLK$  inputs cannot drive 50  $\Omega$  to GND<sub>SXC</sub> DC or the drive strength of the clock driver chip exceeds the maximum input current limitations, it must be AC-coupled externally.
- The input amplitude requirement is described in detail in the following sections.



### 2.5.2.3 SerDes Transmitter and Receiver Reference Circuits

Figure 6 shows the reference circuits for SerDes data lane transmitter and receiver.



Note: The [1–2] indicates the specific SerDes Interface (1 or 2) and the m indicates the specific channel within that interface (0,1,2,3). Actual signals are assigned by the HRCW assignments at reset (see **Chapter 5**, *Reset* in the reference manual for details)

Figure 6. SerDes Transmitter and Receiver Reference Circuits

## 2.5.3 DC-Level Requirements for SerDes Interfaces

The following subsections define the DC-level requirements for the SerDes reference clocks, the PCI Express data lines, the Serial RapidIO data lines, and the SGMII data lines.

### 2.5.3.1 DC-Level Requirements for SerDes Reference Clocks

The DC-level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs, as described below:

- Differential Mode
  - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing of less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
  - For an external DC-coupled connection, the maximum average current requirements sets the requirement for average voltage (common mode voltage) as between 100 mV and 400 mV. Figure 7 shows the SerDes reference clock input requirement for DC-coupled connection scheme.







Table 22 provides the DDR2 differential specifications for the differential signals MDQS/MDQS and MCK/MCK.

#### Table 22. DDR2 SDRAM Differential Electrical Characteristics

| Parameter                                  | Symbol            | Min                    | Max                | Unit |
|--------------------------------------------|-------------------|------------------------|--------------------|------|
| Input AC differential cross-point voltage  | V <sub>IXAC</sub> | 0.5 	imes GVDD - 0.175 | 0.5 × GVDD + 0.175 | V    |
| Output AC differential cross-point voltage | V <sub>OXAC</sub> | 0.5 	imes GVDD - 0.125 | 0.5 × GVDD + 0.125 | V    |

Table 23 provides the DDR3 differential specifications for the differential signals MDQS/MDQS and MCK/MCK.

#### Table 23. DDR3 SDRAM Differential Electrical Characteristics

| Parameter                                  | Symbol            | Min                    | Мах                | Unit |
|--------------------------------------------|-------------------|------------------------|--------------------|------|
| Input AC differential cross-point voltage  | V <sub>IXAC</sub> | 0.5 	imes GVDD - 0.150 | 0.5 × GVDD + 0.150 | V    |
| Output AC differential cross-point voltage | V <sub>OXAC</sub> | 0.5 	imes GVDD - 0.115 | 0.5 × GVDD + 0.115 | V    |

### 2.6.2 HSSI AC Timing Specifications

The following subsections define the AC timing requirements for the SerDes reference clocks, the PCI Express data lines, the Serial RapidIO data lines, and the SGMII data lines.

### 2.6.2.1 AC Requirements for SerDes Reference Clock

Table 24 lists AC requirements for the SerDes reference clocks.

Note: Specifications are valid at the recommended operating conditions listed in Table 3.

| Parameter                                                                                                                   | Symbol                                 | Min  | Typical | Max  | Units | Notes |
|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------|------|-------|-------|
| SR[1–2]_REF_CLK/SR[1–2]_REF_CLK<br>frequency range                                                                          | <sup>t</sup> CLK_REF                   | —    | 100/125 | _    | MHz   | 1     |
| SR[1–2]_REF_CLK/SR[1–2]_REF_CLK clock frequency tolerance                                                                   | <sup>t</sup> CLK_TOL                   | -350 | —       | 350  | ppm   | —     |
| SR[1–2]_REF_CLK/SR[1–2]_REF_CLK<br>reference clock duty cycle (measured at 1.6 V)                                           | <sup>t</sup> CLK_DUTY                  | 40   | 50      | 60   | %     | _     |
| SR[1–2]_REF_CLK/SR[1–2]_REF_CLK max deterministic peak-peak jitter at 10 <sup>-6</sup> BER                                  | <sup>t</sup> clk_dj                    | _    | _       | 42   | ps    | —     |
| SR[1–2]_REF_CLK/SR[1–2]_REF_CLK total reference clock jitter at 10 <sup>-6</sup> BER (peak-to-peak jitter at ref_clk input) | <sup>t</sup> clk_tj                    | _    | _       | 86   | ps    | 2     |
| SR[1–2]_REF_CLK/SR[1–2]_REF_CLK<br>rising/falling edge rate                                                                 | <sup>t</sup> clkrr/ <sup>t</sup> clkfr | 1    | _       | 4    | V/ns  | 3     |
| Differential input high voltage                                                                                             | V <sub>IH</sub>                        | 200  | —       | —    | mV    | 4     |
| Differential input low voltage                                                                                              | V <sub>IL</sub>                        | —    | —       | -200 | mV    | 4     |
| Rising edge rate (SR[1–2]_REF_CLK) to falling<br>edge rate (SR[1–2]_REF_CLK) matching                                       | Rise-Fall<br>Matching                  | _    | _       | 20   | %     | 5, 6  |

### Table 24. SR[1–2]\_REF\_CLK and SR[1–2]\_REF\_CLK Input Clock Requirements



### 2.6.2.4 SGMII AC Timing Specifications

**Note:** Specifications are valid at the recommended operating conditions listed in Table 3.

Transmitter and receiver AC characteristics are measured at the transmitter outputs ( $SR[1-2]_TX[n]$  and  $\overline{SR[1-2]_TX}[n]$ ) or at the receiver inputs ( $SR[1-2]_RX[n]$  and  $\overline{SR[1-2]_RX}[n]$ ) as depicted in Figure 19, respectively.



Figure 19. SGMII AC Test/Measurement Load

Table 29 provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include REF\_CLK jitter.

| Table 29. SC | <b>GMII Transmit</b> | AC Timing | <b>Specifications</b> |
|--------------|----------------------|-----------|-----------------------|
|--------------|----------------------|-----------|-----------------------|

| Parameter                                                                                       | Symbol                  | Min              | Тур | Мах    | Unit   | Notes |
|-------------------------------------------------------------------------------------------------|-------------------------|------------------|-----|--------|--------|-------|
| Deterministic Jitter                                                                            | JD                      | —                | —   | 0.17   | UI p-p | —     |
| Total Jitter                                                                                    | JT                      | —                | —   | 0.35   | UI p-p | 2     |
| Unit Interval                                                                                   | UI                      | 799.92           | 800 | 800.08 | ps     | 1     |
| Notes:         1.         See Figure 18 for single           2.         Each UI is 800 ps ± 100 | frequency sinusoid ppm. | al jitter limits |     |        |        |       |

Table 30 provides the SGMII receiver AC timing specifications. The AC timing specifications do not include REF\_CLK jitter.

**Table 30. SGMII Receive AC Timing Specifications** 

| Parameter                                          | Symbol | Min    | Тур    | Max               | Unit   | Notes |
|----------------------------------------------------|--------|--------|--------|-------------------|--------|-------|
| Deterministic Jitter Tolerance                     | JD     | 0.37   | —      | —                 | UI p-p | 1, 2  |
| Combined Deterministic and Random Jitter Tolerance | JDR    | 0.55   | —      | —                 | UI p-p | 1, 2  |
| Total Jitter Tolerance                             | JT     | 0.65   | —      | —                 | UI p-p | 1,2   |
| Bit Error Ratio                                    | BER    | —      | —      | 10 <sup>-12</sup> | —      | —     |
| Unit Interval                                      | UI     | 799.92 | 800.00 | 800.08            | ps     | 3     |
| Notes: 1 Measured at receiver                      |        |        |        |                   |        |       |

s: 1. Measured at receive

Refer to RapidIO<sup>TM</sup> 1x/4x LP Serial Physical Layer Specification for interpretation of jitter specifications. Also see Figure 18.
 Each UI is 800 ps ± 100 ppm.



rical Characteristics

### 2.6.3 TDM Timing

Table 31 provides the input and output AC timing specifications for the TDM interface.

| Parameter                                    | Symbol <sup>2</sup>   | Min  | Max  | Unit |
|----------------------------------------------|-----------------------|------|------|------|
| TDMxRCK/TDMxTCK                              | t <sub>DM</sub>       | 16.0 | —    | ns   |
| TDMxRCK/TDMxTCK high pulse width             | t <sub>DM_HIGH</sub>  | 7.0  | _    | ns   |
| TDMxRCK/TDMxTCK low pulse width              | t <sub>DM_LOW</sub>   | 7.0  | —    | ns   |
| TDM all input setup time                     | t <sub>DMIVKH</sub>   | 3.6  | —    | ns   |
| TDMxRD hold time                             | t <sub>DMRDIXKH</sub> | 1.9  | _    | ns   |
| TDMxTFS/TDMxRFS input hold time              | t <sub>DMFSIXKH</sub> | 1.9  | —    | ns   |
| TDMxTCK High to TDMxTD output active         | t <sub>DM_OUTAC</sub> | 2.5  | _    | ns   |
| TDMxTCK High to TDMxTD output valid          | <sup>t</sup> DMTKHOV  | _    | 9.8  | ns   |
| TDMxTD hold time                             | <sup>t</sup> DMTKHOX  | 2.5  | —    | ns   |
| TDMxTCK High to TDMxTD output high impedance | t <sub>DM_OUTHI</sub> | _    | 9.8  | ns   |
| TDMxTFS/TDMxRFS output valid                 | t <sub>DMFSKHOV</sub> | —    | 9.25 | ns   |
| TDMxTFS/TDMxRFS output hold time             | t <sub>DMFSKHOX</sub> | 2.0  | —    | ns   |

Table 31. TDM AC Timing Specifications for 62.5 MHz<sup>1</sup>

The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>HIKHOX</sub> symbolizes the output internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
</sub>

2. Output values are based on 30 pF capacitive load.

Inputs are referenced to the sampling that the TDM is programmed to use. Outputs are referenced to the programming edge they are programmed to use. Use of the rising edge or falling edge as a reference is programmable. T<sub>DMxTCK</sub> and T<sub>DMxRCK</sub> are shown using the rising edge.

4. All values are based on a maximum TDM interface frequency of 62.5 MHz.

Figure 20 shows the TDM receive signal timing.







Figure 21 shows the TDM transmit signal timing.



Figure 21. TDM Transmit Signals

Figure 22 provides the AC test load for the TDM/SI.



Figure 22. TDM AC Test Load

### 2.6.4 Timers AC Timing Specifications

Table 32 lists the timer input AC timing specifications.

### Table 32. Timers Input AC Timing Specifications

|                                   |                                                                                                                                  | Characteristics | Symbol             | Minimum | Unit | Notes |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|---------|------|-------|
| Timers inputs—minimum pulse width |                                                                                                                                  |                 | T <sub>TIWID</sub> | 8       | ns   | 1, 2  |
| Notes:                            | Notes: 1. The maximum allowed frequency of timer outputs is 125 MHz. Configure the timer modules appropriately.                  |                 |                    |         |      |       |
|                                   | 2. Timer inputs and outputs are asynchronous to any visible clock. Timer outputs should be synchronized before use by any        |                 |                    | y any   |      |       |
|                                   | external synchronous logic. Timer inputs are required to be valid for at least t <sub>TIWID</sub> ns to ensure proper operation. |                 |                    |         |      |       |

Note: For recommended operating conditions, see Table 3.

Figure 23 shows the AC test load for the timers.



Figure 23. Timer AC Test Load



### 2.6.6 SPI Timing

Table 36 lists the SPI input and output AC timing specifications.

Table 36. SPI AC Timing Specifications

| Parameter                                                | Symbol <sup>1</sup> | Min | Мах | Unit | Note |
|----------------------------------------------------------|---------------------|-----|-----|------|------|
| SPI outputs valid—Master mode (internal clock) delay     | t <sub>NIKHOV</sub> | —   | 6   | ns   | 2    |
| SPI outputs hold—Master mode (internal clock) delay      | t <sub>NIKHOX</sub> | 0.5 | —   | ns   | 2    |
| SPI outputs valid—Slave mode (external clock) delay      | t <sub>NEKHOV</sub> | —   | 12  | ns   | 2    |
| SPI outputs hold—Slave mode (external clock) delay       | t <sub>NEKHOX</sub> | 2   | —   | ns   | 2    |
| SPI inputs—Master mode (internal clock) input setup time | t <sub>NIIVKH</sub> | 12  | —   | ns   | —    |
| SPI inputs—Master mode (internal clock) input hold time  | t <sub>NIIXKH</sub> | 0   | —   | ns   | —    |
| SPI inputs—Slave mode (external clock) input setup time  | t <sub>NEIVKH</sub> | 4   | —   | ns   | —    |
| SPI inputs—Slave mode (external clock) input hold time   | t <sub>NEIXKH</sub> | 2   | —   | ns   | —    |
|                                                          |                     |     |     |      |      |

Notes: 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOX</sub> symbolizes the internal timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X).

2. Output specifications are measured from the 50% level of the rising edge of SPICLK to the 50% level of the signal. Timings are measured at the pin.

Figure 26 provides the AC test load for the SPI.



Figure 26. SPI AC Test Load

Figure 27 and Figure 28 represent the AC timings from Table 36. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

Figure 27 shows the SPI timings in slave mode (external clock).



Note: measured with SPMODE[CI] = 0, SPMODE[CP] = 0

### Figure 27. SPI AC Timing in Slave Mode (External Clock)

Figure 28 shows the SPI timings in master mode (internal clock).



## 2.6.7 Asynchronous Signal Timing

Table 35 lists the asynchronous signal timing specifications.

Table 37. Signal Timing

| Characteristics                     | Symbol             | Туре         | Min                   |
|-------------------------------------|--------------------|--------------|-----------------------|
| Input                               | t <sub>IN</sub>    | Asynchronous | One CLKIN cycle       |
| Output                              | t <sub>out</sub>   | Asynchronous | Application dependent |
| Note: Input value relevant for EE0, | IRQ[15–0], and NMI | only.        |                       |

The following interfaces use the specified asynchronous signals:

• *GPIO*. Signals GPIO[31–0], when used as GPIO signals, that is, when the alternate multiplexed special functions are not selected.

**Note:** When used as a general purpose input (GPI), the input signal should be driven until it is acknowledged by the MSC8152 device, that is, when the expected input value is read from the GPIO data register.

- *EE port.* Signals EE0, EE1.
- *Boot function*. Signal STOP\_BS.
- $I^2C$  interface. Signals I2C\_SCL and I2C\_SDA.
- Interrupt inputs. Signals IRQ[15–0] and NMI.
- Interrupt outputs. Signals INT\_OUT and NMI\_OUT (minimum pulse width is 32 ns).

### 2.6.8 JTAG Signals

Table 38 lists the JTAG timing specifications shown in Figure 29 through Figure 32.

#### Table 38. JTAG Timing

| Characteristics                                                                                         |                    | All frequencies |      | l lm:t |
|---------------------------------------------------------------------------------------------------------|--------------------|-----------------|------|--------|
|                                                                                                         |                    | Min             | Max  | Unit   |
| TCK cycle time                                                                                          | t <sub>тскх</sub>  | 36.0            | —    | ns     |
| TCK clock high phase measured at $V_{M} = V_{DDIO}/2$                                                   | t <sub>тскн</sub>  | 15.0            |      | ns     |
| Boundary scan input data setup time                                                                     | t <sub>BSVKH</sub> | 0.0             |      | ns     |
| Boundary scan input data hold time                                                                      | t <sub>BSXKH</sub> | 15.0            |      | ns     |
| TCK fall to output data valid                                                                           |                    | —               | 20.0 | ns     |
| TCK fall to output high impedance                                                                       |                    | —               | 24.0 | ns     |
| TMS, TDI data setup time                                                                                |                    | 0.0             | -    | ns     |
| TMS, TDI data hold time                                                                                 |                    | 5.0             | -    | ns     |
| TCK fall to TDO data valid                                                                              |                    | —               | 10.0 | ns     |
| TCK fall to TDO high impedance                                                                          |                    | —               | 12.0 | ns     |
| TRST assert time                                                                                        |                    | 100.0           | —    | ns     |
| Note: All timings apply to OnCE module data transfers as well as any other transfers via the JTAG port. |                    |                 |      |        |

Figure 29 shows the test clock input timing diagram



Figure 29. Test Clock Input Timing





Figure 30 shows the boundary scan (JTAG) timing diagram.



Figure 30. Boundary Scan (JTAG) Timing





Figure 31. Test Access Port Timing

Figure 32 shows the  $\overline{\text{TRST}}$  timing diagram.



Figure 32. TRST Timing



ware Design Considerations

#### **DDR Memory Related Pins** 3.5.1

This section discusses the various scenarios that can be used with either of the MSC8152 DDR ports.

The signal names in Table 40, Table 41 and Table 42 are generic names for a DDR SDRAM interface. For actual pin Note: names refer to Table 1.

#### 3.5.1.1 **DDR Interface Is Not Used**

| Signal Name                                                                                                                                                                                                | Pin Connection                                                                                                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MDQ[0-63]                                                                                                                                                                                                  | NC                                                                                                                                                                                           |
| MDQS[7-0]                                                                                                                                                                                                  | NC                                                                                                                                                                                           |
| MDQS[7-0]                                                                                                                                                                                                  | NC                                                                                                                                                                                           |
| MA[15–0]                                                                                                                                                                                                   | NC                                                                                                                                                                                           |
| MCK[0-2]                                                                                                                                                                                                   | NC                                                                                                                                                                                           |
| MCK[0-2]                                                                                                                                                                                                   | NC                                                                                                                                                                                           |
| MCS[1-0]                                                                                                                                                                                                   | NC                                                                                                                                                                                           |
| MDM[7-0]                                                                                                                                                                                                   | NC                                                                                                                                                                                           |
| MBA[2-0]                                                                                                                                                                                                   | NC                                                                                                                                                                                           |
| MCAS                                                                                                                                                                                                       | NC                                                                                                                                                                                           |
| MCKE[1-0]                                                                                                                                                                                                  | NC                                                                                                                                                                                           |
| MODT[1-0]                                                                                                                                                                                                  | NC                                                                                                                                                                                           |
| MMDIC[1-0]                                                                                                                                                                                                 | NC                                                                                                                                                                                           |
| MRAS                                                                                                                                                                                                       | NC                                                                                                                                                                                           |
| MWE                                                                                                                                                                                                        | NC                                                                                                                                                                                           |
| MECC[7-0]                                                                                                                                                                                                  | NC                                                                                                                                                                                           |
| MDM8                                                                                                                                                                                                       | NC                                                                                                                                                                                           |
| MDQS8                                                                                                                                                                                                      | NC                                                                                                                                                                                           |
| MDQS8                                                                                                                                                                                                      | NC                                                                                                                                                                                           |
| MAPAR_OUT                                                                                                                                                                                                  | NC                                                                                                                                                                                           |
| MAPAR_IN                                                                                                                                                                                                   | NC                                                                                                                                                                                           |
| MVREF <sup>3</sup>                                                                                                                                                                                         | NC                                                                                                                                                                                           |
| GVDD1/GVDD2 <sup>3</sup>                                                                                                                                                                                   | NC                                                                                                                                                                                           |
| <ol> <li>For the signals listed in this table, the initial M stands for</li> <li>If the DDR controller is not used, disable the internal D Register (SCCR) and put all DDR I/O in sleep mode by</li> </ol> | or M1 or M2 depending on which DDR controller is not used.<br>DR clock by setting the appropriate bit in the System Clock Control vetting DRx_GCR[DDRx_DOZE] (for DDR controller x). See the |

#### Table 40. Connectivity of DDR Related Pins When the DDR Interface Is Not Used

Clocks and General Configuration Registers chapters in the MSC8152 Reference Manual for details.

For MSC8152 Revision 1 silicon, these pins were connected to GND. For newer revisions of the MSC8152, connecting these 3. pins to GND increases device power consumption.

age Information



# **Package Information**



#### NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- A MAXIMUM SOLDER BALL DIAMETER MEASURE PARALLEL TO DATUM A.
- A DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.
- A PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.
- 6. ALL DIMENSIONS ARE SYMMETRIC ACROSS THE PACKAGE CENTER LINES, UNLESS DIMENSIONED OTHERWISE.
- 7. 29.2MM MAXIMUM PACKAGE ASSEMBLY (LID + LAMINATE) X AND Y.

### Figure 40. MSC8152 Mechanical Information, 783-ball FC-PBGA Package

#### **Product Documentation**

# 6 **Product Documentation**

Following is a general list of supporting documentation:

- *MSC8152 Technical Data Sheet* (MSC8152). Details the signals, AC/DC characteristics, clock signal characteristics, package and pinout, and electrical design considerations of the MSC8152 device.
- *MSC8152 Reference Manual* (MSC8152RM). Includes functional descriptions of the extended cores and all the internal subsystems including configuration and programming information.
- Application Notes. Cover various programming topics related to the StarCore DSP core and the MSC8152 device.
- *QUICC Engine Block Reference Manual with Protocol Interworking* (QEIWRM). Provides detailed information regarding the QUICC Engine technology including functional description, registers, and programming information.
- *SC3850 DSP Core Reference Manual*. Covers the SC3850 core architecture, control registers, clock registers, program control, and instruction set.
- *MSC8156SC3850 DSP Core Subsystem Reference Manual*. Covers core subsystem architecture, functionality, and registers.

# 7 Revision History

Table 50 provides a revision history for this data sheet.

| Rev. | Date      | Description                                                                                                                                                                      |
|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Jun. 2010 | Initial public release.                                                                                                                                                          |
| 1    | Dec 2010  | <ul> <li>Updated Table 16.</li> <li>Updated Section 3.1.2, <i>Power-On Ramp Time</i>.</li> </ul>                                                                                 |
| 2    | Mar 2011  | <ul> <li>Updated Table 8.</li> <li>Updated Table 15.</li> <li>Updated Table 17.</li> <li>Updated Table 33.</li> <li>Updated Table 35.</li> <li>Updated Table 39.</li> </ul>      |
| 3    | May 2011  | <ul> <li>Updated Table 1. Changed the pin types for the following:</li> <li>F25 from ground to power.</li> <li>F26 from power to ground.</li> <li>T6 from power to O.</li> </ul> |
| 4    | Oct 2011  | • Updated Table 34 and Table 35 to reflect 1 Gbps and 100 Mbps data rate instead of 1 GHz and 100 MHz.                                                                           |
| 5    | Dec 2011  | • Added note 4 to Table 39.                                                                                                                                                      |
| 6    | Aug 2013  | Updated Section 4, "Ordering Information".                                                                                                                                       |

#### Table 50. Document Revision History