

Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

E·XFI

| Product Status          | Obsolete                                                               |
|-------------------------|------------------------------------------------------------------------|
| Туре                    | Fixed/Floating Point                                                   |
| Interface               | Host Interface, Link Port, Multi-Processor                             |
| Clock Rate              | 500MHz                                                                 |
| Non-Volatile Memory     | External                                                               |
| On-Chip RAM             | 3MB                                                                    |
| Voltage - I/O           | 2.50V                                                                  |
| Voltage - Core          | 1.05V                                                                  |
| Operating Temperature   | -40°C ~ 85°C (TC)                                                      |
| Mounting Type           | Surface Mount                                                          |
| Package / Case          | 576-BBGA                                                               |
| Supplier Device Package | 576-BGA-ED (25x25)                                                     |
| Purchase URL            | https://www.e-xfl.com/product-detail/analog-devices/adsp-ts201sybp-050 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The IALUs have hardware support for circular buffers, bit reverse, and zero-overhead looping. Circular buffers facilitate efficient programming of delay lines and other data structures required in digital signal processing, and they are commonly used in digital filters and Fourier transforms. Each IALU provides registers for four circular buffers, so applications can set up a total of eight circular buffers. The IALUs handle address pointer wraparound automatically, reducing overhead, increasing performance, and simplifying implementation. Circular buffers can start and end at any memory location.

Because the IALU's computational pipeline is one cycle deep, in most cases integer results are available in the next cycle. Hardware (register dependency check) causes a stall if a result is unavailable in a given cycle.

## **PROGRAM SEQUENCER**

The ADSP-TS201S processor's program sequencer supports the following:

- A fully interruptible programming model with flexible programming in assembly and C/C++ languages; handles hardware interrupts with high throughput and no aborted instruction cycles
- A 10-cycle instruction pipeline—four-cycle fetch pipe and six-cycle execution pipe—computation results available two cycles after operands are available
- Supply of instruction fetch memory addresses; the sequencer's instruction alignment buffer (IAB) caches up to five fetched instruction lines waiting to execute; the program sequencer extracts an instruction line from the IAB and distributes it to the appropriate core component for execution
- Management of program structures and program flow determined according to JUMP, CALL, RTI, RTS instructions, loop structures, conditions, interrupts, and software exceptions
- Branch prediction and a 128-entry branch target buffer (BTB) to reduce branch delays for efficient execution of conditional and unconditional branch instructions and zero-overhead looping; correctly predicted branches occur with zero overhead cycles, overcoming the five-to-nine stage branch penalty
- Compact code without the requirement to align code in memory; the IAB handles alignment

#### Interrupt Controller

The DSP supports nested and nonnested interrupts. Each interrupt type has a register in the interrupt vector table. Also, each has a bit in both the interrupt latch register and the interrupt mask register. All interrupts are fixed as either level-sensitive or edge-sensitive, except the IRQ3–0 hardware interrupts, which are programmable.

The DSP distinguishes between hardware interrupts and software exceptions, handling them differently. When a software exception occurs, the DSP aborts all other instructions in the instruction pipe. When a hardware interrupt occurs, the DSP continues to execute instructions already in the instruction pipe.

### **Flexible Instruction Set**

The 128-bit instruction line, which can contain up to four 32-bit instructions, accommodates a variety of parallel operations for concise programming. For example, one instruction line can direct the DSP to conditionally execute a multiply, an add, and a subtract in both computation blocks while it also branches to another location in the program. Some key features of the instruction set include:

- CLU instructions for communications infrastructure to govern trellis decoding (for example, Viterbi and Turbo decoders) and despreading via complex correlations
- Algebraic assembly language syntax
- Direct support for all DSP, imaging, and video arithmetic types
- Eliminates toggling DSP hardware modes because modes are supported as options (for example, rounding, saturation, and others) within instructions
- Branch prediction encoded in instruction; enables zerooverhead loops
- Parallelism encoded in instruction line
- · Conditional execution optional for all instructions
- User-defined partitioning between program and data memory

## **DSP MEMORY**

The DSP's internal and external memory is organized into a unified memory map, which defines the location (address) of all elements in the system, as shown in Figure 3.

The memory map is divided into four memory areas—host space, external memory, multiprocessor space, and internal memory—and each memory space, except host memory, is subdivided into smaller memory spaces.

The ADSP-TS201S processor internal memory has 24M bits of on-chip DRAM memory, divided into six blocks of 4M bits (128K words × 32 bits). Each block—M0, M2, M4, M6, M8, and M10—can store program instructions, data, or both, so applications can configure memory to suit specific needs. Placing program instructions and data in different memory blocks, however, enables the DSP to access data while performing an instruction fetch. Each memory segment contains a 128K bit cache to enable single cycle access to internal DRAM.

The six internal memory blocks connect to the four 128-bit wide internal buses through a crossbar connection, enabling the DSP to perform four memory transfers in the same cycle. The DSP's internal bus architecture provides a total memory bandwidth of



Figure 3. ADSP-TS201S Memory Map

33.6G bytes per second, enabling the core and I/O to access eight 32-bit data-words and four 32-bit instructions each cycle. The DSP's flexible memory structure enables:

- DSP core and I/O accesses to different memory blocks in the same cycle
- DSP core access to three memory blocks in parallel—one instruction and two data accesses
- Programmable partitioning of program and data memory
- Program access of all memory as 32-, 64-, or 128-bit words—16-bit words with the DAB

### EXTERNAL PORT (OFF-CHIP MEMORY/PERIPHERALS INTERFACE)

The ADSP-TS201S processor's external port provides the DSP's interface to off-chip memory and peripherals. The 4G word address space is included in the DSP's unified address space.

The separate on-chip buses—four 128-bit data buses and four 32-bit address buses—are multiplexed at the SOC interface and transferred to the external port over the SOC bus to create an external system bus transaction. The external system bus provides a single 64-bit data bus and a single 32-bit address bus. The external port supports data transfer rates of 1G byte per second over the external bus.

The external bus can be configured for 32-bit or 64-bit, littleendian operations. When the system bus is configured for 64-bit operations, the lower 32 bits of the external data bus connect to even addresses, and the upper 32 bits connect to odd addresses.

The external port supports pipelined, slow, and SDRAM protocols. Addressing of external memory devices and memorymapped peripherals is facilitated by on-chip decoding of high order address lines to generate memory bank select signals. The ADSP-TS201S processor provides programmable memory, pipeline depth, and idle cycle for synchronous accesses; and external acknowledge controls to support interfacing to pipelined or slow devices, host processors, and other memorymapped peripherals with variable access, hold, and disable time requirements.

### Host Interface

The ADSP-TS201S processor provides an easy and configurable interface between its external bus and host processors through the external port (see Figure 4). To accommodate a variety of host processors, the host interface supports pipelined or slow protocols for ADSP-TS201S processor access of the host as slave or pipelined for host access of the ADSP-TS201S processor as slave. Each protocol has programmable transmission parameters, such as idle cycles, pipe depth, and internal wait cycles.

The host interface supports burst transactions initiated by a host processor. After the host issues the starting address of the burst and asserts the BRST signal, the DSP increments the address internally while the host continues to assert BRST.

The host interface provides a deadlock recovery mechanism that enables a host to recover from deadlock situations involving the DSP. The  $\overline{\text{BOFF}}$  signal provides the deadlock recovery mechanism. When the host asserts  $\overline{\text{BOFF}}$ , the DSP backs off the current transaction and asserts  $\overline{\text{HBG}}$  and relinquishes the external bus.

The host can directly read or write the internal memory of the ADSP-TS201S processor, and it can access most of the DSP registers, including DMA control (TCB) registers. Vector interrupts support efficient execution of host commands.

#### Multiprocessor Interface

The ADSP-TS201S processor offers powerful features tailored to multiprocessing DSP systems through the external port and link ports (see Figure 4). This multiprocessing capability provides the highest bandwidth for interprocessor communication, including:

- Up to eight DSPs on a common bus
- On-chip arbitration for glueless multiprocessing
- Link ports for point-to-point communication

The external port and link ports provide integrated, glueless multiprocessing support.

The external port supports a unified address space (see Figure 3) that enables direct interprocessor accesses of each ADSP-TS201S processor's internal memory and registers. The DSP's on-chip distributed bus arbitration logic provides simple, glueless connection for systems containing up to eight ADSP-TS201S processors and a host processor. Bus arbitration has a rotating priority. Bus lock supports indivisible read-modify-write sequences for semaphores. A bus fairness feature prevents one DSP from holding the external bus too long.

The DSP's four link ports provide a second path for interprocessor communications with throughput of 4G bytes per second. The cluster bus provides 1G byte per second throughput—with a total of 4.8G bytes per second interprocessor bandwidth (limited by SOC bandwidth).

## SDRAM Controller

The SDRAM controller controls the ADSP-TS201S processor's transfers of data to and from external synchronous DRAM (SDRAM) at a throughput of 32 bits or 64 bits per SCLK cycle using the external port and SDRAM control pins.

The SDRAM interface provides a glueless interface with standard SDRAMs—16M bit, 64M bit, 128M bit, 256M bit, and 512M bit. The DSP supports directly a maximum of four banks of 64M words  $\times$  32 bits of SDRAM. The SDRAM interface is mapped in external memory in each DSP's unified memory map.

## **EPROM Interface**

The ADSP-TS201S processor can be configured to boot from an external 8-bit EPROM at reset through the external port. An automatic process (which follows reset) loads a program from the EPROM into internal memory. This process uses 16 wait cycles for each read access. During booting, the BMS pin functions as the EPROM chip select signal. The EPROM boot procedure uses DMA Channel 0, which packs the bytes into 32-bit instructions. Applications can also access the EPROM (write flash memories) during normal operation through DMA.

The EPROM or flash memory interface is not mapped in the DSP's unified memory map. It is a byte address space limited to a maximum of 16M bytes (24 address bits). The EPROM or flash memory interface can be used after boot via a DMA.

## DMA CONTROLLER

The ADSP-TS201S processor's on-chip DMA controller, with 14 DMA channels, provides zero-overhead data transfers without processor intervention. The DMA controller operates independently and invisibly to the DSP's core, enabling DMA operations to occur while the DSP's core continues to execute program instructions.

The DMA controller performs DMA transfers between internal memory, external memory, and memory-mapped peripherals; the internal memory of other DSPs on a common bus, a host processor, or link port I/O; between external memory and external peripherals or link port I/O; and between an external bus master and internal memory or link port I/O. The DMA controller performs the following DMA operations:

- External port block transfers. Four dedicated bidirectional DMA channels transfer blocks of data between the DSP's internal memory and any external memory or memory-mapped peripheral on the external bus. These transfers support master mode and handshake mode protocols.
- Link port transfers. Eight dedicated DMA channels (four transmit and four receive) transfer quad-word data only between link ports and between a link port and internal or

eliminating the need to start from the very beginning when developing new application code. The VDK features include threads, critical and unscheduled regions, semaphores, events, and device flags. The VDK also supports priority-based, preemptive, cooperative, and time-sliced scheduling approaches. In addition, the VDK was designed to be scalable. If the application does not use a specific feature, the support code for that feature is excluded from the target system.

Because the VDK is a library, a developer can decide whether to use it or not. The VDK is integrated into the VisualDSP++ development environment, but can also be used via standard command line tools. When the VDK is used, the development environment assists the developer with many error-prone tasks and assists in managing system resources, automating the generation of various VDK-based objects, and visualizing the system state, when debugging an application that uses the VDK.

VCSE is Analog Devices' technology for creating, using, and reusing software components (independent modules of substantial functionality) to quickly and reliably assemble software applications. It also is used for downloading components from the Web, dropping them into the application, and publishing component archives from within VisualDSP++. VCSE supports component implementation in C/C++ or assembly language.

Use the expert linker to visually manipulate the placement of code and data on the embedded system, view memory use in a color-coded graphical form, easily move code and data to different areas of the DSP or external memory with a drag of the mouse, and examine runtime stack and heap usage. The expert linker is fully compatible with existing linker definition file (LDF), allowing the developer to move between the graphical and textual environments.

Analog Devices DSP emulators use the IEEE 1149.1 JTAG test access port of the ADSP-TS201S processor to monitor and control the target board processor during emulation. The emulator provides full speed emulation, allowing inspection and modification of memory, registers, and processor stacks. Nonintrusive in-circuit emulation is assured by the use of the processor's JTAG interface—the emulator does not affect target system loading or timing.

In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the TigerSHARC processor family. Hardware tools include TigerSHARC processor PC plug-in cards. Third party software tools include DSP libraries, realtime operating systems, and block diagram design tools.

## **EVALUATION KIT**

Analog Devices offers a range of EZ-KIT Lite<sup>®†</sup> evaluation platforms to use as a cost-effective method to learn more about developing or prototyping applications with Analog Devices processors, platforms, and software tools. Each EZ-KIT Lite includes an evaluation board along with an evaluation suite of the VisualDSP++ development and debugging environment with the C/C++ compiler, assembler, and linker. Also included are sample application programs, power supply, and a USB cable. All evaluation versions of the software tools are limited for use only with the EZ-KIT Lite product.

The USB controller on the EZ-KIT Lite board connects the board to the USB port of the user's PC, enabling the VisualDSP++ evaluation suite to emulate the on-board processor in-circuit. This permits the customer to download, execute, and debug programs for the EZ-KIT Lite system. It also allows in-circuit programming of the on-board flash device to store user-specific boot code, enabling the board to run as a standalone unit, without being connected to the PC.

With a full version of VisualDSP++ installed (sold separately), engineers can develop software for the EZ-KIT Lite or any custom-defined system. Connecting one of Analog Devices JTAG emulators to the EZ-KIT Lite board enables high speed, nonintrusive emulation.

## DESIGNING AN EMULATOR-COMPATIBLE DSP BOARD (TARGET)

The Analog Devices family of emulators are tools that every DSP developer needs in order to test and debug hardware and software systems. Analog Devices has supplied an IEEE 1149.1 JTAG test access port (TAP) on each JTAG DSP. The emulator uses the TAP to access the internal features of the DSP, allowing the developer to load code, set breakpoints, observe variables, observe memory, and examine registers. The DSP must be halted to send data and commands, but once an operation has been completed by the emulator, the DSP system is set running at full speed with no impact on system timing.

To use these emulators, the target board must include a header that connects the DSP's JTAG port to the emulator.

For details on target board design issues including mechanical layout, single processor connections, multiprocessor scan chains, signal buffering, signal termination, and emulator pod logic, see the *EE-68: Analog Devices JTAG Emulation Technical Reference* on the Analog Devices website (www.analog.com)— use the string "EE-68" in site search. This document is updated regularly to keep pace with improvements to emulator support.

## **ADDITIONAL INFORMATION**

This data sheet provides a general overview of the ADSP-TS201S processor's architecture and functionality. For detailed information on the ADSP-TS201S processor's core architecture and instruction set, see the ADSP-TS201 Tiger-SHARC Processor Hardware Reference and the ADSP-TS201 TigerSHARC Processor Programming Reference. For detailed information on the development tools for this processor, see the VisualDSP++ User's Guide for TigerSHARC Processors.

<sup>&</sup>lt;sup>†</sup> EZ-Kit Lite is a registered trademark of Analog Devices, Inc.

| Signal  | Туре                     | Term | Description                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSSD3-0 | I/O/T<br>(pu_0)          | nc   | Memory Select SDRAM. MSSD0, MSSD1, MSSD2, or MSSD3 is asserted whenever the DSP accesses SDRAM memory space. MSSD3–0 are decoded memory address pins that are asserted whenever the DSP issues an SDRAM command cycle (access to ADDR31:30 = 0b01—except reserved spaces shown in Figure 3 on Page 6). In a multiprocessor system, the master DSP drives MSSD3–0.                                                       |
| RAS     | I/O/T<br>(pu_0)          | nc   | Row Address Select. When sampled low, RAS indicates that a row address is valid in a read or write of SDRAM. In other SDRAM accesses, it defines the type of operation to execute according to SDRAM specification.                                                                                                                                                                                                     |
| CAS     | I/O/T<br>(pu_0)          | nc   | Column Address Select. When sampled low, CAS indicates that a column address is valid in a read or write of SDRAM. In other SDRAM accesses, it defines the type of operation to execute according to the SDRAM specification.                                                                                                                                                                                           |
| LDQM    | O/T<br>(pu_0)            | nc   | Low Word SDRAM Data Mask. When sampled high, three-states the SDRAM DQ buffers. LDQM is valid on SDRAM transactions when CAS is asserted, and inactive on read transactions. On write transactions, LDQM is active when accessing an odd address word on a 64-bit memory bus to disable the write of the low word.                                                                                                      |
| HDQM    | O/T<br>(pu_0)            | nc   | High Word SDRAM Data Mask. When sampled high, three-states the SDRAM DQ buffers. HDQM is valid on SDRAM transactions when CAS is asserted, and inactive on read transactions. On write transactions, HDQM is active when accessing an even address in word accesses or when memory is configured for a 32-bit bus to disable the write of the high word.                                                                |
| SDA10   | O/T<br>(pu_0)            | nc   | SDRAM Address Bit 10. Separate A10 signals enable SDRAM refresh operation while the DSP executes non-SDRAM transactions.                                                                                                                                                                                                                                                                                                |
| SDCKE   | l/O/T<br>(pu_m/<br>pd_m) | nc   | SDRAM Clock Enable. Activates the SDRAM clock for SDRAM self-refresh or suspend modes. A slave DSP in a multiprocessor system does not have the pull-up or pull-down. A master DSP (or ID = 0 in a single processor system) has a pull-up before granting the bus to the host, except when the SDRAM is put in self refresh mode. In self refresh mode, the master has a pull-down before granting the bus to the host. |
| SDWE    | I/O/T<br>(pu_0)          | nc   | SDRAM Write Enable. When sampled low while CAS is active, SDWE indicates an SDRAM write access. When sampled high while CAS is active, SDWE indicates an SDRAM read access. In other SDRAM accesses, SDWE defines the type of operation to execute according to SDRAM specification.                                                                                                                                    |

|--|

**I** = input; **A** = asynchronous; **O** = output; **OD** = open-drain output; **T** = three-state; **P** = power supply; **G** = ground; **pd** = internal pull-down 5 k $\Omega$ ; **pu** = internal pull-up 5 k $\Omega$ ; **pu** = internal pull-down 5 k $\Omega$  on DSP ID = 0; **pu\_0** = internal pull-up 5 k $\Omega$  on DSP ID = 0; **pu\_od\_0** = internal pull-up 500  $\Omega$  on DSP ID = 0; **pd\_m** = internal pull-down 5 k $\Omega$  on DSP bus master; **pu\_m** = internal pull-up 5 k $\Omega$  on DSP bus master; **pu\_ad** = internal pull-up 5 k $\Omega$  on DSP bus master; **pu\_ad** = internal pull-up 40 k $\Omega$ . For more pull-down and pull-up information, see Electrical Characteristics on Page 22.

**Term (termination of unused pins) column symbols:** epd = external pull-down approximately 5 k $\Omega$  to V<sub>SS</sub>; epu = external pull-up approximately 5 k $\Omega$  to V<sub>DD\_IO</sub>, nc = not connected; na = not applicable (always used); V<sub>DD\_IO</sub> = connect directly to V<sub>DD\_IO</sub>; V<sub>SS</sub> = connect directly to V<sub>SS</sub>

#### Table 9. Pin Definitions—JTAG Port

| Signal | Туре        | Term                    | Description                                                                                                                                                                              |
|--------|-------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EMU    | O/OD        | nc <sup>1</sup>         | Emulation. Connected to the DSP's JTAG emulator target board connector only.                                                                                                             |
| ТСК    | 1           | epd or epu <sup>1</sup> | Test Clock (JTAG). Provides an asynchronous clock for JTAG scan.                                                                                                                         |
| TDI    | l (pu_ad)   | nc <sup>1</sup>         | Test Data Input (JTAG). A serial data input of the scan path.                                                                                                                            |
| TDO    | O/T         | nc <sup>1</sup>         | Test Data Output (JTAG). A serial data output of the scan path.                                                                                                                          |
| TMS    | l (pu_ad)   | nc <sup>1</sup>         | Test Mode Select (JTAG). Used to control the test state machine.                                                                                                                         |
| TRST   | I/A (pu_ad) | na                      | Test Reset (JTAG). Resets the test state machine. TRST must be asserted or pulsed low after power up for proper device operation. For more information, see Reset and Booting on Page 9. |

I = input; A = asynchronous; O = output; OD = open-drain output; T = three-state; P = power supply; G = ground; pd = internal pull-down 5 k $\Omega$ ; pu = internal pull-up 5 k $\Omega$ ; pd\_0 = internal pull-down 5 k $\Omega$  on DSP ID = 0; pu\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; pu\_od\_0 = internal pull-up 500  $\Omega$  on DSP ID = 0; pd\_m = internal pull-down 5 k $\Omega$  on DSP bus master; pu\_m = internal pull-up 5 k $\Omega$  on DSP bus master; pu\_ad = internal pull-up 40 k $\Omega$ . For more pull-down and pull-up information, see Electrical Characteristics on Page 22.

**Term (termination of unused pins) column symbols:** epd = external pull-down approximately 5 k $\Omega$  to V<sub>SS</sub>; epu = external pull-up approximately 5 k $\Omega$  to V<sub>DD\_IO</sub>, nc = not connected; na = not applicable (always used); V<sub>DD\_IO</sub> = connect directly to V<sub>DD\_IO</sub>; V<sub>SS</sub> = connect directly to V<sub>SS</sub>

<sup>1</sup>See the reference on Page 11 to the JTAG emulation technical reference EE-68.

#### Table 10. Pin Definitions-Flags, Interrupts, and Timer

| Signal  | Туре          | Term | Description                                                                                                                                                                                                                                                                                |
|---------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FLAG3-0 | I/O/A<br>(pu) | nc   | FLAG pins. Bidirectional input/output pins can be used as program conditions. Each pin can be configured individually for input or for output. FLAG3–0 are inputs after power-up and reset.                                                                                                |
| IRQ3-0  | I/A<br>(pu)   | nc   | Interrupt Request. When asserted, the DSP generates an interrupt. Each of the IRQ3–0 pins can be independently set for edge-triggered or level-sensitive operation. After reset, these pins are disabled unless the IRQ3–0 strap option and interrupt vectors are initialized for booting. |
| TMROE   | 0             | na   | Timer 0 expires. This output pulses whenever timer 0 expires. At reset, this is a strap pin. For more information, see Table 16 on Page 20.                                                                                                                                                |

I = input; A = asynchronous; O = output; OD = open-drain output; T = three-state; P = power supply; G = ground; pd = internal pull-down 5 k $\Omega$ ; pu = internal pull-up 5 k $\Omega$ ; pd\_0 = internal pull-down 5 k $\Omega$  on DSP ID = 0; pu\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; pd\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; pd\_0 = internal pull-down 5 k $\Omega$  on DSP bus master; pu\_m = internal pull-up 5 k $\Omega$  on DSP bus master; pu\_ad = internal pull-up 40 k $\Omega$ . For more pull-down and pull-up information, see Electrical Characteristics on Page 22.

**Term (termination of unused pins) column symbols:** epd = external pull-down approximately 5 k $\Omega$  to V<sub>SS</sub>; epu = external pull-up approximately 5 k $\Omega$  to V<sub>DD IO</sub>, nc = not connected; na = not applicable (always used); V<sub>DD IO</sub> = connect directly to V<sub>DD IO</sub>; V<sub>SS</sub> = connect directly to V<sub>SS</sub>

## **STRAP PIN FUNCTION DESCRIPTIONS**

Some pins have alternate functions at reset. Strap options set DSP operating modes. During reset, the DSP samples the strap option pins. Strap pins have an internal pull-up or pull-down for the default value. If a strap pin is not connected to an overdriving external pull-up, pull-down, or logic load, the DSP samples the default value during reset. If strap pins are connected to logic inputs, a stronger external pull-up or pulldown may be required to ensure default value depending on leakage and/or low level input current of the logic load. To set a mode other than the default mode, connect the strap pin to a sufficiently stronger external pull-up or pull-down. Table 16 lists and describes each of the DSP's strap pins.

| Signal      | Type (at<br>Reset) | On Pin  | Description                                                                                                                                                                                      |
|-------------|--------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EBOOT       | I                  | BMS     | EPROM Boot.                                                                                                                                                                                      |
|             | (pd_0)             |         | <ul> <li>0 = boot from EPROM immediately after reset (default)</li> <li>1 = idle after reset and wait for an external device to boot DSP<br/>through the external port or a link port</li> </ul> |
| IRQEN       | I                  | BM      | Interrupt Enable.                                                                                                                                                                                |
|             | (pd)               |         | 0 = disable and set IRQ3–0 interrupts to edge-sensitive after<br>reset (default)                                                                                                                 |
|             |                    |         | 1 = enable and set IRQ3–0 interrupts to level-sensitive<br>immediately after reset                                                                                                               |
| LINK_DWIDTH | I                  | TMROE   | Link Port Input Default Data Width.                                                                                                                                                              |
|             | (pd)               |         | 0 = 1-bit (default)<br>1 = 4-bit                                                                                                                                                                 |
| SYS_REG_WE  | 1                  | BUSLOCK | SYSCON and SDRCON Write Enable.                                                                                                                                                                  |
|             | (pd_0)             |         | 0 = one-time writable after reset (default)<br>1 = always writable                                                                                                                               |
| TM1         | I                  | L1BCMPO | Test Mode 1. Do not overdrive default value during reset.                                                                                                                                        |
|             | (pu)               |         |                                                                                                                                                                                                  |
| TM2         | 1                  | L2BCMPO | Test Mode 2. Do not overdrive default value during reset.                                                                                                                                        |
|             | (pu)               |         |                                                                                                                                                                                                  |
| TM3         |                    | L3BCMPO | Test Mode 3. Do not overdrive default value during reset.                                                                                                                                        |
|             | (pu)               |         |                                                                                                                                                                                                  |

### Table 16. Pin Definitions—I/O Strap Pins

**I** = input; **A** = asynchronous; **O** = output; **OD** = open-drain output; **T** = three-state; **P** = power supply; **G** = ground; **pd** = internal pull-down 5 k $\Omega$ ; **pu** = internal pull-up 5 k $\Omega$ ; **pd** = internal pull-down 5 k $\Omega$  on DSP ID = 0; **pu**\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; **pu**\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; **pd\_m** = internal pull-down 5 k $\Omega$  on DSP bus master; **pu\_m** = internal pull-up 5 k $\Omega$  on DSP bus master; **pu\_m** = internal pull-up 5 k $\Omega$  on DSP bus master; **pu\_ad** = internal pull-up 40 k $\Omega$ . For more pull-down and pull-up information, see Electrical Characteristics on Page 22.

When default configuration is used, no external resistor is needed on the strap pins. To apply other configurations, a 500  $\Omega$  resistor connected to  $V_{DD_{-}IO}$  is required. If providing external pull-downs, do not strap these pins directly to  $V_{SS}$ ; the strap pins require 500  $\Omega$  resistor straps.

All strap pins are sampled on the rising edge of  $\overline{\text{RST}_{IN}}$  (deassertion edge). Each pin latches the strapped pin state (state of the strap pin at the rising edge of  $\overline{\text{RST}_{IN}}$ ). Shortly after deassertion of  $\overline{\text{RST}_{IN}}$ , these pins are reconfigured to their normal functionality.

These strap pins have an internal pull-down resistor, pull-up resistor, or no-resistor (three-state) on each pin. The resistor type, which is connected to the I/O pad, depends on whether RST\_IN is active (low) or if RST\_IN is deasserted (high). Table 17 shows the resistors that are enabled during active reset and during normal operation.

# Table 17. Strap Pin Internal Resistors—Active Reset(RST\_IN = 0) vs. Normal Operation (RST\_IN = 1)

| Pin     | $\overline{\text{RST}_{\text{IN}}} = 0$ | <u>RST_IN</u> = 1 |
|---------|-----------------------------------------|-------------------|
| BMS     | (pd_0)                                  | (pu_0)            |
| BM      | (pd)                                    | Driven            |
| TMROE   | (pd)                                    | Driven            |
| BUSLOCK | (pd_0)                                  | (pu_0)            |
| L1BCMPO | (pu)                                    | Driven            |
| L2BCMPO | (pu)                                    | Driven            |
| L3BCMPO | (pu)                                    | Driven            |

**pd** = internal pull-down 5 kΩ; **pu** = internal pull-up 5 kΩ; **pd\_0** = internal pull-down 5 kΩ on DSP ID = 0;

 $pu_0 = internal pull-up 5 k\Omega on DSP ID = 0$ 

## TIMING SPECIFICATIONS

With the exception of DMAR3–0, IRQ3–0, TMR0E, and FLAG3–0 (input only) pins, all ac timing for the ADSP-TS201S processor is relative to a reference clock edge. Because input setup/hold, output valid/hold, and output enable/disable times are relative to a clock edge, the timing data for the ADSP-TS201S processor has few calculated (formula-based) values. For information on ac timing, see General AC Timing. For information on link port transfer timing, see Link Port Low Voltage, Differential-Signal (LVDS) Electrical Characteristics, and Timing on Page 30. The general ac timing data appears in Table 22 and Table 29. All ac specifications are measured with the load specified in Figure 36 on Page 38, and with the output drive strength set to strength 4. In order to calculate the output valid and hold times for different load conditions and/or output drive strengths, refer to Figure 37 on Page 38 through Figure 44 on Page 39 (Rise and Fall Time vs. Load Capacitance) and Figure 45 on Page 39 (Output Valid vs. Load Capacitance and Drive Strength).

The ac asynchronous timing data for the IRQ3–0, DMAR3–0, FLAG3–0, and TMR0E pins appears in Table 21.

#### **General AC Timing**

Timing is measured on signals when they cross the 1.25 V level as described in Figure 15 on Page 29. All delays (in nanoseconds) are measured between the point that the first signal reaches 1.25 V and the point that the second signal reaches 1.25 V.

#### Table 21. AC Asynchronous Signal Specifications

| Name                 | Description       | Pulse Width Low (Min)  | Pulse Width High (Min) |
|----------------------|-------------------|------------------------|------------------------|
| IRQ3–0 <sup>1</sup>  | Interrupt Request | $2 \times t_{SCLK}$ ns | $2 \times t_{SCLK}$ ns |
| DMAR3-0 <sup>1</sup> | DMA Request       | $2 \times t_{SCLK}$ ns | $2 \times t_{SCLK}$ ns |
| FLAG3-0 <sup>2</sup> | FLAG3–0 Input     | 2×t <sub>SCLK</sub> ns | 2×t <sub>SCLK</sub> ns |
| TMR0E <sup>3</sup>   | Timer 0 Expired   | 4×t <sub>SCLK</sub> ns |                        |

<sup>1</sup>These input pins have Schmitt triggers and therefore do not need to be synchronized to a clock reference.

<sup>2</sup> For output specifications on FLAG3–0 pins, see Table 29.

<sup>3</sup> This pin is a strap option. During reset, an internal resistor pulls the pin low.

#### Table 22. Reference Clocks—Core Clock (CCLK) Cycle Time

|                                |                       | Grade = 060 (600 MHz) |      | Grade = 050 (500 MHz) |      |      |
|--------------------------------|-----------------------|-----------------------|------|-----------------------|------|------|
| Parameter                      | Description           | Min                   | Max  | Min                   | Max  | Unit |
| t <sub>CCLK</sub> <sup>1</sup> | Core Clock Cycle Time | 1.67                  | 12.5 | 2.0                   | 12.5 | ns   |

<sup>1</sup> CCLK is the internal processor clock or instruction cycle time. The period of this clock is equal to the system clock period (t<sub>SCLK</sub>) divided by the system clock ratio (SCLKRAT2–0). For information on available part numbers for different internal processor clock rates, see the Ordering Guide on Page 46.



Figure 9. Reference Clocks—Core Clock (CCLK) Cycle Time

## Table 29. AC Signal Specifications

(All values in this table are in nanoseconds.)

|                            |                                  | dn             | q              | alid           | old           | nable          | isable         | a                |
|----------------------------|----------------------------------|----------------|----------------|----------------|---------------|----------------|----------------|------------------|
|                            |                                  | Set            | Но             | ut K           | H H           | Ξ<br>Ξ         | <u>о</u><br>т- | ence             |
| Name                       | Description                      | Input<br>(Min) | Input<br>(Min) | Outpi<br>(Max) | Outp<br>(Min) | Outpi<br>(Min) | Outpi<br>(Max) | Refer<br>Clock   |
| ADDR31-0                   | External Address Bus             | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| DATA63-0                   | External Data Bus                | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| MSH                        | Memory Select HOST Line          | _              | _              | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| MSSD3-0                    | Memory Select SDRAM Lines        | 1.5            | 0.5            | 4.0            | 1.0           | 1.0            | 2.0            | SCLK             |
| MS1-0                      | Memory Select for Static Blocks  | _              | _              | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| RD                         | Memory Read                      | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| WRL                        | Write Low Word                   | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| WRH                        | Write High Word                  | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| ACK                        | Acknowledge for Data High to Low | 1.5            | 0.5            | 3.6            | 1.0           | 1.15           | 2.0            | SCLK             |
|                            | Acknowledge for Data Low to High | 1.5            | 0.5            | 4.2            | 0.9           | 1.15           | 2.0            | SCLK             |
| SDCKE                      | SDRAM Clock Enable               | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| RAS                        | Row Address Select               | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| CAS                        | Column Address Select            | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| SDWE                       | SDRAM Write Enable               | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| LDQM                       | Low Word SDRAM Data Mask         | _              | _              | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| HDQM                       | High Word SDRAM Data Mask        | _              | _              | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| SDA10                      | SDRAM ADDR10                     | _              | _              | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| HBR                        | Host Bus Request                 | 1.5            | 0.5            | _              | _             | _              | _              | SCLK             |
| HBG                        | Host Bus Grant                   | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| BOFF                       | Back Off Request                 | 1.5            | 0.5            | _              | _             | _              | _              | SCLK             |
| BUSLOCK                    | Bus Lock                         | _              | _              | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| BRST                       | Burst Pin                        | 1.5            | 0.5            | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| BR7-0                      | Multiprocessing Bus Request Pins | 1.5            | 0.5            | 4.0            | 1.0           | —              | _              | SCLK             |
| BM                         | Bus Master Debug Aid Only        | —              | _              | 4.0            | 1.0           | _              | _              | SCLK             |
| IORD                       | I/O Read Pin                     | —              | _              | 4.0            | 1.0           | 1.0            | 2.0            | SCLK             |
| IOWR                       | I/O Write Pin                    | _              | _              | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| IOEN                       | I/O Enable Pin                   | —              | _              | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| CPA                        | Core Priority Access High to Low | 1.5            | 0.5            | 4.0            | 1.0           | 0.75           | 2.0            | SCLK             |
|                            | Core Priority Access Low to High | 1.5            | 0.5            | 29.5           | 2.0           | 0.75           | 2.0            | SCLK             |
| DPA                        | DMA Priority Access High to Low  | 1.5            | 0.5            | 4.0            | 1.0           | 0.75           | 2.0            | SCLK             |
|                            | DMA Priority Access Low to High  | 1.5            | 0.5            | 29.5           | 2.0           | 0.75           | 2.0            | SCLK             |
| BMS                        | Boot Memory Select               | —              | —              | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| FLAG3-0 <sup>2</sup>       | FLAG Pins                        | —              | —              | 4.0            | 1.0           | 1.15           | 2.0            | SCLK             |
| RST_IN <sup>3, 4</sup>     | Global Reset Pin                 | 1.5            | 2.5            | —              | —             | —              | —              | SCLK⁵            |
| TMS                        | Test Mode Select (JTAG)          | 1.5            | 0.5            | —              | —             | —              | —              | ТСК              |
| TDI                        | Test Data Input (JTAG)           | 1.5            | 0.5            | —              | —             | —              | —              | ТСК              |
| TDO                        | Test Data Output (JTAG)          | —              | —              | 4.0            | 1.0           | 0.75           | 2.0            | TCK <sup>6</sup> |
| TRST <sup>3, 4</sup>       | Test Reset (JTAG)                | 1.5            | 0.5            | —              |               | —              | —              | ТСК              |
| EMU <sup>7</sup>           | Emulation High to Low            | _              | —              | 5.5            | 2.0           | 1.15           | 4.0            | TCK or SCLK      |
| ID2-0 <sup>8</sup>         | Static Pins—Must Be Constant     | —              | —              | —              |               | —              | —              | —                |
| CONTROLIMP1-0 <sup>8</sup> | Static Pins—Must Be Constant     | —              | —              | —              | —             | —              | —              | —                |

#### Table 29. AC Signal Specifications (Continued)

| Name                       | Description                                      | Input Setup<br>(Min) | Input Hold<br>(Min) | Output Valid<br>(Max) | Output Hold<br>(Min) | Output Enable<br>(Min) <sup>1</sup> | Output Disable<br>(Max) <sup>1</sup> | Reference<br>Clock |
|----------------------------|--------------------------------------------------|----------------------|---------------------|-----------------------|----------------------|-------------------------------------|--------------------------------------|--------------------|
| DS2-0 <sup>8</sup>         | Static Pins—Must Be Constant                     | —                    | —                   | —                     | —                    | —                                   | —                                    | —                  |
| SCLKRAT2-0 <sup>8</sup>    | Static Pins—Must Be Constant                     | —                    | —                   | —                     | —                    | —                                   | —                                    | —                  |
| ENEDREG                    | Static Pins—Must Be Connected to V <sub>SS</sub> | —                    | —                   | —                     | —                    | —                                   | —                                    | —                  |
| STRAP SYS <sup>9, 10</sup> | Strap Pins                                       | 1.5                  | 0.5                 | —                     | —                    | —                                   | —                                    | SCLK               |
| JTAG SYS <sup>11, 12</sup> | JTAG System Pins                                 | +2.5                 | +10.0               | +12.0                 | -1.0                 | —                                   | —                                    | ТСК                |

<sup>1</sup> The external port protocols employ bus IDLE cycles for bus mastership transitions as well as slave access boundary crossings to avoid any potential bus contention. The apparent driver overlap, due to output disables being larger than output enables, is not actual.

<sup>2</sup> For input specifications on FLAG3–0 pins, see Table 21.

<sup>3</sup> These input pins are asynchronous and therefore do not need to be synchronized to a clock reference.

<sup>4</sup> For additional requirement details, see Reset and Booting on Page 9.

<sup>5</sup> RST\_IN clock reference is the falling edge of SCLK.

<sup>6</sup> TDO output clock reference is the falling edge of TCK.

<sup>7</sup> Reference clock depends on function.

 $^8$  These pins may change only during reset; recommend connecting it to  $V_{\text{DD}\_\text{IO}}/V_{\text{SS}}.$ 

<sup>9</sup> STRAP pins include: BMS, BM, BUSLOCK, TMR0E, L1BCMPO, L2BCMPO, and L3BCMPO.

<sup>10</sup>Specifications applicable during reset only.

<sup>11</sup>JTAG system pins include: RST\_IN, RST\_OUT, POR\_IN, IRQ3-0, DMAR3-0, HBR, BOFF, MSI-0, MSH, SDCKE, LDQM, HDQM, BMS, IOWR, IORD, BM, EMU, SDA10, IOEN, BUSLOCK, TMR0E, DATA63-0, ADDR31-0, RD, WRL, WRH, BRST, MSSD3-0, RAS, CAS, SDWE, HBG, BR7-0, FLAG3-0, L0DATOP3-0, L0DATON3-0, L1DATOP3-0, L1DATOP3-0, L2DATOP3-0, L3DATOP3-0, L3DATOP3-0, L3DATON3-0, L0CLKOUTP, L0CLKOUTP, L1CLKOUTP, L1CLKOUTP, L2CLKOUTP, L2CLKOUTN, L3CLKOUTP, L3CLKOUTN, L0ACKI, L1ACKI, L2ACKI, L3ACKI, L0DATIP3-0, L0DATIN3-0, L1DATIN3-0, L1DATIN3-0, L2DATIP3-0, L2DATIN3-0, L3DATIN3-0, L3DATIN3-0, L3DATIP3-0, L2DATIN3-0, L3DATIN3-0, L3D

<sup>12</sup>JTAG system output timing clock reference is the falling edge of TCK.



Figure 15. General AC Parameters Timing

## Link Port Low Voltage, Differential-Signal (LVDS) Electrical Characteristics, and Timing

Table 30 and Table 31 with Figure 16 provide the electrical characteristics for the LVDS link ports. The LVDS link port signal definitions represent all differential signals with a  $V_{OD} = 0$  V level and use signal naming without N (negative) and P (positive) suffixes (see Figure 17).

#### Table 30. Link Port LVDS Transmit Electrical Characteristics

| Parameter        | Description                                 | Test Conditions              | Min  | Max     | Unit |
|------------------|---------------------------------------------|------------------------------|------|---------|------|
| V <sub>OH</sub>  | Output Voltage High, $V_{O_P}$ or $V_{O_N}$ | $R_L = 100 \ \Omega$         |      | 1.85    | V    |
| V <sub>OL</sub>  | Output Voltage Low, $V_{O_P}$ or $V_{O_N}$  | $R_L = 100 \ \Omega$         | 0.92 |         | V    |
| V <sub>OD</sub>  | Output Differential Voltage                 | $R_L = 100 \ \Omega$         | 300  | 650     | mV   |
| I <sub>OS</sub>  | Short-Circuit Output Current                | $V_{O_P}$ or $V_{O_N} = 0$ V |      | +5/- 55 | mA   |
|                  |                                             | $V_{OD} = 0 V$               |      | ±10     | mA   |
| V <sub>OCM</sub> | Common-Mode Output Voltage                  |                              | 1.20 | 1.50    | V    |

#### Table 31. Link Port LVDS Receive Electrical Characteristics

| Parameter        | Description                | Test Conditions                         | Min | Мах  | Unit |
|------------------|----------------------------|-----------------------------------------|-----|------|------|
| V <sub>ID</sub>  | Differential Input Voltage | $t_{LDIS}/t_{LDIH} \ge 0.20 \text{ ns}$ | 250 | 850  | mV   |
|                  |                            | $t_{LDIS}/t_{LDIH} \ge 0.25 \text{ ns}$ | 217 | 850  | mV   |
|                  |                            | $t_{LDIS}/t_{LDIH} \ge 0.30 \text{ ns}$ | 206 | 850  | mV   |
|                  |                            | $t_{LDIS}/t_{LDIH} \ge 0.35 \text{ ns}$ | 195 | 850  | mV   |
| V <sub>ICM</sub> | Common-Mode Input Voltage  |                                         | 0.6 | 1.57 | V    |



Figure 16. Link Ports—Transmit Electrical Characteristics



Figure 17. Link Ports—Signals Definition



Figure 18. Link Ports—Output Clock



Figure 19. Link Ports—Differential Output Signals Transition Time



*Figure 20. Link Ports—Data Output Setup and Hold*<sup>1</sup> These parameters are valid for both clock edges.



Figure 21. Link Ports—Transmission Start



Figure 22. Link Ports—Transmission End and Stops







Figure 25. Link Ports—Data Input Setup and Hold<sup>1</sup>

<sup>1</sup> These parameters are valid for both clock edges.

## **OUTPUT DRIVE CURRENTS**

Figure 26 through Figure 33 show typical I–V characteristics for the output drivers of the ADSP-TS201S processor. The curves in these diagrams represent the current drive capability of the output drivers as a function of output voltage over the range of drive strengths. Typical drive currents for intermediate temperatures (such as 85°C) should be obtained from the curves using linear interpolation. For complete output driver characteristics, refer to the DSP's IBIS models, available on the Analog Devices website (www.analog.com).



Figure 26. Typical Drive Currents at Strength 0



Figure 27. Typical Drive Currents at Strength 1



Figure 28. Typical Drive Currents at Strength 2



Figure 29. Typical Drive Currents at Strength 3



Figure 30. Typical Drive Currents at Strength 4

#### **Output Enable Time**

Output pins are considered to be enabled when they have made a transition from a high impedance state to when they start driving. The time for the voltage on the bus to ramp by  $\Delta V$  is dependent on the capacitive load,  $C_L$ , and the drive current,  $I_D$ . This ramp time can be approximated by the following equation:

$$t_{RAMP} = (C_L \Delta V) / I_D$$

The output enable time  $t_{ENA}$  is the difference between  $t_{MEASURED\_ENA}$  and  $t_{RAMP}$  as shown in Figure 35. The time  $t_{MEASURED\_ENA}$  is the interval from when the reference signal switches to when the output voltage ramps  $\Delta V$  from the measured three-stated output level.  $t_{RAMP}$  is calculated with test load  $C_L$ , drive current  $I_D$ , and with  $\Delta V$  equal to 0.4 V.

#### **Capacitive Loading**

Output valid and hold are based on standard capacitive loads: 30 pF on all pins (see Figure 36). The delay and hold specifications given should be derated by a drive strength related factor for loads other than the nominal value of 30 pF. Figure 37 through Figure 44 show how output rise time varies with capacitance. Figure 45 graphically shows how output valid varies with load capacitance. (Note that this graph or derating does not apply to output disable delays; see Output Disable Time on Page 37.) The graphs of Figure 37 through Figure 45 may not be linear outside the ranges shown.



Figure 36. Equivalent Device Loading for AC Measurements (Includes All Fixtures)



Figure 37. Typical Output Rise and Fall Time (10% to 90%,  $V_{DD_{-}IO} = 2.5 V$ ) vs. Load Capacitance at Strength 0



Figure 38. Typical Output Rise and Fall Time (10% to 90%,  $V_{DD_{-}IO} = 2.5 V$ ) vs. Load Capacitance at Strength 1



Figure 39. Typical Output Rise and Fall Time (10% to 90%,  $V_{DD_{_{_{}}}} = 2.5 \text{ V}$ ) vs. Load Capacitance at Strength 2



Figure 40. Typical Output Rise and Fall Time (10% to 90%,  $V_{DD_{_{}}JO} = 2.5 \text{ V}$ ) vs. Load Capacitance at Strength 3

## 576-BALL BGA\_ED PIN CONFIGURATIONS

Figure 46 shows a summary of pin configurations for the 576-ball BGA\_ED package and Table 35 lists the signal-to-ball assignments.



TOP VIEW

Figure 46. 576-Ball BGA\_ED Pin Configurations<sup>1</sup> (Top View, Summary)

<sup>1</sup> For a more detailed pin summary diagram, see the *EE-179: ADSP-TS201S System Design Guidelines* on the Analog Devices website (www.analog.com).

| Ball No. | Signal Name        | Ball No. | Signal Name          | Ball No. | Signal Name          | Ball No. | Signal Name        |
|----------|--------------------|----------|----------------------|----------|----------------------|----------|--------------------|
| A1       | V <sub>SS</sub>    | B1       | DATA53               | C1       | V <sub>SS</sub>      | D1       | DATA55             |
| A2       | DATA51             | B2       | V <sub>SS</sub>      | C2       | V <sub>SS</sub>      | D2       | DATA56             |
| A3       | V <sub>SS</sub>    | B3       | V <sub>SS</sub>      | C3       | V <sub>SS</sub>      | D3       | DATA54             |
| A4       | DATA49             | B4       | DATA50               | C4       | DATA52               | D4       | V <sub>SS</sub>    |
| A5       | DATA43             | B5       | DATA44               | C5       | DATA47               | D5       | DATA48             |
| A6       | DATA41             | B6       | DATA42               | C6       | DATA45               | D6       | DATA46             |
| A7       | DATA37             | B7       | DATA38               | C7       | DATA39               | D7       | DATA40             |
| A8       | DATA33             | B8       | DATA34               | C8       | DATA35               | D8       | DATA36             |
| A9       | DATA29             | B9       | DATA30               | C9       | DATA31               | D9       | DATA32             |
| A10      | DATA25             | B10      | DATA26               | C10      | DATA27               | D10      | DATA28             |
| A11      | DATA23             | B11      | DATA24               | C11      | DATA21               | D11      | DATA22             |
| A12      | DATA19             | B12      | DATA20               | C12      | DATA17               | D12      | DATA18             |
| A13      | DATA15             | B13      | DATA16               | C13      | V <sub>SS</sub>      | D13      | V <sub>SS</sub>    |
| A14      | DATA11             | B14      | DATA12               | C14      | DATA13               | D14      | DATA14             |
| A15      | DATA9              | B15      | DATA10               | C15      | DATA7                | D15      | DATA8              |
| A16      | DATA5              | B16      | DATA6                | C16      | DATA3                | D16      | DATA4              |
| A17      | DATA1              | B17      | DATA2                | C17      | ACK                  | D17      | DATA0              |
| A18      | WRL                | B18      | WRH                  | C18      | RD                   | D18      | BRST               |
| A19      | ADDR30             | B19      | ADDR31               | C19      | ADDR26               | D19      | ADDR27             |
| A20      | ADDR28             | B20      | ADDR29               | C20      | ADDR24               | D20      | ADDR25             |
| A21      | ADDR22             | B21      | ADDR23               | C21      | ADDR20               | D21      | V <sub>ss</sub>    |
| A22      | V <sub>ss</sub>    | B22      | V <sub>SS</sub>      | C22      | V <sub>ss</sub>      | D22      | ADDR19             |
| A23      | ADDR21             | B23      | V <sub>SS</sub>      | C23      | V <sub>DD IO</sub>   | D23      | ADDR17             |
| A24      | V <sub>ss</sub>    | B24      | ADDR18               | C24      | V <sub>DD IO</sub>   | D24      | ADDR16             |
| E1       | DATA61             | F1       | DATA63               | G1       | MSSD1                | H1       | V <sub>SS</sub>    |
| E2       | DATA62             | F2       | MS1                  | G2       | V <sub>SS</sub>      | H2       | MSH                |
| E3       | DATA57             | F3       | DATA59               | G3       | MS0                  | H3       | MSSD3              |
| E4       | DATA58             | F4       | DATA60               | G4       | BMS                  | H4       | SCLKRAT0           |
| E5       | V <sub>SS</sub>    | F5       | V <sub>DD_IO</sub>   | G5       | V <sub>SS</sub>      | H5       | V <sub>DD_IO</sub> |
| E6       | V <sub>DD_IO</sub> | F6       | V <sub>DD</sub>      | G6       | V <sub>DD</sub>      | H6       | V <sub>DD</sub>    |
| E7       | V <sub>SS</sub>    | F7       | V <sub>DD</sub>      | G7       | V <sub>DD</sub>      | H7       | V <sub>DD</sub>    |
| E8       | V <sub>DD_IO</sub> | F8       | V <sub>DD</sub>      | G8       | V <sub>DD</sub>      | H8       | V <sub>SS</sub>    |
| E9       | V <sub>SS</sub>    | F9       | V <sub>DD</sub>      | G9       | V <sub>DD</sub>      | H9       | V <sub>SS</sub>    |
| E10      | V <sub>DD_IO</sub> | F10      | V <sub>DD</sub>      | G10      | V <sub>DD</sub>      | H10      | V <sub>SS</sub>    |
| E11      | V <sub>DD_IO</sub> | F11      | V <sub>DD_DRAM</sub> | G11      | V <sub>DD_DRAM</sub> | H11      | V <sub>SS</sub>    |
| E12      | V <sub>DD_IO</sub> | F12      | V <sub>DD_DRAM</sub> | G12      | V <sub>DD_DRAM</sub> | H12      | V <sub>SS</sub>    |
| E13      | V <sub>DD_IO</sub> | F13      | V <sub>DD</sub>      | G13      | V <sub>DD</sub>      | H13      | V <sub>SS</sub>    |
| E14      | V <sub>DD_IO</sub> | F14      | V <sub>DD</sub>      | G14      | V <sub>DD</sub>      | H14      | V <sub>SS</sub>    |
| E15      | V <sub>DD_IO</sub> | F15      | V <sub>DD_DRAM</sub> | G15      | V <sub>DD_DRAM</sub> | H15      | V <sub>SS</sub>    |
| E16      | V <sub>SS</sub>    | F16      | V <sub>DD_DRAM</sub> | G16      | V <sub>DD_DRAM</sub> | H16      | V <sub>SS</sub>    |
| E17      | V <sub>DD_IO</sub> | F17      | V <sub>DD</sub>      | G17      | V <sub>DD</sub>      | H17      | V <sub>SS</sub>    |
| E18      | V <sub>SS</sub>    | F18      | V <sub>DD</sub>      | G18      | V <sub>DD</sub>      | H18      | V <sub>DD</sub>    |
| E19      | V <sub>DD_IO</sub> | F19      | V <sub>DD</sub>      | G19      | V <sub>DD</sub>      | H19      | V <sub>DD</sub>    |
| E20      | V <sub>SS</sub>    | F20      | V <sub>DD_IO</sub>   | G20      | V <sub>DD_IO</sub>   | H20      | V <sub>DD_IO</sub> |
| E21      | ADDR15             | F21      | ADDR13               | G21      | ADDR7                | H21      | ADDR3              |
| E22      | ADDR14             | F22      | ADDR12               | G22      | ADDR6                | H22      | ADDR2              |
| E23      | ADDR11             | F23      | ADDR9                | G23      | ADDR5                | H23      | ADDR1              |
| E24      | ADDR10             | F24      | ADDR8                | G24      | ADDR4                | H24      | ADDR0              |

Table 35. 576-Ball (25 mm  $\times$  25 mm) BGA\_ED Ball Assignments

| Ball No. | Signal Name          | Ball No. | Signal Name          | Ball No. | Signal Name          | Ball No. | Signal Name        |
|----------|----------------------|----------|----------------------|----------|----------------------|----------|--------------------|
| U1       | MSSD0                | V1       | MSSD2                | W1       | CONTROLIMP0          | Y1       | EMU                |
| U2       | RST_OUT              | V2       | DS2                  | W2       | ENEDREG              | Y2       | ТСК                |
| U3       | ID2                  | V3       | POR_IN               | W3       | TDI                  | Y3       | TMR0E              |
| U4       | DS1                  | V4       | CONTROLIMP1          | W4       | TDO                  | Y4       | FLAG3              |
| U5       | V <sub>DD_IO</sub>   | V5       | V <sub>SS</sub>      | W5       | V <sub>DD_IO</sub>   | Y5       | V <sub>SS</sub>    |
| U6       | V <sub>DD</sub>      | V6       | V <sub>DD</sub>      | W6       | V <sub>DD</sub>      | Y6       | V <sub>DD_IO</sub> |
| U7       | V <sub>DD</sub>      | V7       | V <sub>DD</sub>      | W7       | V <sub>DD</sub>      | Y7       | V <sub>SS</sub>    |
| U8       | V <sub>SS</sub>      | V8       | V <sub>DD</sub>      | W8       | V <sub>DD</sub>      | Y8       | V <sub>DD_IO</sub> |
| U9       | V <sub>SS</sub>      | V9       | V <sub>DD</sub>      | W9       | V <sub>DD</sub>      | Y9       | V <sub>SS</sub>    |
| U10      | V <sub>DD</sub>      | V10      | V <sub>DD</sub>      | W10      | V <sub>DD</sub>      | Y10      | V <sub>DD_IO</sub> |
| U11      | V <sub>DD_DRAM</sub> | V11      | V <sub>DD_DRAM</sub> | W11      | V <sub>DD_DRAM</sub> | Y11      | V <sub>DD_IO</sub> |
| U12      | V <sub>SS</sub>      | V12      | V <sub>DD_DRAM</sub> | W12      | V <sub>DD_DRAM</sub> | Y12      | V <sub>DD_IO</sub> |
| U13      | V <sub>SS</sub>      | V13      | V <sub>DD</sub>      | W13      | V <sub>DD</sub>      | Y13      | V <sub>DD_IO</sub> |
| U14      | V <sub>SS</sub>      | V14      | V <sub>DD</sub>      | W14      | V <sub>DD</sub>      | Y14      | V <sub>DD_IO</sub> |
| U15      | V <sub>SS</sub>      | V15      | V <sub>DD_DRAM</sub> | W15      | V <sub>DD_DRAM</sub> | Y15      | V <sub>DD_IO</sub> |
| U16      | V <sub>SS</sub>      | V16      | V <sub>DD_DRAM</sub> | W16      | V <sub>DD_DRAM</sub> | Y16      | V <sub>SS</sub>    |
| U17      | V <sub>SS</sub>      | V17      | V <sub>DD</sub>      | W17      | V <sub>DD</sub>      | Y17      | V <sub>DD_IO</sub> |
| U18      | V <sub>DD</sub>      | V18      | V <sub>DD</sub>      | W18      | V <sub>DD</sub>      | Y18      | V <sub>SS</sub>    |
| U19      | V <sub>DD</sub>      | V19      | V <sub>DD</sub>      | W19      | V <sub>DD</sub>      | Y19      | V <sub>DD_IO</sub> |
| U20      | V <sub>DD_IO</sub>   | V20      | V <sub>DD_IO</sub>   | W20      | V <sub>DD_IO</sub>   | Y20      | V <sub>ss</sub>    |
| U21      | L1CLKINN             | V21      | L1DATI3_N            | W21      | L1CLKON              | Y21      | L1DATO1_N          |
| U22      | L1CLKINP             | V22      | L1DATI3_P            | W22      | L1CLKOP              | Y22      | L1DATO1_P          |
| U23      | L1DATI1_N            | V23      | L1DATI2_N            | W23      | L1DATO3_N            | Y23      | L1DATO2_N          |
| U24      | L1DATI1_P            | V24      | L1DATI2_P            | W24      | L1DATO3_P            | Y24      | L1DATO2_P          |
| AA1      | FLAG2                | AB1      | V <sub>SS</sub>      | AC1      | FLAG0                | AD1      | V <sub>ss</sub>    |
| AA2      | FLAG1                | AB2      | V <sub>SS</sub>      | AC2      | V <sub>SS</sub>      | AD2      | ID1                |
| AA3      | IRQ3                 | AB3      | V <sub>SS</sub>      | AC3      | V <sub>DD_IO</sub>   | AD3      | V <sub>DD_IO</sub> |
| AA4      | V <sub>SS</sub>      | AB4      | NC                   | AC4      | TMS                  | AD4      | TRST               |
| AA5      | IRQO                 | AB5      | IRQ2                 | AC5      | IOWR                 | AD5      | IORD               |
| AA6      | IOEN                 | AB6      | IRQ1                 | AC6      | DMAR2                | AD6      | DMAR3              |
| AA7      | DMAR0                | AB7      | DMAR1                | AC7      | CPA                  | AD7      | DPA                |
| AA8      | HBR                  | AB8      | HBG                  | AC8      | BOFF                 | AD8      | BUSLOCK            |
| AA9      | L3BCMPO              | AB9      | L3ACKI               | AC9      | L3DATO0_N            | AD9      | L3DATO0_P          |
| AA10     | L3DATO1_N            | AB10     | L3DATO1_P            | AC10     | L3CLKON              | AD10     | L3CLKOP            |
| AA11     | L3DATO3_N            | AB11     | L3DATO3_P            | AC11     | L3DATO2_N            | AD11     | L3DATO2_P          |
| AA12     | V <sub>SS</sub>      | AB12     | V <sub>SS</sub>      | AC12     | L3DATI3_N            | AD12     | L3DATI3_P          |
| AA13     | L3DATI2_N            | AB13     | L3DATI2_P            | AC13     | L3CLKINN             | AD13     | L3CLKINP           |
| AA14     | L3DATI1_N            | AB14     | L3DATI1_P            | AC14     | L3DATI0_N            | AD14     | L3DATI0_P          |
| AA15     | NC                   | AB15     | V <sub>SS</sub>      | AC15     | L3ACKO               | AD15     | L3BCMPI            |
| AA16     | L2DATO0_N            | AB16     | L2DATO0_P            | AC16     | L2BCMPO              | AD16     | L2ACKI             |
| AA17     | L2CLKON              | AB17     | L2CLKOP              | AC17     | L2DATO1_N            | AD17     | L2DATO1_P          |
| AA18     | L2DATO3_N            | AB18     | L2DATO3_P            | AC18     | L2DATO2_N            | AD18     | L2DATO2_P          |
| AA19     | L2CLKINN             | AB19     | L2CLKINP             | AC19     | L2DATI3_N            | AD19     | L2DATI3_P          |
| AA20     | L2DATI1_N            | AB20     | L2DATI1_P            | AC20     | L2DATI2_N            | AD20     | L2DATI2_P          |
| AA21     | V <sub>SS</sub>      | AB21     | L2ACKO               | AC21     | L2DATIO_N            | AD21     | L2DATI0_P          |
| AA22     | L1BCMPO              | AB22     | V <sub>SS</sub>      | AC22     | V <sub>DD_IO</sub>   | AD22     | V <sub>DD_IO</sub> |
| AA23     | L1DATO0_N            | AB23     | V <sub>DD_IO</sub>   | AC23     | V <sub>SS</sub>      | AD23     | L2BCMPI            |
| AA24     | L1DATO0_P            | AB24     | V <sub>DD_IO</sub>   | AC24     | L1ACKI               | AD24     | V <sub>SS</sub>    |

Table 35. 576-Ball (25 mm × 25 mm) BGA\_ED Ball Assignments (Continued)

<sup>1</sup> On revision 1.x silicon, the R2 and R3 balls are NC. On revision 0.x silicon, the R2 ball is SCLK, and the R3 ball is SCLK\_V<sub>REF</sub>. For more information on SCLK and SCLK\_V<sub>REF</sub> on revision 0.x silicon, see the *EE-179: ADSP-TS20x TigerSHARC System Design Guidelines* on the Analog Devices website (*www.analog.com*).



www.analog.com

©2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D04324-0-11/06(C)