

Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

E·XFI

| Product Status          | Obsolete                                                               |
|-------------------------|------------------------------------------------------------------------|
| Туре                    | Fixed/Floating Point                                                   |
| Interface               | Host Interface, Link Port, Multi-Processor                             |
| Clock Rate              | 500MHz                                                                 |
| Non-Volatile Memory     | External                                                               |
| On-Chip RAM             | ЗМВ                                                                    |
| Voltage - I/O           | 2.50V                                                                  |
| Voltage - Core          | 1.05V                                                                  |
| Operating Temperature   | -40°C ~ 85°C (TC)                                                      |
| Mounting Type           | Surface Mount                                                          |
| Package / Case          | 576-BBGA                                                               |
| Supplier Device Package | 576-BGA-ED (25x25)                                                     |
| Purchase URL            | https://www.e-xfl.com/product-detail/analog-devices/adsp-ts201sybpz050 |
|                         |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TABLE OF CONTENTS

| G  | eneral Description 3                                                                        |
|----|---------------------------------------------------------------------------------------------|
|    | Dual Compute Blocks 4                                                                       |
|    | Data Alignment Buffer (DAB) 4                                                               |
|    | Dual Integer ALU (IALU) 4                                                                   |
|    | Program Sequencer 5                                                                         |
|    | Interrupt Controller 5                                                                      |
|    | Flexible Instruction Set 5                                                                  |
|    | DSP Memory 5                                                                                |
|    | External Port (Off-Chip Memory/Peripherals<br>Interface)                                    |
|    | Host Interface                                                                              |
|    | Multiprocessor Interface 7                                                                  |
|    | SDRAM Controller 7                                                                          |
|    | EPROM Interface                                                                             |
|    | DMA Controller                                                                              |
|    | Link Ports (LVDS)                                                                           |
|    | Timer and General-Purpose I/O                                                               |
|    | Reset and Booting                                                                           |
|    | Clock Domains                                                                               |
|    | Power Domains 10                                                                            |
|    | Filtering Reference Voltage and Clocks 10                                                   |
|    | Development Tools 10                                                                        |
|    | Evaluation Kit                                                                              |
|    | Designing an Emulator-Compatible<br>DSP Board (Target)                                      |
|    | Additional Information 11                                                                   |
| Pi | n Function Descriptions 12                                                                  |
| St | rap Pin Function Descriptions 20                                                            |
|    | DSP-TS201S—Specifications 21                                                                |
|    | Operating Conditions 21                                                                     |
|    | Electrical Characteristics 22                                                               |
|    | Package Information                                                                         |
|    | Absolute Maximum Ratings 23                                                                 |
|    | ESD Sensitivity 23                                                                          |
|    | Timing Specifications 24                                                                    |
|    | General AC Timing 24                                                                        |
|    | Link Port Low Voltage, Differential-Signal (LVDS)<br>Electrical Characteristics, and Timing |
|    | Link Port—Data Out Timing 31                                                                |
|    | Link Port—Data In Timing 34                                                                 |
|    | Output Drive Currents                                                                       |
|    |                                                                                             |

| Test Conditions                    | 37 |
|------------------------------------|----|
| Output Disable Time                | 37 |
| Output Enable Time                 | 38 |
| Capacitive Loading                 | 38 |
| Environmental Conditions           | 40 |
| Thermal Characteristics            | 40 |
| 576-Ball BGA_ED Pin Configurations | 41 |
| Outline Dimensions                 | 45 |
| Surface Mount Design               | 45 |
| Ordering Guide                     | 46 |
|                                    |    |

## **REVISION HISTORY**

## **12/06—Rev. B to Rev. C** Applied Corrections to:

| Figure 7, SCLK_VREF Filtering Scheme | 10 |
|--------------------------------------|----|
| Operating Conditions                 | 21 |
| Added On-Chip DRAM Refresh           | 27 |
| Ordering Guide                       | 46 |

The IALUs have hardware support for circular buffers, bit reverse, and zero-overhead looping. Circular buffers facilitate efficient programming of delay lines and other data structures required in digital signal processing, and they are commonly used in digital filters and Fourier transforms. Each IALU provides registers for four circular buffers, so applications can set up a total of eight circular buffers. The IALUs handle address pointer wraparound automatically, reducing overhead, increasing performance, and simplifying implementation. Circular buffers can start and end at any memory location.

Because the IALU's computational pipeline is one cycle deep, in most cases integer results are available in the next cycle. Hardware (register dependency check) causes a stall if a result is unavailable in a given cycle.

## **PROGRAM SEQUENCER**

The ADSP-TS201S processor's program sequencer supports the following:

- A fully interruptible programming model with flexible programming in assembly and C/C++ languages; handles hardware interrupts with high throughput and no aborted instruction cycles
- A 10-cycle instruction pipeline—four-cycle fetch pipe and six-cycle execution pipe—computation results available two cycles after operands are available
- Supply of instruction fetch memory addresses; the sequencer's instruction alignment buffer (IAB) caches up to five fetched instruction lines waiting to execute; the program sequencer extracts an instruction line from the IAB and distributes it to the appropriate core component for execution
- Management of program structures and program flow determined according to JUMP, CALL, RTI, RTS instructions, loop structures, conditions, interrupts, and software exceptions
- Branch prediction and a 128-entry branch target buffer (BTB) to reduce branch delays for efficient execution of conditional and unconditional branch instructions and zero-overhead looping; correctly predicted branches occur with zero overhead cycles, overcoming the five-to-nine stage branch penalty
- Compact code without the requirement to align code in memory; the IAB handles alignment

#### Interrupt Controller

The DSP supports nested and nonnested interrupts. Each interrupt type has a register in the interrupt vector table. Also, each has a bit in both the interrupt latch register and the interrupt mask register. All interrupts are fixed as either level-sensitive or edge-sensitive, except the IRQ3–0 hardware interrupts, which are programmable.

The DSP distinguishes between hardware interrupts and software exceptions, handling them differently. When a software exception occurs, the DSP aborts all other instructions in the instruction pipe. When a hardware interrupt occurs, the DSP continues to execute instructions already in the instruction pipe.

#### **Flexible Instruction Set**

The 128-bit instruction line, which can contain up to four 32-bit instructions, accommodates a variety of parallel operations for concise programming. For example, one instruction line can direct the DSP to conditionally execute a multiply, an add, and a subtract in both computation blocks while it also branches to another location in the program. Some key features of the instruction set include:

- CLU instructions for communications infrastructure to govern trellis decoding (for example, Viterbi and Turbo decoders) and despreading via complex correlations
- Algebraic assembly language syntax
- Direct support for all DSP, imaging, and video arithmetic types
- Eliminates toggling DSP hardware modes because modes are supported as options (for example, rounding, saturation, and others) within instructions
- Branch prediction encoded in instruction; enables zerooverhead loops
- Parallelism encoded in instruction line
- · Conditional execution optional for all instructions
- User-defined partitioning between program and data memory

## **DSP MEMORY**

The DSP's internal and external memory is organized into a unified memory map, which defines the location (address) of all elements in the system, as shown in Figure 3.

The memory map is divided into four memory areas—host space, external memory, multiprocessor space, and internal memory—and each memory space, except host memory, is subdivided into smaller memory spaces.

The ADSP-TS201S processor internal memory has 24M bits of on-chip DRAM memory, divided into six blocks of 4M bits (128K words × 32 bits). Each block—M0, M2, M4, M6, M8, and M10—can store program instructions, data, or both, so applications can configure memory to suit specific needs. Placing program instructions and data in different memory blocks, however, enables the DSP to access data while performing an instruction fetch. Each memory segment contains a 128K bit cache to enable single cycle access to internal DRAM.

The six internal memory blocks connect to the four 128-bit wide internal buses through a crossbar connection, enabling the DSP to perform four memory transfers in the same cycle. The DSP's internal bus architecture provides a total memory bandwidth of



Figure 3. ADSP-TS201S Memory Map

33.6G bytes per second, enabling the core and I/O to access eight 32-bit data-words and four 32-bit instructions each cycle. The DSP's flexible memory structure enables:

- DSP core and I/O accesses to different memory blocks in the same cycle
- DSP core access to three memory blocks in parallel—one instruction and two data accesses
- Programmable partitioning of program and data memory
- Program access of all memory as 32-, 64-, or 128-bit words—16-bit words with the DAB

### EXTERNAL PORT (OFF-CHIP MEMORY/PERIPHERALS INTERFACE)

The ADSP-TS201S processor's external port provides the DSP's interface to off-chip memory and peripherals. The 4G word address space is included in the DSP's unified address space.

The separate on-chip buses—four 128-bit data buses and four 32-bit address buses—are multiplexed at the SOC interface and transferred to the external port over the SOC bus to create an external system bus transaction. The external system bus provides a single 64-bit data bus and a single 32-bit address bus. The external port supports data transfer rates of 1G byte per second over the external bus.

The external bus can be configured for 32-bit or 64-bit, littleendian operations. When the system bus is configured for 64-bit operations, the lower 32 bits of the external data bus connect to even addresses, and the upper 32 bits connect to odd addresses.

The external port supports pipelined, slow, and SDRAM protocols. Addressing of external memory devices and memorymapped peripherals is facilitated by on-chip decoding of high order address lines to generate memory bank select signals. The ADSP-TS201S processor provides programmable memory, pipeline depth, and idle cycle for synchronous accesses; and external acknowledge controls to support interfacing to pipelined or slow devices, host processors, and other memorymapped peripherals with variable access, hold, and disable time requirements.

### Host Interface

The ADSP-TS201S processor provides an easy and configurable interface between its external bus and host processors through the external port (see Figure 4). To accommodate a variety of host processors, the host interface supports pipelined or slow protocols for ADSP-TS201S processor access of the host as slave or pipelined for host access of the ADSP-TS201S processor as slave. Each protocol has programmable transmission parameters, such as idle cycles, pipe depth, and internal wait cycles.

The host interface supports burst transactions initiated by a host processor. After the host issues the starting address of the burst and asserts the  $\overline{\text{BRST}}$  signal, the DSP increments the address internally while the host continues to assert  $\overline{\text{BRST}}$ .

The host interface provides a deadlock recovery mechanism that enables a host to recover from deadlock situations involving the DSP. The  $\overline{\text{BOFF}}$  signal provides the deadlock recovery mechanism. When the host asserts  $\overline{\text{BOFF}}$ , the DSP backs off the current transaction and asserts  $\overline{\text{HBG}}$  and relinquishes the external bus.

The host can directly read or write the internal memory of the ADSP-TS201S processor, and it can access most of the DSP registers, including DMA control (TCB) registers. Vector interrupts support efficient execution of host commands.

#### Multiprocessor Interface

The ADSP-TS201S processor offers powerful features tailored to multiprocessing DSP systems through the external port and link ports (see Figure 4). This multiprocessing capability provides the highest bandwidth for interprocessor communication, including:

- Up to eight DSPs on a common bus
- On-chip arbitration for glueless multiprocessing
- Link ports for point-to-point communication

The external port and link ports provide integrated, glueless multiprocessing support.

The external port supports a unified address space (see Figure 3) that enables direct interprocessor accesses of each ADSP-TS201S processor's internal memory and registers. The DSP's on-chip distributed bus arbitration logic provides simple, glueless connection for systems containing up to eight ADSP-TS201S processors and a host processor. Bus arbitration has a rotating priority. Bus lock supports indivisible read-modify-write sequences for semaphores. A bus fairness feature prevents one DSP from holding the external bus too long.

The DSP's four link ports provide a second path for interprocessor communications with throughput of 4G bytes per second. The cluster bus provides 1G byte per second throughput—with a total of 4.8G bytes per second interprocessor bandwidth (limited by SOC bandwidth).

## SDRAM Controller

The SDRAM controller controls the ADSP-TS201S processor's transfers of data to and from external synchronous DRAM (SDRAM) at a throughput of 32 bits or 64 bits per SCLK cycle using the external port and SDRAM control pins.

The SDRAM interface provides a glueless interface with standard SDRAMs—16M bit, 64M bit, 128M bit, 256M bit, and 512M bit. The DSP supports directly a maximum of four banks of 64M words  $\times$  32 bits of SDRAM. The SDRAM interface is mapped in external memory in each DSP's unified memory map.

## **EPROM Interface**

The ADSP-TS201S processor can be configured to boot from an external 8-bit EPROM at reset through the external port. An automatic process (which follows reset) loads a program from the EPROM into internal memory. This process uses 16 wait cycles for each read access. During booting, the BMS pin functions as the EPROM chip select signal. The EPROM boot procedure uses DMA Channel 0, which packs the bytes into 32-bit instructions. Applications can also access the EPROM (write flash memories) during normal operation through DMA.

The EPROM or flash memory interface is not mapped in the DSP's unified memory map. It is a byte address space limited to a maximum of 16M bytes (24 address bits). The EPROM or flash memory interface can be used after boot via a DMA.

## DMA CONTROLLER

The ADSP-TS201S processor's on-chip DMA controller, with 14 DMA channels, provides zero-overhead data transfers without processor intervention. The DMA controller operates independently and invisibly to the DSP's core, enabling DMA operations to occur while the DSP's core continues to execute program instructions.

The DMA controller performs DMA transfers between internal memory, external memory, and memory-mapped peripherals; the internal memory of other DSPs on a common bus, a host processor, or link port I/O; between external memory and external peripherals or link port I/O; and between an external bus master and internal memory or link port I/O. The DMA controller performs the following DMA operations:

- External port block transfers. Four dedicated bidirectional DMA channels transfer blocks of data between the DSP's internal memory and any external memory or memory-mapped peripheral on the external bus. These transfers support master mode and handshake mode protocols.
- Link port transfers. Eight dedicated DMA channels (four transmit and four receive) transfer quad-word data only between link ports and between a link port and internal or

## LINK PORTS (LVDS)

The DSP's four full-duplex link ports each provide additional four-bit receive and four-bit transmit I/O capability, using low voltage, differential-signal (LVDS) technology. With the ability to operate at a double data rate—latching data on both the rising and falling edges of the clock—running at up to 500 MHz, each link port can support up to 500M bytes per second per direction, for a combined maximum throughput of 4G bytes per second.

The link ports provide an optional communications channel that is useful in multiprocessor systems for implementing pointto-point interprocessor communications. Applications can also use the link ports for booting.

Each link port has its own triple-buffered quad-word input and double-buffered quad-word output registers. The DSP's core can write directly to a link port's transmit register and read from a receive register, or the DMA controller can perform DMA transfers through eight (four transmit and four receive) dedicated link port DMA channels.

Each link port direction has three signals that control its operation. For the transmitter, LxCLKOUT is the output transmit clock, LxACKI is the handshake input to control the data flow, and the  $\overline{\text{LxBCMPO}}$  output indicates that the block transfer is complete. For the receiver, LxCLKIN is the input receive clock, LxACKO is the handshake output to control the data flow, and the  $\overline{\text{LxBCMPI}}$  input indicates that the block transfer is complete. The LxDATO3–0 pins are the data output bus for the transmitter and the LxDATI3–0 pins are the input data bus for the receiver.

Applications can program separate error detection mechanisms for transmit and receive operations (applications can use the checksum mechanism to implement consecutive link port transfers), the size of data packets, and the speed at which bytes are transmitted.

#### **TIMER AND GENERAL-PURPOSE I/O**

The ADSP-TS201S processor has a timer pin (TMR0E) that generates output when a programmed timer counter has expired, and four programmable general-purpose I/O pins (FLAG3–0) that can function as either single-bit input or output. As outputs, these pins can signal peripheral devices; as inputs, they can provide the test for conditional branching.

## **RESET AND BOOTING**

The ADSP-TS201S processor has three levels of reset:

- Power-up reset after power-up of the system (SCLK, all static inputs, and strap pins are stable), the <u>RST\_IN</u> pin must be asserted (low).
- Normal reset for any chip reset following the power-up reset, the <u>RST\_IN</u> pin must be asserted (low).
- DSP-core reset when setting the SWRST bit in EMUCTL, the DSP core is reset, but not the external port or I/O.

For normal operations, tie the <u>RST\_OUT</u> pin to the <u>POR\_IN</u> pin.

After reset, the ADSP-TS201S processor has four boot options for beginning operation:

- Boot from EPROM.
- Boot by an external master (host or another ADSP-TS201S processor).
- · Boot by link port.
- No boot—start running from memory address selected with one of the IRQ3-0 interrupt signals. See Table 2.

Using the "no boot" option, the ADSP-TS201S processor must start running from memory when one of the interrupts is asserted.

| Table 2. | No | Boot, | Run | from | Memory | Addresses |
|----------|----|-------|-----|------|--------|-----------|
|----------|----|-------|-----|------|--------|-----------|

| Interrupt | Address                       |  |  |  |
|-----------|-------------------------------|--|--|--|
| IRQ0      | 0x3000 0000 (External Memory) |  |  |  |
| IRQ1      | 0x3800 0000 (External Memory) |  |  |  |
| IRQ2      | 0x8000 0000 (External Memory) |  |  |  |
| IRQ3      | 0x0000 0000 (Internal Memory) |  |  |  |

The ADSP-TS201S processor core always exits from reset in the idle state and waits for an interrupt. Some of the interrupts in the interrupt vector table are initialized and enabled after reset.

For more information on boot options, see the *EE-200: ADSP-TS20x TigerSHARC Processor Boot Loader Kernels Operation* on the Analog Devices website (www.analog.com).

## **CLOCK DOMAINS**

The DSP uses calculated ratios of the SCLK clock to operate, as shown in Figure 5. The instruction execution rate is equal to CCLK. A PLL from SCLK generates CCLK which is phaselocked. The SCLKRATx pins define the clock multiplication of SCLK to CCLK (see Table 4 on Page 12). The link port clock is generated from CCLK via a software programmable divisor, and the SOC bus operates at 1/2 CCLK. Memory transfers to external and link port buffers operate at the SOCCLK rate. SCLK also provides clock input for the external bus interface and defines the ac specification reference for the external bus signals. The external bus interface runs at the SCLK frequency. The maximum SCLK frequency is one quarter the internal DSP clock (CCLK) frequency.



Figure 5. Clock Domains

eliminating the need to start from the very beginning when developing new application code. The VDK features include threads, critical and unscheduled regions, semaphores, events, and device flags. The VDK also supports priority-based, preemptive, cooperative, and time-sliced scheduling approaches. In addition, the VDK was designed to be scalable. If the application does not use a specific feature, the support code for that feature is excluded from the target system.

Because the VDK is a library, a developer can decide whether to use it or not. The VDK is integrated into the VisualDSP++ development environment, but can also be used via standard command line tools. When the VDK is used, the development environment assists the developer with many error-prone tasks and assists in managing system resources, automating the generation of various VDK-based objects, and visualizing the system state, when debugging an application that uses the VDK.

VCSE is Analog Devices' technology for creating, using, and reusing software components (independent modules of substantial functionality) to quickly and reliably assemble software applications. It also is used for downloading components from the Web, dropping them into the application, and publishing component archives from within VisualDSP++. VCSE supports component implementation in C/C++ or assembly language.

Use the expert linker to visually manipulate the placement of code and data on the embedded system, view memory use in a color-coded graphical form, easily move code and data to different areas of the DSP or external memory with a drag of the mouse, and examine runtime stack and heap usage. The expert linker is fully compatible with existing linker definition file (LDF), allowing the developer to move between the graphical and textual environments.

Analog Devices DSP emulators use the IEEE 1149.1 JTAG test access port of the ADSP-TS201S processor to monitor and control the target board processor during emulation. The emulator provides full speed emulation, allowing inspection and modification of memory, registers, and processor stacks. Nonintrusive in-circuit emulation is assured by the use of the processor's JTAG interface—the emulator does not affect target system loading or timing.

In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the TigerSHARC processor family. Hardware tools include TigerSHARC processor PC plug-in cards. Third party software tools include DSP libraries, realtime operating systems, and block diagram design tools.

## **EVALUATION KIT**

Analog Devices offers a range of EZ-KIT Lite<sup>®†</sup> evaluation platforms to use as a cost-effective method to learn more about developing or prototyping applications with Analog Devices processors, platforms, and software tools. Each EZ-KIT Lite includes an evaluation board along with an evaluation suite of the VisualDSP++ development and debugging environment with the C/C++ compiler, assembler, and linker. Also included are sample application programs, power supply, and a USB cable. All evaluation versions of the software tools are limited for use only with the EZ-KIT Lite product.

The USB controller on the EZ-KIT Lite board connects the board to the USB port of the user's PC, enabling the VisualDSP++ evaluation suite to emulate the on-board processor in-circuit. This permits the customer to download, execute, and debug programs for the EZ-KIT Lite system. It also allows in-circuit programming of the on-board flash device to store user-specific boot code, enabling the board to run as a standalone unit, without being connected to the PC.

With a full version of VisualDSP++ installed (sold separately), engineers can develop software for the EZ-KIT Lite or any custom-defined system. Connecting one of Analog Devices JTAG emulators to the EZ-KIT Lite board enables high speed, nonintrusive emulation.

## DESIGNING AN EMULATOR-COMPATIBLE DSP BOARD (TARGET)

The Analog Devices family of emulators are tools that every DSP developer needs in order to test and debug hardware and software systems. Analog Devices has supplied an IEEE 1149.1 JTAG test access port (TAP) on each JTAG DSP. The emulator uses the TAP to access the internal features of the DSP, allowing the developer to load code, set breakpoints, observe variables, observe memory, and examine registers. The DSP must be halted to send data and commands, but once an operation has been completed by the emulator, the DSP system is set running at full speed with no impact on system timing.

To use these emulators, the target board must include a header that connects the DSP's JTAG port to the emulator.

For details on target board design issues including mechanical layout, single processor connections, multiprocessor scan chains, signal buffering, signal termination, and emulator pod logic, see the *EE-68: Analog Devices JTAG Emulation Technical Reference* on the Analog Devices website (www.analog.com)— use the string "EE-68" in site search. This document is updated regularly to keep pace with improvements to emulator support.

## **ADDITIONAL INFORMATION**

This data sheet provides a general overview of the ADSP-TS201S processor's architecture and functionality. For detailed information on the ADSP-TS201S processor's core architecture and instruction set, see the ADSP-TS201 Tiger-SHARC Processor Hardware Reference and the ADSP-TS201 TigerSHARC Processor Programming Reference. For detailed information on the development tools for this processor, see the VisualDSP++ User's Guide for TigerSHARC Processors.

<sup>&</sup>lt;sup>†</sup> EZ-Kit Lite is a registered trademark of Analog Devices, Inc.

#### Table 5. Pin Definitions—External Port Bus Controls

| Signal       | Туре                  | Term             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|-----------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR31-0     | l/O/T<br>(pu_ad)      | nc               | Address Bus. The DSP issues addresses for accessing memory and peripherals on<br>these pins. In a multiprocessor system, the bus master drives addresses for accessing<br>internal memory or I/O processor registers of other ADSP-TS201S processors. The DSP<br>inputs addresses when a host or another DSP accesses its internal memory or I/O<br>processor registers.                                                                                                                                                                                                                                                        |
| DATA63-0     | I/O/T<br>(pu_ad)      | nc               | External Data Bus. The DSP drives and receives data and instructions on these pins.<br>Pull-up or pull-down resistors on unused DATA pins are unnecessary.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RD           | l/O/T<br>(pu_0)       | epu <sup>1</sup> | Memory Read. $\overline{\text{RD}}$ is asserted whenever the DSP reads from any slave in the system, excluding SDRAM. When the DSP is a slave, $\overline{\text{RD}}$ is an input and indicates read transactions that access its internal memory or universal registers. In a multiprocessor system, the bus master drives $\overline{\text{RD}}$ . $\overline{\text{RD}}$ changes concurrently with ADDR pins.                                                                                                                                                                                                                |
| WRL          | I/O/T<br>(pu_0)       | epu <sup>1</sup> | Write Low. WRL is asserted in two cases: when the ADSP-TS201S processor writes to<br>an even address word of external memory or to another external bus agent; and when<br>the ADSP-TS201S processor writes to a 32-bit zone (host, memory, or DSP<br>programmed to 32-bit bus). An external master (host or DSP) asserts WRL for writing<br>to a DSP's low word of internal memory. In a multiprocessor system, the bus master<br>drives WRL. WRL changes concurrently with ADDR pins. When the DSP is a slave, WRL<br>is an input and indicates write transactions that access its internal memory or<br>universal registers. |
| WRH          | I/O/T<br>(pu_0)       | epu <sup>1</sup> | Write High. WRH is asserted when the ADSP-TS201S processor writes a long word<br>(64 bits) or writes to an odd address word of external memory or to another external<br>bus agent on a 64-bit data bus. An external master (host or another DSP) must assert<br>WRH for writing to a DSP's high word of 64-bit data bus. In a multiprocessing system,<br>the bus master drives WRH. WRH changes concurrently with ADDR pins. When the<br>DSP is a slave, WRH is an input and indicates write transactions that access its internal<br>memory or universal registers.                                                           |
| АСК          | I/O/T/OD<br>(pu_od_0) | epu <sup>1</sup> | Acknowledge. External slave devices can deassert ACK to add wait states to external memory accesses. ACK is used by I/O devices, memory controllers, and other peripherals on the data phase. The DSP can deassert ACK to add wait states to read and write accesses of its internal memory. The pull-up is 50 $\Omega$ on low-to-high transactions and is 500 $\Omega$ on all other transactions.                                                                                                                                                                                                                              |
| BMS          | О/Т<br>(pu_0)         | na               | Boot Memory Select. BMS is the chip select for boot EPROM or flash memory. During reset, the DSP uses BMS as a strap pin (EBOOT) for EPROM boot mode. In a multiprocessor system, the DSP bus master drives BMS. For details, see Reset and Booting on Page 9 and the EBOOT signal description in Table 16 on Page 20.                                                                                                                                                                                                                                                                                                          |
| <u>MS1–0</u> | O/T<br>(pu_0)         | nc               | Memory Select. $\overline{MS0}$ or $\overline{MS1}$ is asserted whenever the DSP accesses memory banks 0 or 1, respectively. $\overline{MS1-0}$ are decoded memory address pins that change concurrently with ADDR pins. When ADDR31:27 = 0b00110, $\overline{MS0}$ is asserted. When ADDR31:27 = 0b00111, $\overline{MS1}$ is asserted. In multiprocessor systems, the master DSP drives $\overline{MS1-0}$ .                                                                                                                                                                                                                  |
| MSH          | O/T<br>(pu_0)         | nc               | Memory Select Host. $\overline{\text{MSH}}$ is asserted whenever the DSP accesses the host address space (ADDR31 = 0b1). $\overline{\text{MSH}}$ is a decoded memory address pin that changes concurrently with ADDR pins. In a multiprocessor system, the bus master DSP drives $\overline{\text{MSH}}$ .                                                                                                                                                                                                                                                                                                                      |
| BRST         | l/O/T<br>(pu_0)       | epu <sup>1</sup> | Burst. The current bus master (DSP or host) asserts this pin to indicate that it is reading<br>or writing data associated with consecutive addresses. A slave device can ignore<br>addresses after the first one and increment an internal address counter after each<br>transfer. For host-to-DSP burst accesses, the DSP increments the address automati-<br>cally while BRST is asserted.                                                                                                                                                                                                                                    |

I = input; A = asynchronous; O = output; OD = open-drain output; T = three-state; P = power supply; G = ground; pd = internal pull-down 5 k $\Omega$ ; pu = internal pull-up 5 k $\Omega$ ; pd\_0 = internal pull-down 5 k $\Omega$  on DSP ID = 0; pu\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; pu\_od\_0 = internal pull-up 500  $\Omega$  on DSP ID = 0; pd\_m = internal pull-down 5 k $\Omega$  on DSP bus master; pu\_m = internal pull-up 5 k $\Omega$  on DSP bus master; pu\_ad = internal pull-up 40 k $\Omega$ . For more pull-down and pull-up information, see Electrical Characteristics on Page 22.

**Term (termination of unused pins) column symbols:** epd = external pull-down approximately 5 k $\Omega$  to V<sub>SS</sub>; epu = external pull-up approximately 5 k $\Omega$  to V<sub>DD\_10</sub>, nc = not connected; na = not applicable (always used); V<sub>DD\_10</sub> = connect directly to V<sub>DD\_10</sub>; V<sub>SS</sub> = connect directly to V<sub>SS</sub>

<sup>1</sup>This external pull-up may be omitted for the ID = 000 TigerSHARC processor.

| Signal  | Туре          | Term | Description                                                                                                                                                                                                                                             |
|---------|---------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMAR3-0 | I/A           | epu  | DMA Request Pins. Enable external I/O devices to request DMA services from the DSP.<br>In response to DMARx, the DSP performs DMA transfers according to the DMA<br>channel's initialization. The DSP ignores DMA requests from uninitialized channels. |
| IOWR    | O/T<br>(pu_0) | nc   | I/O Write. When a DSP DMA channel initiates a flyby mode read transaction, the DSP asserts the IOWR signal during the data cycles. This assertion makes the I/O device sample the data instead of the TigerSHARC.                                       |
| IORD    | O/T<br>(pu_0) | nc   | I/O Read. When a DSP DMA channel initiates a flyby mode write transaction, the DSP asserts the IORD signal during the data cycle. This assertion with the IOEN makes the I/O device drive the data instead of the TigerSHARC.                           |
| IOEN    | O/T<br>(pu_0) | nc   | I/O Device Output Enable. Enables the output buffers of an external I/O device for fly-<br>by transactions between the device and external memory. Active on flyby<br>transactions.                                                                     |

I = input; A = asynchronous; O = output; OD = open-drain output; T = three-state; P = power supply; G = ground; pd = internal pull-down 5 k $\Omega$ ; pu = internal pull-up 5 k $\Omega$ ; pd\_0 = internal pull-down 5 k $\Omega$  on DSP ID = 0; pu\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; pu\_od\_0 = internal pull-up 500  $\Omega$  on DSP ID = 0; pd\_m = internal pull-down 5 k $\Omega$  on DSP bus master; pu\_m = internal pull-up 5 k $\Omega$  on DSP bus master; pu\_ad = internal pull-up 40 k $\Omega$ . For more pull-down and pull-up information, see Electrical Characteristics on Page 22.

**Term (termination of unused pins) column symbols:** epd = external pull-down approximately 5 k $\Omega$  to V<sub>SS</sub>; epu = external pull-up approximately 5 k $\Omega$  to V<sub>DD\_IO</sub>, nc = not connected; na = not applicable (always used); V<sub>DD\_IO</sub> = connect directly to V<sub>DD\_IO</sub>; V<sub>SS</sub> = connect directly to V<sub>SS</sub>

| Signal  | Туре                     | Term | Description                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSSD3-0 | l/O/T<br>(pu_0)          | nc   | Memory Select SDRAM. MSSD0, MSSD1, MSSD2, or MSSD3 is asserted whenever the DSP accesses SDRAM memory space. MSSD3–0 are decoded memory address pins that are asserted whenever the DSP issues an SDRAM command cycle (access to ADDR31:30 = 0b01—except reserved spaces shown in Figure 3 on Page 6). In a multiprocessor system, the master DSP drives MSSD3–0.                                                       |
| RAS     | l/O/T<br>(pu_0)          | nc   | Row Address Select. When sampled low, RAS indicates that a row address is valid in a read or write of SDRAM. In other SDRAM accesses, it defines the type of operation to execute according to SDRAM specification.                                                                                                                                                                                                     |
| CAS     | l/O/T<br>(pu_0)          | nc   | Column Address Select. When sampled low, $\overline{CAS}$ indicates that a column address is valid in a read or write of SDRAM. In other SDRAM accesses, it defines the type of operation to execute according to the SDRAM specification.                                                                                                                                                                              |
| LDQM    | O/T<br>(pu_0)            | nc   | Low Word SDRAM Data Mask. When sampled high, three-states the SDRAM DQ buffers. LDQM is valid on SDRAM transactions when $\overline{CAS}$ is asserted, and inactive on read transactions. On write transactions, LDQM is active when accessing an odd address word on a 64-bit memory bus to disable the write of the low word.                                                                                         |
| HDQM    | O/T<br>(pu_0)            | nc   | High Word SDRAM Data Mask. When sampled high, three-states the SDRAM DQ buffers. HDQM is valid on SDRAM transactions when CAS is asserted, and inactive on read transactions. On write transactions, HDQM is active when accessing an even address in word accesses or when memory is configured for a 32-bit bus to disable the write of the high word.                                                                |
| SDA10   | O/T<br>(pu_0)            | nc   | SDRAM Address Bit 10. Separate A10 signals enable SDRAM refresh operation while the DSP executes non-SDRAM transactions.                                                                                                                                                                                                                                                                                                |
| SDCKE   | I/O/T<br>(pu_m/<br>pd_m) | nc   | SDRAM Clock Enable. Activates the SDRAM clock for SDRAM self-refresh or suspend modes. A slave DSP in a multiprocessor system does not have the pull-up or pull-down. A master DSP (or ID = 0 in a single processor system) has a pull-up before granting the bus to the host, except when the SDRAM is put in self refresh mode. In self refresh mode, the master has a pull-down before granting the bus to the host. |
| SDWE    | l/O/T<br>(pu_0)          | nc   | SDRAM Write Enable. When sampled low while $\overline{CAS}$ is active, $\overline{SDWE}$ indicates an SDRAM write access. When sampled high while $\overline{CAS}$ is active, $\overline{SDWE}$ indicates an SDRAM read access. In other SDRAM accesses, $\overline{SDWE}$ defines the type of operation to execute according to SDRAM specification.                                                                   |

#### Table 8. Pin Definitions-External Port SDRAM Controller

**I** = input; **A** = asynchronous; **O** = output; **OD** = open-drain output; **T** = three-state; **P** = power supply; **G** = ground; **pd** = internal pull-down 5 k $\Omega$ ; **pu** = internal pull-up 5 k $\Omega$ ; **pu** = internal pull-down 5 k $\Omega$  on DSP ID = 0; **pu\_0** = internal pull-up 5 k $\Omega$  on DSP ID = 0; **pu\_0\_0** = internal pull-up 5 k $\Omega$  on DSP ID = 0; **pu\_0\_0** = internal pull-up 5 k $\Omega$  on DSP ID = 0; **pu\_0\_0** = internal pull-up 5 k $\Omega$  on DSP ID = 0; **pu\_0\_0** = internal pull-up 5 k $\Omega$  on DSP bus master; **pu\_m** = internal pull-up 5 k $\Omega$  on DSP bus master; **pu\_ad** = internal pull-up 40 k $\Omega$ . For more pull-down and pull-up information, see Electrical Characteristics on Page 22.

**Term (termination of unused pins) column symbols:** epd = external pull-down approximately 5 k $\Omega$  to V<sub>SS</sub>; epu = external pull-up approximately 5 k $\Omega$  to V<sub>DD\_IO</sub>, nc = not connected; na = not applicable (always used); V<sub>DD\_IO</sub> = connect directly to V<sub>DD\_IO</sub>; V<sub>SS</sub> = connect directly to V<sub>SS</sub>

#### Table 9. Pin Definitions—JTAG Port

| Signal | Туре        | Term                    | Description                                                                                                                                                                              |
|--------|-------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EMU    | O/OD        | nc <sup>1</sup>         | Emulation. Connected to the DSP's JTAG emulator target board connector only.                                                                                                             |
| ТСК    | I           | epd or epu <sup>1</sup> | Test Clock (JTAG). Provides an asynchronous clock for JTAG scan.                                                                                                                         |
| TDI    | l (pu_ad)   | nc <sup>1</sup>         | Test Data Input (JTAG). A serial data input of the scan path.                                                                                                                            |
| TDO    | O/T         | nc <sup>1</sup>         | Test Data Output (JTAG). A serial data output of the scan path.                                                                                                                          |
| TMS    | l (pu_ad)   | nc <sup>1</sup>         | Test Mode Select (JTAG). Used to control the test state machine.                                                                                                                         |
| TRST   | I/A (pu_ad) | na                      | Test Reset (JTAG). Resets the test state machine. TRST must be asserted or pulsed low after power up for proper device operation. For more information, see Reset and Booting on Page 9. |

I = input; A = asynchronous; O = output; OD = open-drain output; T = three-state; P = power supply; G = ground; pd = internal pull-down 5 k $\Omega$ ; pu = internal pull-up 5 k $\Omega$ ; pd\_0 = internal pull-down 5 k $\Omega$  on DSP ID = 0; pu\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; pu\_od\_0 = internal pull-up 500  $\Omega$  on DSP ID = 0; pd\_m = internal pull-down 5 k $\Omega$  on DSP bus master; pu\_m = internal pull-up 5 k $\Omega$  on DSP bus master; pu\_ad = internal pull-up 40 k $\Omega$ . For more pull-down and pull-up information, see Electrical Characteristics on Page 22.

**Term (termination of unused pins) column symbols:** epd = external pull-down approximately 5 k $\Omega$  to V<sub>SS</sub>; epu = external pull-up approximately 5 k $\Omega$  to V<sub>DD\_IO</sub>, nc = not connected; na = not applicable (always used); V<sub>DD\_IO</sub> = connect directly to V<sub>DD\_IO</sub>; V<sub>SS</sub> = connect directly to V<sub>SS</sub>

<sup>1</sup>See the reference on Page 11 to the JTAG emulation technical reference EE-68.

#### Table 10. Pin Definitions-Flags, Interrupts, and Timer

| Signal  | Туре          | Term | Description                                                                                                                                                                                                                                                                                |
|---------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FLAG3-0 | l/O/A<br>(pu) | nc   | FLAG pins. Bidirectional input/output pins can be used as program conditions. Each pin can be configured individually for input or for output. FLAG3–0 are inputs after power-up and reset.                                                                                                |
| IRQ3-0  | l/A<br>(pu)   | nc   | Interrupt Request. When asserted, the DSP generates an interrupt. Each of the IRQ3–0 pins can be independently set for edge-triggered or level-sensitive operation. After reset, these pins are disabled unless the IRQ3–0 strap option and interrupt vectors are initialized for booting. |
| TMR0E   | 0             | na   | Timer 0 expires. This output pulses whenever timer 0 expires. At reset, this is a strap pin.<br>For more information, see Table 16 on Page 20.                                                                                                                                             |

I = input; A = asynchronous; O = output; OD = open-drain output; T = three-state; P = power supply; G = ground; pd = internal pull-down 5 k $\Omega$ ; pu = internal pull-up 5 k $\Omega$ ; pd\_0 = internal pull-down 5 k $\Omega$  on DSP ID = 0; pu\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; pd\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; pd\_0 = internal pull-down 5 k $\Omega$  on DSP bus master; pu\_m = internal pull-up 5 k $\Omega$  on DSP bus master; pu\_ad = internal pull-up 40 k $\Omega$ . For more pull-down and pull-up information, see Electrical Characteristics on Page 22.

**Term (termination of unused pins) column symbols:** epd = external pull-down approximately 5 k $\Omega$  to V<sub>SS</sub>; epu = external pull-up approximately 5 k $\Omega$  to V<sub>DD IO</sub>, nc = not connected; na = not applicable (always used); V<sub>DD IO</sub> = connect directly to V<sub>DD IO</sub>; V<sub>SS</sub> = connect directly to V<sub>SS</sub>

## **STRAP PIN FUNCTION DESCRIPTIONS**

Some pins have alternate functions at reset. Strap options set DSP operating modes. During reset, the DSP samples the strap option pins. Strap pins have an internal pull-up or pull-down for the default value. If a strap pin is not connected to an overdriving external pull-up, pull-down, or logic load, the DSP samples the default value during reset. If strap pins are connected to logic inputs, a stronger external pull-up or pulldown may be required to ensure default value depending on leakage and/or low level input current of the logic load. To set a mode other than the default mode, connect the strap pin to a sufficiently stronger external pull-up or pull-down. Table 16 lists and describes each of the DSP's strap pins.

| Signal      | Type (at<br>Reset) | On Pin  | Description                                                                                                                                                                                 |
|-------------|--------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EBOOT       | l<br>(pd_0)        | BMS     | EPROM Boot.<br>0 = boot from EPROM immediately after reset (default)<br>1 = idle after reset and wait for an external device to boot DSP<br>through the external port or a link port        |
| IRQEN       | l<br>(pd)          | BM      | Interrupt Enable.<br>0 = disable and set IRQ3–0 interrupts to edge-sensitive after<br>reset (default)<br>1 = enable and set IRQ3–0 interrupts to level-sensitive<br>immediately after reset |
| LINK_DWIDTH | l<br>(pd)          | TMROE   | Link Port Input Default Data Width.<br>0 = 1-bit (default)<br>1 = 4-bit                                                                                                                     |
| SYS_REG_WE  | l<br>(pd_0)        | BUSLOCK | SYSCON and SDRCON Write Enable.<br>0 = one-time writable after reset (default)<br>1 = always writable                                                                                       |
| TM1         | l<br>(pu)          | L1BCMPO | Test Mode 1. Do not overdrive default value during reset.                                                                                                                                   |
| TM2         | l<br>(pu)          | L2BCMPO | Test Mode 2. Do not overdrive default value during reset.                                                                                                                                   |
| ТМЗ         | l<br>(pu)          | L3BCMPO | Test Mode 3. Do not overdrive default value during reset.                                                                                                                                   |

#### Table 16. Pin Definitions—I/O Strap Pins

**I** = input; **A** = asynchronous; **O** = output; **OD** = open-drain output; **T** = three-state; **P** = power supply; **G** = ground; **pd** = internal pull-down 5 k $\Omega$ ; **pu** = internal pull-up 5 k $\Omega$ ; **pd** = internal pull-down 5 k $\Omega$  on DSP ID = 0; **pu**\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; **pu**\_0 = internal pull-up 5 k $\Omega$  on DSP ID = 0; **pd\_m** = internal pull-down 5 k $\Omega$  on DSP bus master; **pu\_m** = internal pull-up 5 k $\Omega$  on DSP bus master; **pu\_m** = internal pull-up 5 k $\Omega$  on DSP bus master; **pu\_ad** = internal pull-up 40 k $\Omega$ . For more pull-down and pull-up information, see Electrical Characteristics on Page 22.

When default configuration is used, no external resistor is needed on the strap pins. To apply other configurations, a 500  $\Omega$  resistor connected to  $V_{DD_{-}IO}$  is required. If providing external pull-downs, do not strap these pins directly to  $V_{SS}$ ; the strap pins require 500  $\Omega$  resistor straps.

All strap pins are sampled on the rising edge of  $\overline{\text{RST}_{IN}}$  (deassertion edge). Each pin latches the strapped pin state (state of the strap pin at the rising edge of  $\overline{\text{RST}_{IN}}$ ). Shortly after deassertion of  $\overline{\text{RST}_{IN}}$ , these pins are reconfigured to their normal functionality.

These strap pins have an internal pull-down resistor, pull-up resistor, or no-resistor (three-state) on each pin. The resistor type, which is connected to the I/O pad, depends on whether RST\_IN is active (low) or if RST\_IN is deasserted (high). Table 17 shows the resistors that are enabled during active reset and during normal operation.

# Table 17. Strap Pin Internal Resistors—Active Reset(RST\_IN = 0) vs. Normal Operation (RST\_IN = 1)

| Pin     | RST_IN = 0 | RST_IN = 1 |
|---------|------------|------------|
| BMS     | (pd_0)     | (pu_0)     |
| BM      | (pd)       | Driven     |
| TMR0E   | (pd)       | Driven     |
| BUSLOCK | (pd_0)     | (pu_0)     |
| L1BCMPO | (pu)       | Driven     |
| L2BCMPO | (pu)       | Driven     |
| L3BCMPO | (pu)       | Driven     |

**pd** = internal pull-down 5 kΩ; **pu** = internal pull-up 5 kΩ; **pd\_0** = internal pull-down 5 kΩ on DSP ID = 0;

**pu\_0** = internal pull-up 5 k $\Omega$  on DSP ID = 0

| V <sub>IN</sub> Max (V) <sup>1</sup> | V <sub>IN</sub> Min (V)¹ | Maximum Duty<br>Cycle <sup>2</sup> |
|--------------------------------------|--------------------------|------------------------------------|
| +3.63                                | -0.33                    | 100%                               |
| +3.64                                | -0.34                    | 90%                                |
| +3.70                                | -0.40                    | 50%                                |
| +3.78                                | -0.48                    | 30%                                |
| +3.86                                | -0.56                    | 17%                                |
| +3.93                                | -0.63                    | 10%                                |

#### Table 18. Maximum Duty Cycle for Input Transient Voltage

<sup>1</sup> The individual values cannot be combined for analysis of a single instance of overshoot or undershoot. The worst case observed value must fall within one of the voltages specified and the total duration of the overshoot or undershoot (exceeding the 100% case) must be less than or equal to the corresponding duty cycle.

 $^2$  Duty cycle refers to the percentage of time the signal exceeds the value for the 100% case. This is equivalent to the measured duration of a single instance of overshoot or undershoot as a percentage of the period of occurrence. The practical worst case for period of occurrence for either overshoot or undershoot is  $2 \times t_{SCLK}$ .

### **ELECTRICAL CHARACTERISTICS**

| Parameter              | Description                            | Test Conditions                                                                  | Min  | Max  | Unit |
|------------------------|----------------------------------------|----------------------------------------------------------------------------------|------|------|------|
| V <sub>OH</sub>        | High Level Output Voltage <sup>1</sup> | $@V_{DD_{IO}} = Min, I_{OH} = -2 mA$                                             | 2.18 |      | V    |
| V <sub>OL</sub>        | Low Level Output Voltage <sup>1</sup>  | $@V_{DD_{IO}} = Min, I_{OL} = 4 mA$                                              |      | 0.4  | v    |
| I <sub>IH</sub>        | High Level Input Current               | $@V_{DD_{IO}} = Max, V_{IN} = V_{IH} Max$                                        |      | 20   | μΑ   |
| I <sub>IH_PU</sub>     | High Level Input Current               | $@V_{DD_{IO}} = Max, V_{IN} = V_{IH} Max$                                        |      | 20   | μΑ   |
| I <sub>IH_PD</sub>     | High Level Input Current               | $@V_{DD_{IO}} = Max, V_{IN} = V_{DD_{IO}} Max$                                   | 0.3  | 0.76 | mA   |
| I <sub>IH_PD_L</sub>   | High Level Input Current               | $@V_{DD_{IO}} = Max, V_{IN} = V_{IH} Max$                                        | 30   | 76   | μΑ   |
| I <sub>IL</sub>        | Low Level Input Current                | $@V_{DD_{IO}} = Max, V_{IN} = 0 V$                                               |      | 20   | μΑ   |
| I <sub>IL_PU</sub>     | Low Level Input Current                | $@V_{DD_{IO}} = Max, V_{IN} = 0 V$                                               | 0.3  | 0.76 | mA   |
| I <sub>IL_PU_AD</sub>  | Low Level Input Current                | $@V_{DD_{IO}} = Max, V_{IN} = 0 V$                                               | 30   | 100  | μΑ   |
| I <sub>OZH</sub>       | Three-State Leakage Current High       | $@V_{DD_{IO}} = Max, V_{IN} = V_{IH} Max$                                        |      | 50   | μΑ   |
| I <sub>OZH_PD</sub>    | Three-State Leakage Current High       | $@V_{DD_IO} = Max, V_{IN} = V_{DD_IO} Max$                                       | 0.3  | 0.76 | mA   |
| I <sub>OZL</sub>       | Three-State Leakage Current Low        | $@V_{DD_{IO}} = Max, V_{IN} = 0 V$                                               |      | 20   | μΑ   |
| I <sub>OZL_PU</sub>    | Three-State Leakage Current Low        | $@V_{DD_{IO}} = Max, V_{IN} = 0 V$                                               | 0.3  | 0.76 | mA   |
| I <sub>OZL_PU_AD</sub> | Three-State Leakage Current Low        | $@V_{DD_{IO}} = Max, V_{IN} = 0 V$                                               | 30   | 100  | μΑ   |
| I <sub>OZL_OD</sub>    | Three-State Leakage Current Low        | $@V_{DD_{IO}} = Max, V_{IN} = 0 V$                                               | 4    | 7.6  | mA   |
| C <sub>IN</sub>        | Input Capacitance <sup>2, 3</sup>      | $@f_{IN} = 1 \text{ MHz}, T_{CASE} = 25^{\circ}\text{C}, V_{IN} = 2.5 \text{ V}$ |      | 3    | pF   |

Parameter name suffix conventions: no suffix = applies to pins without pull-up or pull-down resistors,  $_PD$  = applies to pin types (pd) or (pd\_0),  $_PU$  = applies to pin types (pu) or (pu\_0),  $_PU_AD$  = applies to pin types (pu\_ad),  $_OD$  = applies to pin types OD,  $_PD_L$  = applies to pin types (pd\_1)

<sup>1</sup> Applies to output and bidirectional pins.

<sup>2</sup> Applies to all signals.

<sup>3</sup>Guaranteed but not tested.

## TIMING SPECIFICATIONS

With the exception of DMAR3–0, IRQ3–0, TMR0E, and FLAG3–0 (input only) pins, all ac timing for the ADSP-TS201S processor is relative to a reference clock edge. Because input setup/hold, output valid/hold, and output enable/disable times are relative to a clock edge, the timing data for the ADSP-TS201S processor has few calculated (formula-based) values. For information on ac timing, see General AC Timing. For information on link port transfer timing, see Link Port Low Voltage, Differential-Signal (LVDS) Electrical Characteristics, and Timing on Page 30. The general ac timing data appears in Table 22 and Table 29. All ac specifications are measured with the load specified in Figure 36 on Page 38, and with the output drive strength set to strength 4. In order to calculate the output valid and hold times for different load conditions and/or output drive strengths, refer to Figure 37 on Page 38 through Figure 44 on Page 39 (Rise and Fall Time vs. Load Capacitance) and Figure 45 on Page 39 (Output Valid vs. Load Capacitance and Drive Strength).

The ac asynchronous timing data for the IRQ3–0, DMAR3–0, FLAG3–0, and TMR0E pins appears in Table 21.

#### **General AC Timing**

Timing is measured on signals when they cross the 1.25 V level as described in Figure 15 on Page 29. All delays (in nanoseconds) are measured between the point that the first signal reaches 1.25 V and the point that the second signal reaches 1.25 V.

#### Table 21. AC Asynchronous Signal Specifications

| Name                 | Description       | Pulse Width Low (Min)  | Pulse Width High (Min) |
|----------------------|-------------------|------------------------|------------------------|
| IRQ3–0 <sup>1</sup>  | Interrupt Request | $2 \times t_{SCLK}$ ns | $2 \times t_{SCLK}$ ns |
| DMAR3-0 <sup>1</sup> | DMA Request       | $2 \times t_{SCLK}$ ns | $2 \times t_{SCLK}$ ns |
| FLAG3-0 <sup>2</sup> | FLAG3–0 Input     | 2×t <sub>SCLK</sub> ns | 2×t <sub>SCLK</sub> ns |
| TMR0E <sup>3</sup>   | Timer 0 Expired   | 4×t <sub>SCLK</sub> ns |                        |

<sup>1</sup>These input pins have Schmitt triggers and therefore do not need to be synchronized to a clock reference.

<sup>2</sup> For output specifications on FLAG3–0 pins, see Table 29.

<sup>3</sup> This pin is a strap option. During reset, an internal resistor pulls the pin low.

#### Table 22. Reference Clocks—Core Clock (CCLK) Cycle Time

|                                |                       | Grade = 060 (600 MHz) |      | Grade = 050 (500 MHz) |      |      |
|--------------------------------|-----------------------|-----------------------|------|-----------------------|------|------|
| Parameter                      | Description           | Min                   | Max  | Min                   | Max  | Unit |
| t <sub>cclk</sub> <sup>1</sup> | Core Clock Cycle Time | 1.67                  | 12.5 | 2.0                   | 12.5 | ns   |

<sup>1</sup> CCLK is the internal processor clock or instruction cycle time. The period of this clock is equal to the system clock period (t<sub>SCLK</sub>) divided by the system clock ratio (SCLKRAT2–0). For information on available part numbers for different internal processor clock rates, see the Ordering Guide on Page 46.



Figure 9. Reference Clocks—Core Clock (CCLK) Cycle Time

#### Table 25.Power-Up Timing<sup>1</sup>

| Parameter Min Max     |                                                                       |                                                   |  |    |
|-----------------------|-----------------------------------------------------------------------|---------------------------------------------------|--|----|
| Timing Requir         | rement                                                                |                                                   |  |    |
| t <sub>VDD_DRAM</sub> | $V_{DD_DRAM}$ Stable After $V_{DD}$ , $V_{DD_A}$ , $V_{DD_IO}$ Stable | DD_DRAM Stable After VDD, VDD_A, VDD_IO Stable >0 |  | ns |

<sup>1</sup> For information about power supply sequencing and monitoring solutions, please visit www.analog.com/sequencing.



Figure 12. Power-Up Timing

### Table 26. Power-Up Reset Timing

| Min                   | Max Unit |
|-----------------------|----------|
|                       |          |
| 2                     | ms       |
| $100 \times t_{SCLK}$ | ns       |
|                       |          |
| 1.5                   | ms       |
| -                     | Self     |

 $^1$  Applies after  $V_{DD}\text{,}~V_{DD\_A}\text{,}~V_{DD\_IO}\text{,}~V_{DD\_DRAM}\text{,}$  and SCLK are stable and before  $\overline{\text{RST\_IN}}$  deasserted.



Figure 13. Power-Up Reset Timing

### Table 27. Normal Reset Timing

| Parameter            | r                                          | Min | Max Unit |
|----------------------|--------------------------------------------|-----|----------|
| Timing Req           | uirements                                  |     |          |
| t <sub>RST_IN</sub>  | RST_IN Asserted                            | 2   | ms       |
| t <sub>STRAP</sub>   | RST_IN Deasserted After Strap Pins Stable  | 1.5 | ms       |
| Switching C          | Characteristic                             |     |          |
| t <sub>RST_OUT</sub> | RST_OUT Deasserted After RST_IN Deasserted | 1.5 | ms       |



Figure 14. Normal Reset Timing

## Table 28. On-Chip DRAM Refresh<sup>1</sup>

| Parameter Min Max                            |             |  |      | Unit |
|----------------------------------------------|-------------|--|------|------|
| Timing Re                                    | Requirement |  |      |      |
| t <sub>REF</sub> On-chip DRAM Refresh Period |             |  | 1.56 | μs   |

<sup>1</sup> For more information on setting the refresh rate for the on-chip DRAM, refer to the ADSP-TS201 TigerSHARC Processor Programming Reference.

## **OUTPUT DRIVE CURRENTS**

Figure 26 through Figure 33 show typical I–V characteristics for the output drivers of the ADSP-TS201S processor. The curves in these diagrams represent the current drive capability of the output drivers as a function of output voltage over the range of drive strengths. Typical drive currents for intermediate temperatures (such as 85°C) should be obtained from the curves using linear interpolation. For complete output driver characteristics, refer to the DSP's IBIS models, available on the Analog Devices website (www.analog.com).



Figure 26. Typical Drive Currents at Strength 0



Figure 27. Typical Drive Currents at Strength 1



Figure 28. Typical Drive Currents at Strength 2



Figure 29. Typical Drive Currents at Strength 3



Figure 30. Typical Drive Currents at Strength 4



Figure 41. Typical Output Rise and Fall Time (10% to 90%,  $V_{DD_{_{}}JO} = 2.5 \text{ V}$ ) vs. Load Capacitance at Strength 4



Figure 42. Typical Output Rise and Fall Time (10% to 90%,  $V_{DD_{_{}}}$  = 2.5 V) vs. Load Capacitance at Strength 5



Figure 43. Typical Output Rise and Fall Time (10% to 90%,  $V_{DD_{_{}}JO} = 2.5 V$ ) vs. Load Capacitance at Strength 6



Figure 44. Typical Output Rise and Fall Time (10% to 90%,  $V_{DD_{-}IO} = 2.5 V$ ) vs. Load Capacitance at Strength 7



Figure 45. Typical Output Valid ( $V_{DD_{-}IO} = 2.5 V$ ) vs. Load Capacitance at Max Case Temperature and Strength 0 to 7<sup>1</sup>

<sup>1</sup> The line equations for the output valid vs. load capacitance are:

Strength 0: y = 0.1255x + 2.7873Strength 1: y = 0.0764x + 1.0492Strength 2: y = 0.0474x + 1.0806Strength 3: y = 0.0345x + 1.2329Strength 4: y = 0.0296x + 1.2064Strength 5: y = 0.0246x + 1.0944Strength 6: y = 0.0187x + 1.1005Strength 7: y = 0.0156x + 1.084

| Ball No.     | -                    | Ball No.     | Signal Name                  | Ball No.     | Signal Name            | Ball No.     | Signal Name        |
|--------------|----------------------|--------------|------------------------------|--------------|------------------------|--------------|--------------------|
| U1           | MSSD0                | V1           | MSSD2                        | W1           | CONTROLIMPO            | Y1           | EMU                |
| U2           | RST_OUT              | V2           | DS2                          | W2           | ENEDREG                | Y2           | ТСК                |
| U3           | ID2                  | V3           | POR_IN                       | W3           | TDI                    | Y3           | TMROE              |
| U4           | DS1                  | V4           | CONTROLIMP1                  | W4           | TDO                    | Y4           | FLAG3              |
| U5           | V <sub>DD_IO</sub>   | V5           | V <sub>ss</sub>              | W5           | V <sub>DD_IO</sub>     | Y5           | V <sub>SS</sub>    |
| U6           | V <sub>DD</sub>      | V6           | V <sub>DD</sub>              | W6           | V <sub>DD</sub>        | Y6           | V <sub>DD_IO</sub> |
| U7           | V <sub>DD</sub>      | V7           | V <sub>DD</sub>              | W7           | V <sub>DD</sub>        | Y7           | V <sub>SS</sub>    |
| U8           | V <sub>ss</sub>      | V8           | V <sub>DD</sub>              | W8           | V <sub>DD</sub>        | Y8           | V <sub>DD_IO</sub> |
| U9           | V <sub>ss</sub>      | V9           | V <sub>DD</sub>              | W9           | V <sub>DD</sub>        | Y9           | V <sub>ss</sub>    |
| U10          | V <sub>DD</sub>      | V10          | V <sub>DD</sub>              | W10          | V <sub>DD</sub>        | Y10          | V <sub>DD_IO</sub> |
| U11          | V <sub>DD_DRAM</sub> | V11          | V <sub>DD_DRAM</sub>         | W11          | V <sub>DD_DRAM</sub>   | Y11          | V <sub>DD_IO</sub> |
| U12          | V <sub>ss</sub>      | V12          | V <sub>DD_DRAM</sub>         | W12          | V <sub>DD_DRAM</sub>   | Y12          | V <sub>DD_IO</sub> |
| U13          | V <sub>ss</sub>      | V13          | V <sub>DD</sub>              | W13          | V <sub>DD</sub>        | Y13          | V <sub>DD_IO</sub> |
| U14          | V <sub>ss</sub>      | V14          | V <sub>DD</sub>              | W14          | V <sub>DD</sub>        | Y14          | V <sub>DD_IO</sub> |
| U15          | V <sub>SS</sub>      | V15          | V <sub>DD_DRAM</sub>         | W15          | V <sub>DD_DRAM</sub>   | Y15          | V <sub>DD_IO</sub> |
| U16          | V <sub>SS</sub>      | V16          | V <sub>DD_DRAM</sub>         | W16          | V <sub>DD_DRAM</sub>   | Y16          | V <sub>SS</sub>    |
| U17          | V <sub>SS</sub>      | V17          | V <sub>DD</sub>              | W17          | V <sub>DD</sub>        | Y17          | V <sub>DD_IO</sub> |
| U18          | V <sub>DD</sub>      | V18          | V <sub>DD</sub>              | W18          | V <sub>DD</sub>        | Y18          | V <sub>SS</sub>    |
| U19          | V <sub>DD</sub>      | V19          | V <sub>DD</sub>              | W19          | V <sub>DD</sub>        | Y19          | V <sub>DD_IO</sub> |
| U20          | V <sub>DD_IO</sub>   | V20          | V <sub>DD_IO</sub>           | W20          | V <sub>DD_IO</sub>     | Y20          | V <sub>ss</sub>    |
| U21          | L1CLKINN             | V21          | L1DATI3_N                    | W21          | L1CLKON                | Y21          | L1DATO1_N          |
| U22          | L1CLKINP             | V22          | L1DATI3_P                    | W22          | L1CLKOP                | Y22          | L1DATO1_P          |
| U23          | L1DATI1_N            | V23          | L1DATI2_N                    | W23          | L1DATO3_N              | Y23          | L1DATO2_N          |
| U24          | L1DATI1_P            | V24          | L1DATI2_P                    | W24          | L1DATO3_P              | Y24          | L1DATO2_P          |
| AA1          | FLAG2                | AB1          | V <sub>ss</sub>              | AC1          | FLAG0                  | AD1          | V <sub>ss</sub>    |
| AA2          | FLAG1                | AB2          | V <sub>ss</sub>              | AC2          | V <sub>ss</sub>        | AD2          | ID1                |
| AA3          | IRQ3                 | AB3          | V <sub>ss</sub>              | AC3          | V <sub>DD_IO</sub>     | AD3          | V <sub>DD_IO</sub> |
| AA4          | V <sub>SS</sub>      | AB4          | NC                           | AC4          | TMS                    | AD4          | TRST               |
| AA5          | IRQO                 | AB5          | IRQ2                         | AC5          | IOWR                   | AD5          | IORD               |
| AA6          | IOEN                 | AB6          | IRQ1                         | AC6          | DMAR2                  | AD6          | DMAR3              |
| AA7          | DMARO                | AB7          | DMAR1                        | AC7          |                        | AD7          | DPA                |
| AA8          | HBR                  | AB8          | HBG                          | AC8          | BOFF                   | AD8          | BUSLOCK            |
| AA9          | L3BCMPO              | AB9          | L3ACKI                       | AC9          | L3DATO0_N              | AD9          | L3DATO0_P          |
| AA10         | L3DATO1_N            | AB10         | L3DATO1_P                    | AC10         | L3CLKON                | AD10         | L3CLKOP            |
| AA11         | L3DATO3_N            | AB11         | L3DATO3_P                    | AC11         | L3DATO2_N              | AD11         | L3DATO2_P          |
| AA12         | V <sub>SS</sub>      | AB12         | $V_{ss}$                     | AC12         | L3DATI3_N              | AD12         | L3DATI3_P          |
| AA12<br>AA13 | L3DATI2_N            | AB12<br>AB13 | L3DATI2_P                    | AC12         | L3CLKINN               | AD12         | L3CLKINP           |
| AA14         | L3DATI1_N            | AB13<br>AB14 | L3DATI1_P                    | AC14         | L3DATIO_N              | AD13         | L3DATIO_P          |
| AA14<br>AA15 | NC                   | AB15         | V <sub>ss</sub>              | AC14<br>AC15 | L3ACKO                 | AD14<br>AD15 | L3BCMPI            |
| AA15<br>AA16 | L2DATO0_N            | AB15<br>AB16 | v <sub>ss</sub><br>L2DATO0_P | AC15<br>AC16 | L2BCMPO                | AD15<br>AD16 | L2ACKI             |
| AA10<br>AA17 | L2CLKON              | AB10<br>AB17 | L2CLKOP                      | AC18<br>AC17 | L2DATO1_N              | AD18<br>AD17 | L2DATO1_P          |
| AA17<br>AA18 | L2CLKON<br>L2DATO3_N | AB17<br>AB18 | L2DATO3_P                    | AC17<br>AC18 | L2DATO1_N<br>L2DATO2_N | AD17<br>AD18 | L2DATO2_P          |
| AA16<br>AA19 | L2CLKINN             | AB18<br>AB19 | L2CLKINP                     | AC18<br>AC19 | L2DAT02_N<br>L2DATI3_N | AD18<br>AD19 | L2DATI3_P          |
|              |                      |              |                              |              |                        |              |                    |
| AA20         | L2DATI1_N            | AB20         | L2DATI1_P                    | AC20         | L2DATI2_N              | AD20         | L2DATI2_P          |
| AA21         | V <sub>ss</sub>      | AB21         | L2ACKO                       | AC21         | L2DATI0_N              | AD21         | L2DATI0_P          |
| AA22         |                      | AB22         | V <sub>ss</sub>              | AC22         | V <sub>DD_IO</sub>     | AD22         |                    |
| AA23         | L1DATO0_N            | AB23         | V <sub>DD_IO</sub>           | AC23         | V <sub>ss</sub>        | AD23         | L2BCMPI            |
| AA24         | L1DATO0_P            | AB24         | V <sub>DD_IO</sub>           | AC24         | L1ACKI                 | AD24         | V <sub>SS</sub>    |

Table 35. 576-Ball (25 mm × 25 mm) BGA\_ED Ball Assignments (Continued)

<sup>1</sup> On revision 1.x silicon, the R2 and R3 balls are NC. On revision 0.x silicon, the R2 ball is SCLK, and the R3 ball is SCLK\_V<sub>REF</sub>. For more information on SCLK and SCLK\_V<sub>REF</sub> on revision 0.x silicon, see the *EE-179: ADSP-TS20x TigerSHARC System Design Guidelines* on the Analog Devices website (*www.analog.com*).

## **ORDERING GUIDE**

| Model                           | Temperature<br>Range <sup>1</sup> | Instruction<br>Rate <sup>2</sup> | On-Chip<br>DRAM | Operating Voltage                                                        | Package<br>Option | Package<br>Description |
|---------------------------------|-----------------------------------|----------------------------------|-----------------|--------------------------------------------------------------------------|-------------------|------------------------|
| ADSP-TS201SABP-060              | –40°C to +85°C                    | 600 MHz                          | 24M bit         | $1.20 V_{DD}$ , $2.5 V_{DD_{-IO}}$ , $1.6 V_{DD_{-DRAM}}$                | BP-576            | 576-Ball BGA_ED        |
| ADSP-TS201SABP-050              | –40°C to +85°C                    | 500 MHz                          | 24M bit         | $1.05 V_{DD}$ , $2.5 V_{DD_{-}IO}$ , $1.5 V_{DD_{-}DRAM}$                | BP-576            | 576-Ball BGA_ED        |
| ADSP-TS201SYBP-050              | -40°C to +105°C                   | 500 MHz                          | 24M bit         | $1.05 V_{DD}$ , $2.5 V_{DD_{-}IO}$ , $1.5 V_{DD_{-}DRAM}$                | BP-576            | 576-Ball BGA_ED        |
| ADSP-TS201SABPZ060 <sup>3</sup> | –40°C to +85°C                    | 600 MHz                          | 24M bit         | 1.20 V <sub>DD</sub> , 2.5 V <sub>DD_IO</sub> , 1.6 V <sub>DD_DRAM</sub> | BP-576            | 576-Ball BGA_ED        |
| ADSP-TS201SABPZ050 <sup>3</sup> | –40°C to +85°C                    | 500 MHz                          | 24M bit         | $1.05 V_{DD}$ , $2.5 V_{DD_{-}IO}$ , $1.5 V_{DD_{-}DRAM}$                | BP-576            | 576-Ball BGA_ED        |
| ADSP-TS201SYBPZ050 <sup>3</sup> | -40°C to +105°C                   | 500 MHz                          | 24M bit         | $1.05 V_{DD}, 2.5 V_{DD_{-IO}}, 1.5 V_{DD_{-DRAM}}$                      | BP-576            | 576-Ball BGA_ED        |

<sup>1</sup> Represents case temperature. <sup>2</sup> The instruction rate is the same as the internal processor core clock (CCLK) rate. <sup>3</sup> Z = Pb-free part.



www.analog.com

©2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D04324-0-11/06(C)