



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                        |
|----------------------------|------------------------------------------------------------------------|
| Product Status             | Active                                                                 |
| Core Processor             | S08                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 20MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                              |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 16                                                                     |
| Program Memory Size        | 16KB (16K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 256 x 8                                                                |
| RAM Size                   | 2K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                            |
| Data Converters            | A/D 10x10b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 20-TSSOP (0.173", 4.40mm Width)                                        |
| Supplier Device Package    | 20-TSSOP                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s9s08rn16w2mtj |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Table of Contents**

| 1 | Ord  | ering pa  | ırts4                              |
|---|------|-----------|------------------------------------|
|   | 1.1  | Determ    | nining valid orderable parts4      |
| 2 | Parl | tidentifi | cation4                            |
|   | 2.1  | Descrip   | otion4                             |
|   | 2.2  | Format    | 4                                  |
|   | 2.3  | Fields.   | 4                                  |
|   | 2.4  | Examp     | le5                                |
| 3 | Para | ameter (  | Classification5                    |
| 4 | Rati | ngs       | 5                                  |
|   | 4.1  | Therma    | al handling ratings5               |
|   | 4.2  | Moistu    | re handling ratings6               |
|   | 4.3  | ESD h     | andling ratings6                   |
|   | 4.4  | Voltage   | e and current operating ratings6   |
| 5 | Ger  | eral      | 7                                  |
|   | 5.1  | Nonsw     | itching electrical specifications7 |
|   |      | 5.1.1     | DC characteristics7                |
|   |      | 5.1.2     | Supply current characteristics14   |
|   |      | 5.1.3     | EMC performance15                  |
|   | 5.2  | Switch    | ing specifications15               |
|   |      | 5.2.1     | Control timing                     |

|   |      | 5.2.2     | Debug trace timing specifications            | 16 |
|---|------|-----------|----------------------------------------------|----|
|   |      | 5.2.3     | FTM module timing                            | 17 |
|   | 5.3  | Therma    | al specifications                            | 18 |
|   |      | 5.3.1     | Thermal characteristics                      | 18 |
| 6 | Peri | pheral o  | pperating requirements and behaviors         | 19 |
|   | 6.1  | Externa   | al oscillator (XOSC) and ICS characteristics | 19 |
|   | 6.2  | NVM s     | pecifications                                | 21 |
|   | 6.3  | Analog    |                                              | 23 |
|   |      | 6.3.1     | ADC characteristics                          | 23 |
|   |      | 6.3.2     | Analog comparator (ACMP) electricals         | 25 |
|   | 6.4  | Comm      | unication interfaces                         | 26 |
|   |      | 6.4.1     | SPI switching specifications                 | 26 |
|   | 6.5  | Humar     | n-machine interfaces (HMI)                   | 29 |
|   |      | 6.5.1     | TSI electrical specifications                | 29 |
| 7 | Dim  | ensions   |                                              | 29 |
|   | 7.1  | Obtain    | ing package dimensions                       | 29 |
| 8 | Pino | out       |                                              | 30 |
|   | 8.1  | Signal    | multiplexing and pin assignments             | 30 |
|   | 8.2  | Device    | pin assignment                               | 32 |
| 9 | Rev  | ision his | story                                        | 34 |



| Field | Description | Values                                                                     |
|-------|-------------|----------------------------------------------------------------------------|
|       |             | <ul><li>LC = 32-LQFP</li><li>TJ = 20-TSSOP</li><li>TG = 16-TSSOP</li></ul> |

### 2.4 Example

This is an example part number:

S9S08RN16W2MLF

### 3 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 1. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

#### **NOTE**

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

## 4 Ratings

### 4.1 Thermal handling ratings

| Symbol                                         | bol Description     |             | Max. | Unit | Notes |
|------------------------------------------------|---------------------|-------------|------|------|-------|
| T <sub>STG</sub>                               | Storage temperature | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> Solder temperature, lead-free |                     | _           | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.



#### naungs

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -6000 | +6000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 125°C      | -100  | +100  | mA   | 3     |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78D, IC Latch-up Test.
  - Test was performed at 125 °C case temperature (Class II).
  - I/O pins pass +100/-100 mA I-test with Idd current limit at 400mA.
  - I/O pins pass +20/-100 mA I-test with Idd current limit at 1000mA.
  - Supply groups pass 1.5 Vccmax.
  - RESET\_B pin was only tested with negative I-test due to product conditioning requirement.

### 4.4 Voltage and current operating ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in below table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.



#### monswitching electrical specifications

#### Table 2. DC characteristics (continued)

| Symbol                       | •                                     |                                                              |                                                                                   |                                | Min                  | Typical <sup>1</sup> | Max                  | Unit |
|------------------------------|---------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------|----------------------|----------------------|----------------------|------|
|                              | C High current drive pins, high-drive |                                                              | 5 V, I <sub>load</sub><br>=20 mA                                                  | _                              | _                    | 0.8                  | V                    |      |
|                              | С                                     |                                                              | strength <sup>2</sup>                                                             | 3 V, I <sub>load</sub> = 10 mA | _                    | _                    | 0.8                  | V    |
| I <sub>OLT</sub>             | D                                     | Output low                                                   | Max total I <sub>OL</sub> for all                                                 | 5 V                            | _                    | _                    | 100                  | mA   |
|                              |                                       | current                                                      | ports                                                                             | 3 V                            | _                    | _                    | 50                   |      |
| V <sub>IH</sub>              | Р                                     | Input high                                                   | All digital inputs                                                                | V <sub>DD</sub> >4.5V          | $0.70 \times V_{DD}$ | _                    | _                    | V    |
|                              | С                                     | voltage                                                      |                                                                                   | V <sub>DD</sub> >2.7V          | $0.75 \times V_{DD}$ | _                    | _                    |      |
| V <sub>IL</sub>              | Р                                     | Input low                                                    | All digital inputs                                                                | V <sub>DD</sub> >4.5V          | _                    | _                    | $0.30 \times V_{DD}$ | ٧    |
|                              | С                                     | voltage                                                      |                                                                                   | V <sub>DD</sub> >2.7V          | _                    | _                    | $0.35 \times V_{DD}$ |      |
| V <sub>hys</sub>             | С                                     | Input<br>hysteresis                                          | All digital inputs                                                                | _                              | $0.06 \times V_{DD}$ | _                    | _                    | mV   |
| II <sub>In</sub> I           | Р                                     | Input leakage current                                        | All input only pins (per pin)                                                     | $V_{IN} = V_{DD}$ or $V_{SS}$  | _                    | 0.1                  | 1                    | μΑ   |
| ll <sub>OZ</sub> l           | Р                                     | Hi-Z (off-<br>state) leakage<br>current                      | All input/output (per pin)                                                        | $V_{IN} = V_{DD}$ or $V_{SS}$  | _                    | 0.1                  | 1                    | μA   |
| ll <sub>OZTOT</sub> l        | С                                     | Total leakage<br>combined for<br>all inputs and<br>Hi-Z pins | All input only and I/O                                                            | $V_{IN} = V_{DD}$ or $V_{SS}$  | _                    | _                    | 2                    | μА   |
| R <sub>PU</sub>              | Р                                     | Pullup<br>resistors                                          | All digital inputs,<br>when enabled (all I/O<br>pins other than PTA2<br>and PTA3) | _                              | 30.0                 | _                    | 50.0                 | kΩ   |
| R <sub>PU</sub> <sup>3</sup> | Р                                     | Pullup<br>resistors                                          | PTA2 and PTA3 pin                                                                 | _                              | 30.0                 | _                    | 60.0                 | kΩ   |
| I <sub>IC</sub>              | D                                     | DC injection                                                 | Single pin limit                                                                  | $V_{IN} < V_{SS}$              | -0.2                 | _                    | 2                    | mA   |
|                              |                                       | current <sup>4, 5, 6</sup>                                   | Total MCU limit,<br>includes sum of all<br>stressed pins                          | $V_{IN} > V_{DD}$              | -5                   | _                    | 25                   |      |
| C <sub>In</sub>              | С                                     | Input cap                                                    | acitance, all pins                                                                | _                              | _                    | _                    | 7                    | pF   |
| V <sub>RAM</sub>             | С                                     | RAM re                                                       | etention voltage                                                                  | _                              | 2.0                  | _                    | _                    | V    |

- 1. Typical values are measured at 25 °C. Characterized, not tested.
- 2. Only PTB4, PTB5 support ultra high current output.
- 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin.
- 4. All functional non-supply pins, except for PTA2 and PTA3, are internally clamped to  $V_{SS}$  and  $V_{DD}$ .
- 5. Input must be current-limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the large one.
- 6. Power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If the positive injection current ( $V_{In} > V_{DD}$ ) is higher than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure that external  $V_{DD}$  load will shunt current higher than maximum injection current when the MCU is not consuming power, such as no system clock is present, or clock rate is very low (which would reduce overall power consumption).





Figure 1. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (standard drive strength) ( $V_{DD} = 5$  V)



Figure 2. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (standard drive strength) ( $V_{DD}$  = 3 V)





Figure 7. Typical  $I_{OL}$  Vs.  $V_{OL}$  (high drive strength) ( $V_{DD} = 5 \text{ V}$ )



Figure 8. Typical  $I_{OL}$  Vs.  $V_{OL}$  (high drive strength) ( $V_{DD} = 3 \text{ V}$ )



## 5.1.2 Supply current characteristics

This section includes information about power supply current in various operating modes.

Table 4. Supply current characteristics

| Num | С | Parameter                               | Symbol            | Bus Freq       | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max  | Unit | Temp          |
|-----|---|-----------------------------------------|-------------------|----------------|---------------------|----------------------|------|------|---------------|
| 1   | С | Run supply current FEI                  | RI <sub>DD</sub>  | 20 MHz         | 5                   | 7.60                 | _    | mA   | -40 to 125 °C |
|     | С | mode, all modules on; run<br>from flash |                   | 10 MHz         |                     | 4.65                 | _    |      |               |
|     |   | IIOIII IIasii                           |                   | 1 MHz          |                     | 1.90                 | _    |      |               |
|     | С |                                         |                   | 20 MHz         | 3                   | 7.05                 | _    |      |               |
|     | С |                                         |                   | 10 MHz         |                     | 4.40                 | _    | 1    |               |
|     |   |                                         |                   | 1 MHz          |                     | 1.85                 | _    | 1    |               |
| 2   | С | Run supply current FEI                  | RI <sub>DD</sub>  | 20 MHz         | 5                   | 5.88                 | _    | mA   | -40 to 125 °C |
|     | С | mode, all modules off &                 |                   | 10 MHz         |                     | 3.70                 | _    | 1    |               |
|     |   | gated; run from flash                   |                   | 1 MHz          |                     | 1.85                 | _    | 1    |               |
|     | С |                                         |                   | 20 MHz         | 3                   | 5.35                 | _    | 1    |               |
|     | С | _                                       |                   | 10 MHz         |                     | 3.42                 | _    | 1    |               |
|     |   |                                         |                   | 1 MHz          |                     | 1.80                 | _    | 1    |               |
| 3   | Р | Run supply current FBE                  | RI <sub>DD</sub>  | 20 MHz         | 5                   | 10.9                 | 14.0 | mA   | -40 to 125 °C |
|     | С | mode, all modules on; run               |                   | 10 MHz         |                     | 6.10                 | _    | 1    |               |
|     |   | from RAM                                |                   | 1 MHz          |                     | 1.69                 | _    | 1    |               |
|     | С |                                         |                   | 20 MHz         | 3                   | 8.18                 | _    | 1    |               |
|     |   |                                         |                   | 10 MHz         |                     | 5.14                 | _    | 1    |               |
|     |   |                                         |                   | 1 MHz          |                     | 1.44                 | _    | -    |               |
| 4   | Р | Run supply current FBE                  | RI <sub>DD</sub>  | 20 MHz         | 5                   | 8.50                 | 13.0 | mA   | -40 to 125 °C |
|     | С | mode, all modules off &                 | 55                | 10 MHz         |                     | 5.07                 | _    | 1    |               |
|     |   | gated; run from RAM                     |                   | 1 MHz          |                     | 1.59                 | _    | -    |               |
|     | С |                                         |                   | 20 MHz         | 3                   | 6.11                 | _    | 1    |               |
|     |   |                                         |                   | 10 MHz         |                     | 4.10                 | _    | 1    |               |
|     |   |                                         |                   | 1 MHz          |                     | 1.34                 | _    | 1    |               |
| 5   | С | Wait mode current FEI                   | WI <sub>DD</sub>  | 20 MHz         | 5                   | 5.95                 |      | mA   | -40 to 125 °C |
|     |   | mode, all modules on                    |                   | 10 MHz         |                     | 3.50                 |      | 1    |               |
|     |   |                                         |                   | 1 MHz          |                     | 1.24                 | _    | 1    |               |
|     | С |                                         |                   | 20 MHz         | 3                   | 5.45                 | _    | +    |               |
|     |   |                                         |                   | 10 MHz         |                     | 3.25                 | _    | +    |               |
|     |   |                                         |                   | 1 MHz          |                     | 1.20                 | _    | +    |               |
| 6   | С | Stop3 mode supply                       | S3I <sub>DD</sub> |                | 5                   | 4.6                  | _    | μΑ   | -40 to 125 °C |
|     | C | current no clocks active                | Join              | _              | 3                   | 4.5                  | _    | PA   | -40 to 125 °C |
|     |   | (except 1kHz LPO clock) <sup>2, 3</sup> |                   | _ <del>_</del> | 5                   | 7.0                  |      |      | 70 10 120 0   |
| 7   | С | ADC adder to stop3                      | _                 | _              | 5                   | 40                   | _    | μA   | -40 to 125 °C |



| Table 4. | <b>Supply current</b> | characteristics | (continued) | ) |
|----------|-----------------------|-----------------|-------------|---|
|----------|-----------------------|-----------------|-------------|---|

| Num | С | Parameter                       | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit | Temp          |
|-----|---|---------------------------------|--------|----------|---------------------|----------------------|-----|------|---------------|
|     | С | ADLPC = 1                       |        |          | 3                   | 39                   | _   |      |               |
|     |   | ADLSMP = 1                      |        |          |                     |                      |     |      |               |
|     |   | ADCO = 1                        |        |          |                     |                      |     |      |               |
|     |   | MODE = 10B                      |        |          |                     |                      |     |      |               |
|     |   | ADICLK = 11B                    |        |          |                     |                      |     |      |               |
| 8   | С | TSI adder to stop34             | _      | _        | 5                   | 121                  | _   | μΑ   | -40 to 125 °C |
|     | С | PS = 010B                       |        |          | 3                   | 120                  | _   |      |               |
|     |   | NSCN = 0x0F                     |        |          |                     |                      |     |      |               |
|     |   | EXTCHRG = 0                     |        |          |                     |                      |     |      |               |
|     |   | REFCHRG = 0                     |        |          |                     |                      |     |      |               |
|     |   | DVOLT = 01B                     |        |          |                     |                      |     |      |               |
| 9   | С | LVD adder to stop3 <sup>5</sup> | _      | _        | 5                   | 128                  | _   | μA   | -40 to 125 °C |
|     | С |                                 |        |          | 3                   | 124                  | _   |      |               |

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- 2. RTC adder cause <1  $\mu$ A I $_{DD}$  increase typically, RTC clock source is 1kHz LPO clock.
- 3. ACMP adder cause <10  $\mu$ A I<sub>DD</sub> increase typically.
- 4. The current varies with TSI configuration and capacity of touch electrode. Please refer to TSI electrical specifications.
- 5. LVD is periodically woken up from stop3 by 5% duty cycle. The period is equal to or less than 2 ms.

### 5.1.3 EMC performance

Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance.

### 5.2 Switching specifications

### 5.2.1 Control timing

Table 5. Control timing

| Num | С | Rating                                                 | Symbol           | Min  | Typical <sup>1</sup> | Max  | Unit |
|-----|---|--------------------------------------------------------|------------------|------|----------------------|------|------|
| 1   | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | f <sub>Bus</sub> | DC   | _                    | 20   | MHz  |
| 2   | Р | Internal low power oscillator frequency                | f <sub>LPO</sub> | 0.67 | 1.0                  | 1.25 | KHz  |





Figure 13. Timer external clock



Figure 14. Timer input capture pulse

### 5.3 Thermal specifications

### 5.3.1 Thermal characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

**Symbol** Value Unit Rating °С Operating temperature range  $T_L$  to  $T_H$  -40 to 125 (packaged) Junction temperature range  $T_J$ -40 to 135 °C Thermal resistance single-layer board 48-pin LQFP 82 °C/W  $\theta_{JA}$ °C/W 32-pin LQFP 88  $\theta_{\mathsf{IA}}$ 20-pin TSSOP °C/W 116  $\theta_{JA}$ 16-pin TSSOP °C/W 130  $\theta_{JA}$ 

**Table 8. Thermal characteristics** 

Thermal resistance four-layer board

Table continues on the next page...

S9S08RN16 Series Data Sheet, Rev1, 02/2014.



| Table 8. Thermal characteristics (c | continued) |
|-------------------------------------|------------|
|-------------------------------------|------------|

| Rating       | Symbol        | Value | Unit |
|--------------|---------------|-------|------|
| 48-pin LQFP  | $\theta_{JA}$ | 58    | °C/W |
| 32-pin LQFP  | $\theta_{JA}$ | 59    | °C/W |
| 20-pin TSSOP | $\theta_{JA}$ | 76    | °C/W |
| 16-pin TSSOP | $\theta_{JA}$ | 87    | °C/W |

The average chip-junction temperature  $(T_I)$  in  ${}^{\circ}C$  can be obtained from:

$$T_J = T_A + (P_D \times \theta_{JA})$$

Where:

 $T_A = Ambient temperature, °C$ 

 $\theta_{JA}$  = Package thermal resistance, junction-to-ambient, °C/W

$$P_D = P_{int} + P_{I/O}$$

 $P_{int} = I_{DD} \times V_{DD}$ , Watts - chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins - user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_I$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_J + 273 \, ^{\circ}C)$$

Solving the equations above for K gives:

$$K = P_D \times (T_A + 273 \text{ }^{\circ}C) + \theta_{JA} \times (P_D)^2$$

where K is a constant pertaining to the particular part. K can be determined by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $P_D$  and the obtained by solving the above equations iteratively for any value of  $P_D$ .

# 6 Peripheral operating requirements and behaviors



# Table 9. XOSC and ICS specifications (temperature range = -40 to 125 °C ambient) (continued)

| Num | С | Characteristic                                                                   | Symbol               | Min | Typical <sup>1</sup> | Max  | Unit              |
|-----|---|----------------------------------------------------------------------------------|----------------------|-----|----------------------|------|-------------------|
|     | С | Over fixed voltage<br>temperature range<br>70 °C                                 |                      |     |                      | ±1.0 |                   |
| 12  | С | FLL acquisition time <sup>5</sup> , <sup>7</sup>                                 | t <sub>Acquire</sub> | _   | _                    | 2    | ms                |
| 13  | С | Long term jitter of DCO output clo<br>(averaged over 2 ms interval) <sup>8</sup> |                      | _   | 0.02                 | 0.2  | %f <sub>dco</sub> |

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- 2. When ICS is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz.
- 3. See crystal or resonator manufacturer's recommendation.
- Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0.
- 5. This parameter is characterized and not tested on each device.
- 6. Proper PC board layout procedures must be followed to achieve specifications.
- 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 8. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



Figure 15. Typical crystal or resonator circuit



reripheral operating requirements and behaviors

### 6.2 NVM specifications

This section provides details about program/erase times and program/erase endurance for the flash and EEPROM memories.

Table 10. Flash characteristics

| С | Characteristic                                                                                                        | Symbol                  | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|-----------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|----------------------|------------------|-------------------|
| D | Supply voltage for program/erase -40 °C to 125 °C                                                                     | V <sub>prog/erase</sub> | 2.7              | _                    | 5.5              | V                 |
| D | Supply voltage for read operation                                                                                     | $V_{Read}$              | 2.7              | _                    | 5.5              | V                 |
| D | NVM Bus frequency                                                                                                     | f <sub>NVMBUS</sub>     | 1                | _                    | 25               | MHz               |
| D | NVM Operating frequency                                                                                               | f <sub>NVMOP</sub>      | 0.8              | 1                    | 1.05             | MHz               |
| D | Erase Verify All Blocks                                                                                               | t <sub>VFYALL</sub>     | _                | _                    | 17338            | t <sub>cyc</sub>  |
| D | Erase Verify Flash Block                                                                                              | t <sub>RD1BLK</sub>     | _                | _                    | 16913            | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Block                                                                                             | t <sub>RD1BLK</sub>     | _                | _                    | 810              | t <sub>cyc</sub>  |
| D | Erase Verify Flash Section                                                                                            | t <sub>RD1SEC</sub>     | _                | _                    | 484              | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Section                                                                                           | t <sub>DRD1SEC</sub>    | _                | _                    | 555              | t <sub>cyc</sub>  |
| D | Read Once                                                                                                             | t <sub>RDONCE</sub>     | _                | _                    | 450              | t <sub>cyc</sub>  |
| D | Program Flash (2 word)                                                                                                | t <sub>PGM2</sub>       | 0.12             | 0.12                 | 0.29             | ms                |
| D | Program Flash (4 word)                                                                                                | t <sub>PGM4</sub>       | 0.20             | 0.21                 | 0.46             | ms                |
| D | Program Once                                                                                                          | t <sub>PGMONCE</sub>    | 0.20             | 0.21                 | 0.21             | ms                |
| D | Program EEPROM (1 Byte)                                                                                               | t <sub>DPGM1</sub>      | 0.10             | 0.10                 | 0.27             | ms                |
| D | Program EEPROM (2 Byte)                                                                                               | t <sub>DPGM2</sub>      | 0.17             | 0.18                 | 0.43             | ms                |
| D | Program EEPROM (3 Byte)                                                                                               | t <sub>DPGM3</sub>      | 0.25             | 0.26                 | 0.60             | ms                |
| D | Program EEPROM (4 Byte)                                                                                               | t <sub>DPGM4</sub>      | 0.32             | 0.33                 | 0.77             | ms                |
| D | Erase All Blocks                                                                                                      | t <sub>ERSALL</sub>     | 96.01            | 100.78               | 101.49           | ms                |
| D | Erase Flash Block                                                                                                     | t <sub>ERSBLK</sub>     | 95.98            | 100.75               | 101.44           | ms                |
| D | Erase Flash Sector                                                                                                    | t <sub>ERSPG</sub>      | 19.10            | 20.05                | 20.08            | ms                |
| D | Erase EEPROM Sector                                                                                                   | t <sub>DERSPG</sub>     | 4.81             | 5.05                 | 20.57            | ms                |
| D | Unsecure Flash                                                                                                        | t <sub>UNSECU</sub>     | 96.01            | 100.78               | 101.48           | ms                |
| D | Verify Backdoor Access Key                                                                                            | t <sub>VFYKEY</sub>     | _                | _                    | 464              | t <sub>cyc</sub>  |
| D | Set User Margin Level                                                                                                 | t <sub>MLOADU</sub>     | _                | _                    | 407              | t <sub>cyc</sub>  |
| С | FLASH Program/erase endurance $T_L$ to $T_H$ = -40 °C to 125 °C                                                       | n <sub>FLPE</sub>       | 10 k             | 100 k                | _                | Cycles            |
| С | EEPROM Program/erase endurance TL<br>to TH = -40 °C to 125 °C                                                         | n <sub>FLPE</sub>       | 50 k             | 500 k                | _                | Cycles            |
| С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub>      | 15               | 100                  | _                | years             |

<sup>1.</sup> Minimum times are based on maximum  $f_{\mbox{\scriptsize NVMOP}}$  and maximum  $f_{\mbox{\scriptsize NVMBUS}}$ 

<sup>2.</sup> Typical times are based on typical  $f_{NVMOP}$  and maximum  $f_{NVMBUS}$ 

<sup>3.</sup> Maximum times are based on typical f<sub>NVMOP</sub> and typical f<sub>NVMBUS</sub> plus aging

<sup>4.</sup>  $t_{cyc} = 1 / f_{NVMBUS}$ 



### 6.3.2 Analog comparator (ACMP) electricals

Table 13. Comparator electrical specifications

| С | Characteristic                        | Symbol              | Min                   | Typical | Max       | Unit |
|---|---------------------------------------|---------------------|-----------------------|---------|-----------|------|
| D | Supply voltage                        | $V_{DDA}$           | 2.7                   | _       | 5.5       | V    |
| Т | Supply current (Operation mode)       | I <sub>DDA</sub>    | _                     | 10      | 20        | μΑ   |
| D | Analog input voltage                  | V <sub>AIN</sub>    | V <sub>SS</sub> - 0.3 | _       | $V_{DDA}$ | V    |
| Р | Analog input offset voltage           | V <sub>AIO</sub>    | _                     | _       | 40        | mV   |
| С | Analog comparator hysteresis (HYST=0) | V <sub>H</sub>      | _                     | 15      | 20        | mV   |
| С | Analog comparator hysteresis (HYST=1) | V <sub>H</sub>      | _                     | 20      | 30        | mV   |
| Т | Supply current (Off mode)             | I <sub>DDAOFF</sub> | _                     | 60      | _         | nA   |
| С | Propagation Delay                     | t <sub>D</sub>      | _                     | 0.4     | 1         | μs   |

### 6.4 Communication interfaces

### 6.4.1 SPI switching specifications

The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. Refer to the SPI chapter of the chip's reference manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless noted, and 100 pF load on all SPI pins. All timing assumes slew rate control is disabled and high drive strength is enabled for SPI output pins.

Table 14. SPI master mode timing

| Nu<br>m. | Symbol             | Description                    | Min.                   | Max.                    | Unit               | Comment                              |
|----------|--------------------|--------------------------------|------------------------|-------------------------|--------------------|--------------------------------------|
| 1        | f <sub>op</sub>    | Frequency of operation         | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2     | Hz                 | f <sub>Bus</sub> is the bus<br>clock |
| 2        | t <sub>SPSCK</sub> | SPSCK period                   | 2 x t <sub>Bus</sub>   | 2048 x t <sub>Bus</sub> | ns                 | $t_{Bus} = 1/f_{Bus}$                |
| 3        | t <sub>Lead</sub>  | Enable lead time               | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                    |
| 4        | $t_{Lag}$          | Enable lag time                | 1/2                    | _                       | t <sub>SPSCK</sub> |                                      |
| 5        | twspsck            | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30  | 1024 x t <sub>Bus</sub> | ns                 | _                                    |
| 6        | t <sub>SU</sub>    | Data setup time (inputs)       | 15                     | _                       | ns                 | _                                    |
| 7        | t <sub>HI</sub>    | Data hold time (inputs)        | 0                      | _                       | ns                 | _                                    |
| 8        | t <sub>v</sub>     | Data valid (after SPSCK edge)  | _                      | 25                      | ns                 | _                                    |
| 9        | t <sub>HO</sub>    | Data hold time (outputs)       | 0                      | _                       | ns                 | _                                    |
| 10       | t <sub>RI</sub>    | Rise time input                | _                      | t <sub>Bus</sub> - 25   | ns                 | _                                    |



#### reripheral operating requirements and behaviors

Table 15. SPI slave mode timing

| Nu<br>m. | Symbol              | Description                    | Min.                  | Max.                  | Unit             | Comment                                           |
|----------|---------------------|--------------------------------|-----------------------|-----------------------|------------------|---------------------------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | 0                     | f <sub>Bus</sub> /4   | Hz               | f <sub>Bus</sub> is the bus clock as defined in . |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>Bus</sub>  | _                     | ns               | t <sub>Bus</sub> = 1/f <sub>Bus</sub>             |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1                     | _                     | t <sub>Bus</sub> | _                                                 |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1                     | _                     | t <sub>Bus</sub> | _                                                 |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | _                     | ns               | _                                                 |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 15                    | _                     | ns               | _                                                 |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 25                    | _                     | ns               | _                                                 |
| 8        | t <sub>a</sub>      | Slave access time              | _                     | t <sub>Bus</sub>      | ns               | Time to data active from high-impedance state     |
| 9        | t <sub>dis</sub>    | Slave MISO disable time        | _                     | t <sub>Bus</sub>      | ns               | Hold time to high-<br>impedance state             |
| 10       | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                     | 25                    | ns               | _                                                 |
| 11       | t <sub>HO</sub>     | Data hold time (outputs)       | 0                     | _                     | ns               | _                                                 |
| 12       | t <sub>RI</sub>     | Rise time input                | _                     | t <sub>Bus</sub> - 25 | ns               | _                                                 |
|          | t <sub>FI</sub>     | Fall time input                |                       |                       |                  |                                                   |
| 13       | t <sub>RO</sub>     | Rise time output               | _                     | 25                    | ns               | _                                                 |
|          | t <sub>FO</sub>     | Fall time output               |                       |                       |                  |                                                   |



Figure 19. SPI slave mode timing (CPHA = 0)



#### **F**moul

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 16-pin TSSOP                             | 98ASH70247A                   |
| 20-pin TSSOP                             | 98ASH70169A                   |
| 32-pin LQFP                              | 98ASH70029A                   |
| 48-pin LQFP                              | 98ASH00962A                   |

### 8 Pinout

### 8.1 Signal multiplexing and pin assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

Table 17. Pin availability by package pin-count

|         | Pin     | Number   |          | Lowest Priority <> Highest |       |         |                  |                   |  |
|---------|---------|----------|----------|----------------------------|-------|---------|------------------|-------------------|--|
| 48-LQFP | 32-LQFP | 20-TSSOP | 16-TSSOP | Port Pin                   | Alt 1 | Alt 2   | Alt 3            | Alt 4             |  |
| 1       | 1       | _        | _        | PTD1 <sup>1</sup>          | _     | FTM2CH3 | _                | _                 |  |
| 2       | 2       | _        | _        | PTD0 <sup>1</sup>          | _     | FTM2CH2 | _                | _                 |  |
| 3       | _       | _        | _        | PTE4                       | _     | TCLK2   | _                | _                 |  |
| 4       | _       | _        | _        | PTE3                       | _     | BUSOUT  | _                | _                 |  |
| 5       | 3       | 3        | 3        | _                          | _     | _       | _                | $V_{DD}$          |  |
| 6       | 4       | _        | _        | _                          | _     | _       | $V_{DDA}$        | V <sub>REFH</sub> |  |
| 7       | 5       | _        | _        | _                          | _     | _       | V <sub>SSA</sub> | V <sub>REFL</sub> |  |
| 8       | 6       | 4        | 4        | _                          | _     | _       | _                | V <sub>SS</sub>   |  |
| 9       | 7       | 5        | 5        | PTB7                       | _     | _       | SCL              | EXTAL             |  |
| 10      | 8       | 6        | 6        | PTB6                       | _     | _       | SDA              | XTAL              |  |
| 11      | _       | _        | _        | _                          | _     | _       | _                | Vss               |  |
| 12      | _       | _        | _        | NC                         |       |         |                  |                   |  |
| 13      | _       | _        | _        | NC                         |       |         |                  |                   |  |
| 14      | 9       | 7        | 7        | PTB5 <sup>1</sup>          | _     | FTM2CH5 | SS0              | _                 |  |
| 15      | 10      | 8        | 8        | PTB4 <sup>1</sup>          | _     | FTM2CH4 | MISO0            | _                 |  |
| 16      | 11      | 9        | _        | PTC3                       | _     | FTM2CH3 | ADP11            | TSI9              |  |
| 17      | 12      | 10       | _        | PTC2                       | _     | FTM2CH2 | ADP10            | TSI8              |  |
| 18      | _       |          | _        | PTD7                       |       | _       | _                | _                 |  |



Table 17. Pin availability by package pin-count (continued)

|         | Pin     | Number   |          |                   | Lowes  | st Priority <> F | lighest |          |
|---------|---------|----------|----------|-------------------|--------|------------------|---------|----------|
| 48-LQFP | 32-LQFP | 20-TSSOP | 16-TSSOP | Port Pin          | Alt 1  | Alt 2            | Alt 3   | Alt 4    |
| 19      | _       | _        | _        | PTD6              | _      | _                | _       | _        |
| 20      | _       | _        | _        | PTD5              | _      | _                | _       | _        |
| 21      | 13      | 11       | _        | PTC1              | _      | FTM2CH1          | ADP9    | TSI7     |
| 22      | 14      | 12       | _        | PTC0              | _      | FTM2CH0          | ADP8    | TSI6     |
| 23      | 15      | 13       | 9        | PTB3              | KBI0P7 | MOSI0            | ADP7    | TSI5     |
| 24      | 16      | 14       | 10       | PTB2              | KBI0P6 | SPSCK0           | ADP6    | TSI4     |
| 25      | 17      | 15       | 11       | PTB1              | KBI0P5 | TXD0             | ADP5    | TSI3     |
| 26      | 18      | 16       | 12       | PTB0              | KBI0P4 | RXD0             | ADP4    | TSI2     |
| 27      | 19      | _        | _        | PTA7              | _      | FTM2FAULT2       | ADP3    | TSI1     |
| 28      | 20      | _        | _        | PTA6              | _      | FTM2FAULT1       | ADP2    | TSI0     |
| 29      | _       | _        | _        | NC                |        |                  |         |          |
| 30      | _       | _        | _        | _                 | _      | _                | _       | Vss      |
| 31      | _       | _        | _        | _                 | _      | _                | _       | $V_{DD}$ |
| 32      | _       | _        | _        | PTD4              | _      | _                | _       | _        |
| 33      | 21      | _        | _        | PTD3              | _      | _                | _       | TSI15    |
| 34      | 22      | _        | _        | PTD2              | _      | _                | _       | TSI14    |
| 35      | 23      | 17       | 13       | PTA3 <sup>2</sup> | KBI0P3 | TXD0             | SCL     | _        |
| 36      | 24      | 18       | 14       | PTA2 <sup>2</sup> | KBI0P2 | RXD0             | SDA     | _        |
| 37      | 25      | 19       | 15       | PTA1              | KBI0P1 | FTM0CH1          | ACMP1   | ADP1     |
| 38      | 26      | 20       | 16       | PTA0              | KBI0P0 | FTM0CH0          | ACMP0   | ADP0     |
| 39      | 27      | _        | _        | PTC7              | _      | TxD1             | _       | TSI13    |
| 40      | 28      | _        | _        | PTC6              | _      | RxD1             | _       | TSI12    |
| 41      | _       | _        | _        | NC                |        |                  |         |          |
| 42      | _       | _        | _        | PTE2              | _      | MISO0            | _       | _        |
| 43      | _       | _        | _        | PTE1              | _      | MOSI0            | _       | _        |
| 44      | _       | _        | _        | PTE0              | _      | SPSCK0           | _       | _        |
| 45      | 29      | _        | _        | PTC5              | _      | FTM0CH1          | _       | TSI11    |
| 46      | 30      | _        | _        | PTC4              | _      | FTM0CH0          | _       | TSI10    |
| 47      | 31      | 1        | 1        | _                 | _      | _                | _       | RESET    |
| 48      | 32      | 2        | 2        | _                 | _      | _                | BKGD    | MS       |

<sup>1.</sup> This is a high current drive pin when operated as output.

#### **Note**

When an alternative function is first enabled, it is possible to get a spurious edge to the module. User software must clear any associated flags before interrupts are enabled. The table above illustrates the priority if multiple modules are enabled. The

<sup>2.</sup> This is a true open-drain pin when operated as output.



highest priority module will have control over the pin. Selecting a higher priority pin function with a lower priority function already enabled can cause spurious edges to the lower priority module. Disable all modules that share a pin before enabling another module.

### 8.2 Device pin assignment



Figure 21. S9S08RN16 48-pin LQFP package





Pins in bold are not available on less pin-count packages.

- 1. High source/sink current pins
- 2. True open drain pins

Figure 22. S9S08RN16 32-pin LQFP package



Pins in **bold** are not available on less pin-count packages.

- 1. High source/sink current pins
- 2. True open drain pins

Figure 23. S9S08RN16 20-pin TSSOP package



|                                 |   |    | Ī |                                   |
|---------------------------------|---|----|---|-----------------------------------|
| RESET                           | 1 | 16 |   | PTA0/KBI0P0/FTM0CH0/ACMP0/ADP0    |
| BKGD/MS                         | 2 | 15 |   | PTA1/KBI0P1/FTM0CH1/ACMP1/ADP1    |
| $V_{DD}$                        | 3 | 14 |   | PTA2/KBI0P2/RxD0/SDA <sup>2</sup> |
| $V_{SS}$                        | 4 | 13 |   | PTA3/KBI0P3/TxD0/SCL <sup>2</sup> |
| PTB7/SCL/EXTAL                  | 5 | 12 |   | PTB0/KBI0P4/RxD0/ADP4/TSI2        |
| PTB6/SDA/XTAL                   | 6 | 11 |   | PTB1/KBI0P5/TxD0/ADP5/TSI3        |
| PTB5/FTM2CH5/SS0 <sup>1</sup>   | 7 | 10 |   | PTB2/KBI0P6/SPSCK0/ADP6/TSI4      |
| PTB4/FTM2CH4/MISO0 <sup>1</sup> | 8 | 9  |   | PTB3/KBI0P7/MOSI0/ADP7/TSI5       |
|                                 |   |    | J |                                   |

High source/sink current pins
 True open drain pins

Figure 24. S9S08RN16 16-pin TSSOP package

#### **Revision history** 9

The following table provides a revision history for this document.

Table 18. Revision history

| Rev. No. | Date    | Substantial Changes |
|----------|---------|---------------------|
| 1        | 02/2014 | Initial Release     |



How to Reach Us:

**Home Page:** 

freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, CodeWarrior and Processor Expert are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Tower is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2014 Freescale Semiconductor, Inc.

