



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 40MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                 |
| Number of I/O              | 32                                                                         |
| Program Memory Size        | 12KB (6K x 16)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 640 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                                |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-VQFN Exposed Pad                                                        |
| Supplier Device Package    | 44-QFN (8x8)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f4439t-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Pin Diagrams**



## 4.3 Fast Register Stack

For PIC18FXX39 devices, a "fast interrupt return" option is available for high priority interrupts. A single level Fast Register Stack is provided for the STATUS, WREG and BSR registers; it is not readable or writable. When the processor vectors for an interrupt, the stack is loaded with the current value of the corresponding register. If the FAST RETURN instruction is used to return from the interrupt, the values in the registers are then loaded back into the working registers.

**Note:** The fast interrupt return for PIC18FXX39 devices is reserved for use by the ProMPT kernel and the Timer2 match interrupt. It is not available to the user for any other interrupts or returns from subroutines.

# 4.4 PCL, PCLATH and PCLATU

The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 21-bits wide. The low byte is called the PCL register. This register is readable and writable. The high byte is called the PCH register. This register contains the PC<15:8> bits and is not directly readable or writable. Updates to the PCH register may be performed through the PCLATH register. The upper byte is called PCU. This register contains the PC<20:16> bits and is not directly readable or writable. Updates to the PCU register may be performed through the PCLATH register. The upper byte is called PCU. This register contains the PC<20:16> bits and is not directly readable or writable. Updates to the PCU register may be performed through the PCLATU register.

The PC addresses bytes in the program memory. To prevent the PC from becoming misaligned with word instructions, the LSB of PCL is fixed to a value of '0'. The PC increments by 2 to address sequential instructions in the program memory.

The CALL, RCALL, GOTO and program branch instructions write to the program counter directly. For these instructions, the contents of PCLATH and PCLATU are not transferred to the program counter.

The contents of PCLATH and PCLATU will be transferred to the program counter by an operation that writes PCL. Similarly, the upper two bytes of the program counter will be transferred to PCLATH and PCLATU by an operation that reads PCL. This is useful for computed offsets to the PC (see Section 4.8.1).

## 4.5 Clocking Scheme/Instruction Cycle

The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the program counter (PC) is incremented every Q1, the instruction is fetched from the program memory and latched into the instruction register in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 4-3.



## FIGURE 4-3: CLOCK/INSTRUCTION CYCLE

### 4.12 Indirect Addressing, INDF and FSR Registers

Indirect addressing is a mode of addressing data memory, where the data memory address in the instruction is not fixed. An FSR register is used as a pointer to the data memory location that is to be read or written. Since this pointer is in RAM, the contents can be modified by the program. This can be useful for data tables in the data memory and for software stacks. Figure 4-8 shows the operation of indirect addressing. This shows the moving of the value to the data memory address specified by the value of the FSR register.

Indirect addressing is possible by using one of the INDF registers. Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF register itself, indirectly (FSR = 0), will read 00h. Writing to the INDF register indirectly, results in a NOP operation. The FSR register contains a 12-bit address, which is shown in Figure 4-9.

The INDFn register is not a physical register. Addressing INDFn actually addresses the register whose address is contained in the FSRn register (FSRn is a pointer). This is indirect addressing.

Example 4-3 shows a simple use of indirect addressing to clear the RAM in Bank 1 (locations 100h-1FFh) in a minimum number of instructions.

#### EXAMPLE 4-3: HOW TO CLEAR RAM (BANK 1) USING INDIRECT ADDRESSING

|         | LFSR  | FSR0 ,0x100 | ; |                |
|---------|-------|-------------|---|----------------|
| NEXT    | CLRF  | POSTINC0    | ; | Clear INDF     |
|         |       |             | ; | register and   |
|         |       |             | ; | inc pointer    |
|         | BTFSS | FSROH, 1    | ; | All done with  |
|         |       |             | ; | Bank1?         |
|         | GOTO  | NEXT        | ; | NO, clear next |
| CONTINU | Έ     |             | ; | YES, continue  |

There are three indirect addressing registers. To address the entire data memory space (4096 bytes), these registers are 12-bits wide. To store the 12 bits of addressing information, two 8-bit registers are required. These indirect addressing registers are:

- 1. FSR0: composed of FSR0H:FSR0L
- 2. FSR1: composed of FSR1H:FSR1L
- 3. FSR2: composed of FSR2H:FSR2L

In addition, there are registers INDF0, INDF1 and INDF2, which are not physically implemented. Reading or writing to these registers activates indirect addressing, with the value in the corresponding FSR register being the address of the data. If an instruction writes a value to INDF0, the value will be written to the address pointed to by FSR0H:FSR0L. A read from INDF1 reads

the data from the address pointed to by FSR1H:FSR1L. INDFn can be used in code anywhere an operand can be used.

If INDF0, INDF1 or INDF2 are read indirectly via an FSR, all '0's are read (zero bit is set). Similarly, if INDF0, INDF1 or INDF2 are written to indirectly, the operation will be equivalent to a NOP instruction and the STATUS bits are not affected.

#### 4.12.1 INDIRECT ADDRESSING OPERATION

Each FSR register has an INDF register associated with it, plus four additional register addresses. Performing an operation on one of these five registers determines how the FSR will be modified during indirect addressing.

When data access is done to one of the five INDFn locations, the address selected will configure the FSRn register to:

- Do nothing to FSRn after an indirect access (no change) INDFn
- Auto-decrement FSRn after an indirect access (post-decrement) POSTDECn
- Auto-increment FSRn after an indirect access (post-increment) POSTINCn
- Auto-increment FSRn before an indirect access (pre-increment) PREINCn
- Use the value in the WREG register as an offset to FSRn. Do not modify the value of the WREG or the FSRn register after an indirect access (no change) - PLUSWn

When using the auto-increment or auto-decrement features, the effect on the FSR is not reflected in the STATUS register. For example, if the indirect address causes the FSR to equal '0', the Z bit will not be set.

Incrementing or decrementing an FSR affects all 12 bits. That is, when FSRnL overflows from an increment, FSRnH will be incremented automatically.

Adding these features allows the FSRn to be used as a stack pointer, in addition to its uses for table operations in data memory.

Each FSR has an address associated with it that performs an indexed indirect access. When a data access to this INDFn location (PLUSWn) occurs, the FSRn is configured to add the signed value in the WREG register and the value in FSR to form the address, before an indirect access. The FSR value is not changed.

If an FSR register contains a value that points to one of the INDFn, an indirect read will read 00h (zero bit is set), while an indirect write will be equivalent to a NOP (STATUS bits are not affected).

If an indirect addressing operation is done where the target address is an FSRnH or FSRnL register, the write operation will dominate over the pre- or post-increment/decrement functions.

NOTES:

NOTES:

# 12.0 TIMER2 MODULE

The Timer2 module is an 8-bit timer with a selectable 8-bit period. It has the following features:

- Input from system clock at Fosc/4 with programmable input prescaler
- Interrupt on timer-to-period match with programmable postscaler

The module has three registers: the TMR2 counter, the PR2 period register, and the T2CON control register. The general operation of Timer2 is shown in Figure 12-1.

Additional information on the use of Timer2 as a time-base is available in Section 15.0 (PWM Modules).

Note: In PIC18FXX39 devices, Timer2 is used exclusively as a time-base for the PWM modules in motor control applications. As such, it is not available to users as a resource. Although their locations are shown on the device data memory maps, none of the Timer2 registers are directly accessible. Users should not alter the values of these registers.





unsigned char ProMPT\_GetBoostTime() Resources used: 1 stack level Range of values: 0 to 255 Description: Returns the time in seconds for Boost mode.

unsigned char ProMPT\_GetDecelRate() Resources used: 1 stack level Range of values: 0 to 255 Description: Returns the current deceleration rate in Hz/second.

unsigned char ProMPT\_GetFrequency(void)

Resources used: 1 stack level

Range of values: 0 to 127

**Description:** Returns the current output frequency in Hz. This may not be the frequency commanded due to Boost or Accel/Decel logic.

unsigned char ProMPT\_GetModulation(void) Resources used: Hardware Multiplier; 1 stack level Range of values: 0 to 200 Description: Returns the current output modulation in %.

#### unsigned char ProMPT\_GetParameter(unsigned char parameter)

Resources used: 1 stack level

**Description:** In addition to its pre-defined API methods, the ProMPT kernel allows the user to custom define up to 16 functions for control or communication purposes not covered by the ProMPT APIs. These parameters are used to communicate with motor control GUI evaluation tools, such as Microchip's DashDriveMP<sup>TM</sup>. This method returns the current value of any one of the parameters.

#### unsigned char ProMPT\_GetVFCurve(unsigned char point)

**Resources used:** Hardware Multiplier; 1 stack level

**Description:** This function returns one of the 17 modulation values (in %) of the V/F curve. Each point represents a frequency increment of 8 Hz, ranging from point 0 (0 Hz) to point 16 (128 Hz).

#### void ProMPT\_Init(unsigned char PWMfrequency)

**Resources used:** 64 Bytes RAM; Timer2; PWM1 and PWM2; High Priority Interrupt Vector; Hardware Multiplier; fast call/return; FSR 0; TBLPTR; 2 stack levels

#### PWMfrequency values: 0 or 1

**Description:** This function must be called before all other ProMPT methods, and it must be called only once. This routine configures Timer2 and the PWM outputs.

When PWMfrequency is '0', the module's operating frequency is 9.75 kHz. When PWMfrequency is '1', the module's operating frequency is 19.53 kHz.

**Note:** Since the high priority interrupt is used, the fast call/return cannot be used by other routines.

#### 16.3.6 SLAVE MODE

In Slave mode, the data is transmitted and received as the external clock pulses appear on SCK. When the last bit is latched, the SSPIF interrupt flag bit is set.

While in Slave mode, the external clock is supplied by the external clock source on the SCK pin. This external clock must meet the minimum high and low times, as specified in the electrical specifications.

While in SLEEP mode, the slave can transmit/receive data. When a byte is received, the device will wake-up from SLEEP.

#### 16.3.7 SLAVE SELECT SYNCHRONIZATION

The  $\overline{SS}$  pin allows a Synchronous Slave mode. The SPI must be in Slave mode with  $\overline{SS}$  pin control enabled (SSPCON1<3:0> = 04h). The pin must not be driven low for the  $\overline{SS}$  pin to function as an input. The Data Latch must be high. When the  $\overline{SS}$  pin is low, transmission and reception are enabled and the SDO pin is driven. When the  $\overline{SS}$  pin goes high, the SDO pin is no

longer driven, even if in the middle of a transmitted byte, and becomes a floating output. External pull-up/ pull-down resistors may be desirable, depending on the application.

| <b>Note 1:</b> When the SPI is in Slave mode with $\overline{SS}$ | Note |
|-------------------------------------------------------------------|------|
| pin control enabled (SSPCON<3:0> =                                |      |
| 0100), the SPI module will reset if the $\overline{SS}$           |      |
| pin is set to VDD.                                                |      |

2: If the SPI is used in Slave mode with CKE set, then the SS pin control must be enabled.

When the SPI module resets, the bit counter is forced to '0'. This can be done by either forcing the  $\overline{SS}$  pin to a high level or clearing the SSPEN bit.

To emulate two-wire communication, the SDO pin can be connected to the SDI pin. When the SPI needs to operate as a receiver, the SDO pin can be configured as an input. This disables transmissions from the SDO. The SDI can always be left as an input (SDI function), since it cannot create a bus conflict.

#### FIGURE 16-4: SLAVE SYNCHRONIZATION WAVEFORM



### **REGISTER 16-4:** SSPCON1: MSSP CONTROL REGISTER 1 (I<sup>2</sup>C MODE)

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| WCOL  | SSPOV | SSPEN | CKP   | SSPM3 | SSPM2 | SSPM1 | SSPM0 |
| bit 7 |       |       |       |       |       |       | bit 0 |

- bit 7 WCOL: Write Collision Detect bit
  - In Master Transmit mode:
  - 1 = A write to the SSPBUF register was attempted while the I<sup>2</sup>C conditions were not valid for a transmission to be started (must be cleared in software)
  - 0 = No collision
  - In Slave Transmit mode:
  - 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software)
  - $0 = No \ collision$
  - In Receive mode (Master or Slave modes):

This is a "don't care" bit

#### bit 6 SSPOV: Receive Overflow Indicator bit

In Receive mode:

- 1 = A byte is received while the SSPBUF register is still holding the previous byte (must be cleared in software)
- 0 = No overflow

In Transmit mode:

This is a "don't care" bit in Transmit mode

#### bit 5 SSPEN: Synchronous Serial Port Enable bit

- 1 = Enables the serial port and configures the SDA and SCL pins as the serial port pins
- 0 = Disables serial port and configures these pins as I/O port pins

Note: When enabled, the SDA and SCL pins must be properly configured as input or output.

- bit 4 **CKP:** SCK Release Control bit
  - In Slave mode:
  - 1 = Release clock
  - 0 = Holds clock low (clock stretch), used to ensure data setup time
  - In Master mode:

Unused in this mode

- bit 3-0 SSPM3:SSPM0: Synchronous Serial Port Mode Select bits
  - 1111 =  $I^2C$  Slave mode, 10-bit address with START and STOP bit interrupts enabled
  - $1110 = I^2C$  Slave mode, 7-bit address with START and STOP bit interrupts enabled
  - $1011 = I^2C$  Firmware Controlled Master mode (Slave IDLE)
  - $1000 = I^2C$  Master mode, clock = Fosc / (4 \* (SSPADD+1))
  - 0111 =  $I^2C$  Slave mode, 10-bit address
  - $0110 = I^2C$  Slave mode, 7-bit address
    - **Note:** Bit combinations not specifically listed here are either reserved, or implemented in SPI mode only.

| Legend:            |                  |                       |                    |
|--------------------|------------------|-----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

| BAUD           | Fosc = 40 MHz |            | SPBRG              | 33      | WHz        | SPBRG              | 25      | MHz        | SPBRG              | 20 MHz |            | SPBRG              |  |
|----------------|---------------|------------|--------------------|---------|------------|--------------------|---------|------------|--------------------|--------|------------|--------------------|--|
| RATE<br>(Kbps) | KBAUD         | %<br>ERROR | value<br>(decimal) | KBAUD   | %<br>ERROR | value<br>(decimal) | KBAUD   | %<br>ERROR | value<br>(decimal) | KBAUD  | %<br>ERROR | value<br>(decimal) |  |
| 0.3            | NA            | -          | -                  | NA      | -          | -                  | NA      | -          | -                  | NA     | -          | -                  |  |
| 1.2            | NA            | -          | -                  | NA      | -          | -                  | NA      | -          | -                  | NA     | -          | -                  |  |
| 2.4            | NA            | -          | -                  | NA      | -          | -                  | NA      | -          | -                  | NA     | -          | -                  |  |
| 9.6            | NA            | -          | -                  | 9.60    | -0.07      | 214                | 9.59    | -0.15      | 162                | 9.62   | +0.16      | 129                |  |
| 19.2           | 19.23         | +0.16      | 129                | 19.28   | +0.39      | 106                | 19.30   | +0.47      | 80                 | 19.23  | +0.16      | 64                 |  |
| 76.8           | 75.76         | -1.36      | 32                 | 76.39   | -0.54      | 26                 | 78.13   | +1.73      | 19                 | 78.13  | +1.73      | 15                 |  |
| 96             | 96.15         | +0.16      | 25                 | 98.21   | +2.31      | 20                 | 97.66   | +1.73      | 15                 | 96.15  | +0.16      | 12                 |  |
| 300            | 312.50        | +4.17      | 7                  | 294.64  | -1.79      | 6                  | 312.50  | +4.17      | 4                  | 312.50 | +4.17      | 3                  |  |
| 500            | 500           | 0          | 4                  | 515.63  | +3.13      | 3                  | 520.83  | +4.17      | 2                  | 416.67 | -16.67     | 2                  |  |
| HIGH           | 2500          | -          | 0                  | 2062.50 | -          | 0                  | 1562.50 | -          | 0                  | 1250   | -          | 0                  |  |
| LOW            | 9.77          | -          | 255                | 8,06    | -          | 255                | 6.10    | -          | 255                | 4.88   | -          | 255                |  |

# TABLE 17-5: BAUD RATES FOR ASYNCHRONOUS MODE (BRGH = 1)

| BAUD           | Fosc = | 16 MHz     | z SPBRG 10 MHz SPBRG 7.159 |        | 7.1590     | 7.15909 MHz SPBRG  |        | 5.0688 MHz |                    | SPBRG  |            |                    |
|----------------|--------|------------|----------------------------|--------|------------|--------------------|--------|------------|--------------------|--------|------------|--------------------|
| RATE<br>(Kbps) | KBAUD  | %<br>ERROR | value<br>(decimal)         | KBAUD  | %<br>ERROR | value<br>(decimal) | KBAUD  | %<br>ERROR | value<br>(decimal) | KBAUD  | %<br>ERROR | value<br>(decimal) |
| 0.3            | NA     | -          | -                          | NA     | -          | -                  | NA     | -          | -                  | NA     | -          | -                  |
| 1.2            | NA     | -          | -                          | NA     | -          | -                  | NA     | -          | -                  | NA     | -          | -                  |
| 2.4            | NA     | -          | -                          | NA     | -          | -                  | 2.41   | +0.23      | 185                | 2.40   | 0          | 131                |
| 9.6            | 9.62   | +0.16      | 103                        | 9.62   | +0.16      | 64                 | 9.52   | -0.83      | 46                 | 9.60   | 0          | 32                 |
| 19.2           | 19.23  | +0.16      | 51                         | 18.94  | -1.36      | 32                 | 19.45  | +1.32      | 22                 | 18.64  | -2.94      | 16                 |
| 76.8           | 76.92  | +0.16      | 12                         | 78.13  | +1.73      | 7                  | 74.57  | -2.90      | 5                  | 79.20  | +3.13      | 3                  |
| 96             | 100    | +4.17      | 9                          | 89.29  | -6.99      | 6                  | 89.49  | -6.78      | 4                  | 105.60 | +10.00     | 2                  |
| 300            | 333.33 | +11.11     | 2                          | 312.50 | +4.17      | 1                  | 447.44 | +49.15     | 0                  | 316.80 | +5.60      | 0                  |
| 500            | 500    | 0          | 1                          | 625    | +25.00     | 0                  | 447.44 | -10.51     | 0                  | NA     | -          | -                  |
| HIGH           | 1000   | -          | 0                          | 625    | -          | 0                  | 447.44 | -          | 0                  | 316.80 | -          | 0                  |
| LOW            | 3.91   | -          | 255                        | 2.44   | -          | 255                | 1.75   | -          | 255                | 1.24   | -          | 255                |

| BAUD           | Fosc = | Fosc = 4 MHz SPBRG 3.579545 |                    | 45 MHz | MHz SPBRG  |                    | 1 MHz SPBRG |            | 32.768 kHz         |       | SPBRG      |                    |
|----------------|--------|-----------------------------|--------------------|--------|------------|--------------------|-------------|------------|--------------------|-------|------------|--------------------|
| RATE<br>(Kbps) | KBAUD  | %<br>ERROR                  | value<br>(decimal) | KBAUD  | %<br>ERROR | value<br>(decimal) | KBAUD       | %<br>ERROR | value<br>(decimal) | KBAUD | %<br>ERROR | value<br>(decimal) |
| 0.3            | NA     | -                           | -                  | NA     | -          | -                  | 0.30        | +0.16      | 207                | 0.29  | -2.48      | 6                  |
| 1.2            | 1.20   | +0.16                       | 207                | 1.20   | +0.23      | 185                | 1.20        | +0.16      | 51                 | 1.02  | -14.67     | 1                  |
| 2.4            | 2.40   | +0.16                       | 103                | 2.41   | +0.23      | 92                 | 2.40        | +0.16      | 25                 | 2.05  | -14.67     | 0                  |
| 9.6            | 9.62   | +0.16                       | 25                 | 9.73   | +1.32      | 22                 | 8.93        | -6.99      | 6                  | NA    | -          | -                  |
| 19.2           | 19.23  | +0.16                       | 12                 | 18.64  | -2.90      | 11                 | 20.83       | +8.51      | 2                  | NA    | -          | -                  |
| 76.8           | NA     | -                           | -                  | 74.57  | -2.90      | 2                  | 62.50       | -18.62     | 0                  | NA    | -          | -                  |
| 96             | NA     | -                           | -                  | 111.86 | +16.52     | 1                  | NA          | -          | -                  | NA    | -          | -                  |
| 300            | NA     | -                           | -                  | 223.72 | -25.43     | 0                  | NA          | -          | -                  | NA    | -          | -                  |
| 500            | NA     | -                           | -                  | NA     | -          | -                  | NA          | -          | -                  | NA    | -          | -                  |
| HIGH           | 250    | -                           | 0                  | 55.93  | -          | 0                  | 62.50       | -          | 0                  | 2.05  | -          | 0                  |
| LOW            | 0.98   | -                           | 255                | 0.22   | -          | 255                | 0.24        | -          | 255                | 0.008 | -          | 255                |



| Q1   Q2  Q3 <br>OSC1 /<br>CLKO <sup>(4)</sup> //                        | Q4; Q1 Q2 Q3 Q4; Q1 <br>//<br> | Tost(2)       | Q1 Q2 Q3 Q4<br>/~_/~_/~_/<br>/ | Q1 Q2 Q3 Q4<br>\  | Q1 Q2 Q3 Q4<br>/~_/~_/~_/<br>\/ | Q1 Q2 Q3 Q4<br> |
|-------------------------------------------------------------------------|--------------------------------|---------------|--------------------------------|-------------------|---------------------------------|-----------------|
| INTF Flag<br>(INTCON<1>)<br>GIEH bit<br>(INTCON<7>)<br>INSTRUCTION FLOW | Proces<br>SLE                  | ssor in<br>EP |                                | Interrupt Latency | 3)                              |                 |
| PC X PC                                                                 | PC+2                           | PC+4          | PC+4                           | X PC + 4          | <u>χ 0008h</u>                  | (000Ah          |
| Instruction ∫<br>Executed ↓ Inst(PC - 1                                 | ) SLEEP                        |               | Inst(PC + 2)                   | Dummy Cycle       | Dummy Cycle                     | Inst(0008h)     |

**Note 1:** XT, HS or LP Oscillator mode assumed.

2: GIE = 1 assumed. In this case, after wake-up, the processor jumps to the interrupt routine. If GIE = 0, execution will continue in-line.

3: TOST = 1024 TOSC (drawing not to scale). This delay will not occur for RC and EC Osc modes.

4: CLKO is not available in these Osc modes, but shown here for timing reference.

### 20.4 Program Verification and Code Protection

The overall structure of the code protection on the PIC18 FLASH devices differs significantly from other PIC devices. The user program memory is divided on binary boundaries into individual blocks, each of which has three separate code protection bits associated with it:

- Code Protect bit (CPn)
- Write Protect bit (WRTn)
- External Block Table Read bit (EBTRn)

The code protection bits are located in Configuration Registers 5L through 7H. Their locations within the registers are summarized in Table 20-3.

In the PIC18FXX39 family, program memory is divided into segments of 8 Kbytes. The first block in turn divided into a boot block of 512 bytes and a separately protected remainder (Block 0) of 7.5 Kbytes. This means for PIC18FXX39 devices, that there may be up to five blocks, depending on the program memory size. The organization of the blocks and their associated code protection bits are shown in Figure 20-3. For PIC18FX439 devices, program memory is divided into three blocks: a boot block, Block 0 (7.5 Kbytes) and Block 1 (8 Kbytes). Block 1 is further divided in half; the upper portion above 3000h is reserved, and unavailable to user applications. The entire block can be protected as a whole by bits CP1, WRT1 and EBTR1. By default, Block 1 is not code protected.

For PIC18FX539 devices, program memory is divided into five blocks: the boot block, Block 0 (7.5 Kbytes), and Blocks 1 through 3 (8 Kbytes). Code protection is implemented for the boot block and Blocks 0 through 2. There is no provision for code protection for Block 3.

Note: The reserved segments of the program memory space are used by the Motor Control kernel. For the kernel to function properly, this area must not be write protected. If users are developing applications that require code protection for PIC18FX439 devices, they should restrict program code (or at least those sections requiring protection) to below the 1FFFh memory boundary.

| BNO          | v                                                      | Branch if                                                                                                     | Not Overflo                                                                                                         | w                                                                                               |  |  |  |  |  |  |
|--------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Synta        | ax:                                                    | [ <i>label</i> ] B                                                                                            | NOV n                                                                                                               |                                                                                                 |  |  |  |  |  |  |
| Oper         | ands:                                                  | -128 ≤ n ≤                                                                                                    | $-128 \le n \le 127$                                                                                                |                                                                                                 |  |  |  |  |  |  |
| Oper         | ation:                                                 | if overflow<br>(PC) + 2 +                                                                                     | if overflow bit is '0' $(PC) + 2 + 2n \rightarrow PC$                                                               |                                                                                                 |  |  |  |  |  |  |
| Statu        | s Affected:                                            | None                                                                                                          |                                                                                                                     |                                                                                                 |  |  |  |  |  |  |
| Enco         | ding:                                                  | 1110                                                                                                          | 0101 nn                                                                                                             | nn nnnn                                                                                         |  |  |  |  |  |  |
| Desc         | ription:                                               | If the Over<br>program w<br>The 2's co<br>added to th<br>have incre-<br>instruction<br>PC+2+2n.<br>a two-cvcl | flow bit is '0'<br>vill branch.<br>mplement nu<br>he PC. Since<br>mented to fe<br>, the new ad<br>This instruction. | , then the<br>umber '2n' is<br>e the PC will<br>etch the next<br>dress will be<br>ction is then |  |  |  |  |  |  |
| Worc         | ls:                                                    | 1                                                                                                             |                                                                                                                     |                                                                                                 |  |  |  |  |  |  |
| Cycle        | 26.                                                    | 1(2)                                                                                                          |                                                                                                                     |                                                                                                 |  |  |  |  |  |  |
| Q C<br>If Ju | ycle Activity:<br>mp:<br>Q1                            | Q2                                                                                                            | Q3                                                                                                                  | Q4                                                                                              |  |  |  |  |  |  |
| [            | Decode                                                 | Read literal<br>'n'                                                                                           | Process<br>Data                                                                                                     | Write to PC                                                                                     |  |  |  |  |  |  |
|              | No<br>operation                                        | No<br>operation                                                                                               | No<br>operation                                                                                                     | No<br>operation                                                                                 |  |  |  |  |  |  |
| If No        | o Jump:                                                |                                                                                                               |                                                                                                                     |                                                                                                 |  |  |  |  |  |  |
| _            | Q1                                                     | Q2                                                                                                            | Q3                                                                                                                  | Q4                                                                                              |  |  |  |  |  |  |
|              | Decode                                                 | Read literal<br>'n'                                                                                           | Process<br>Data                                                                                                     | No<br>operation                                                                                 |  |  |  |  |  |  |
| Exan         | nple:                                                  | HERE                                                                                                          | BNOV Jump                                                                                                           |                                                                                                 |  |  |  |  |  |  |
| I            | Before Instru<br>PC                                    | iction<br>= ad                                                                                                | dress (HERE)                                                                                                        | )                                                                                               |  |  |  |  |  |  |
| ,            | After Instruct<br>If Overflo<br>PC<br>If Overflo<br>PC | tion<br>w = 0;<br>= adu<br>w = 1;<br>= adu                                                                    | dress (Jump)<br>dress (HERE-                                                                                        | )<br>+2)                                                                                        |  |  |  |  |  |  |

| BNZ              |                 | Branch if                                                                           | Not Zer                                                                          | o                                                                  |                                       |                                                          |
|------------------|-----------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------|
| Syntax           | <b>(</b> :      | [ <i>label</i> ] B                                                                  | NZ n                                                                             |                                                                    |                                       |                                                          |
| Opera            | nds:            | -128 ≤ n ≤                                                                          | 127                                                                              |                                                                    |                                       |                                                          |
| Opera            | tion:           | if zero bit i<br>(PC) + 2 +                                                         | s '0'<br>· 2n → P                                                                | C                                                                  |                                       |                                                          |
| Status           | Affected:       | None                                                                                |                                                                                  |                                                                    |                                       |                                                          |
| Encoding:        |                 | 1110                                                                                | 0001                                                                             | nnn                                                                | n                                     | nnnn                                                     |
| Desch            | ρτιοη:          | The 2's co<br>added to the<br>have incree<br>instruction<br>PC+2+2n.<br>a two-cycle | vill branc<br>mpleme<br>he PC. S<br>mented<br>, the new<br>This ins<br>e instruc | , thei<br>h.<br>nt nu<br>Since<br>to fe<br>v ado<br>struc<br>tion. | imbe<br>the<br>tch t<br>dress<br>tion | er '2n' is<br>PC will<br>he next<br>s will be<br>is then |
| Words            | :               | 1                                                                                   |                                                                                  |                                                                    |                                       |                                                          |
| Cycles           | s:              | 1(2)                                                                                |                                                                                  |                                                                    |                                       |                                                          |
| Q Cyo<br>If Jurr | cle Activity:   |                                                                                     |                                                                                  |                                                                    |                                       |                                                          |
|                  | Q1              | Q2                                                                                  | Q3                                                                               |                                                                    |                                       | Q4                                                       |
|                  | Decode          | Read literal<br>'n'                                                                 | Proces<br>Data                                                                   | SS                                                                 | Writ                                  | e to PC                                                  |
| ,                | No<br>operation | No<br>operation                                                                     | No<br>operati                                                                    | on                                                                 | оре                                   | No<br>eration                                            |
| If No .          | Jump:           |                                                                                     |                                                                                  |                                                                    |                                       |                                                          |
|                  | Q1              | Q2                                                                                  | Q3                                                                               |                                                                    |                                       | Q4                                                       |
|                  | Decode          | Read literal<br>'n'                                                                 | Proces<br>Data                                                                   | SS                                                                 | оре                                   | No<br>eration                                            |
| <u>Examp</u>     | <u>ole</u> :    | HERE                                                                                | BNZ J                                                                            | Jump                                                               |                                       |                                                          |
| Be               | efore Instru    | uction<br>– adu                                                                     | dress (H                                                                         | 28E)                                                               |                                       |                                                          |

After Instruction If Zero = 0; PC = address (Jump) If Zero = 1; PC = address (HERE+2)

DS30485B-page 222

| TBLRD          | Table Rea                                                                                                                                                                                                                                                                                                                                                                             | d                                                                                                                                                                                                                                                                                                                                                              |              |                                           |  |  |  |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------|--|--|--|--|--|
| Syntax:        | [ label ]                                                                                                                                                                                                                                                                                                                                                                             | TBLRD (                                                                                                                                                                                                                                                                                                                                                        | *; *+; *-; + | -*)                                       |  |  |  |  |  |
| Operands:      | None                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                |              |                                           |  |  |  |  |  |
| Operation:     | if TBLRD *,<br>(Prog Mem (TBLPTR)) $\rightarrow$ TABLAT;<br>TBLPTR - No Change;<br>if TBLRD *+,<br>(Prog Mem (TBLPTR)) $\rightarrow$ TABLAT;<br>(TBLPTR) +1 $\rightarrow$ TBLPTR;<br>if TBLRD *-,<br>(Prog Mem (TBLPTR)) $\rightarrow$ TABLAT;<br>(TBLPTR) -1 $\rightarrow$ TBLPTR;<br>if TBLRD +*,<br>(TBLPTR) +1 $\rightarrow$ TBLPTR;<br>(Prog Mem (TBLPTR)) $\rightarrow$ TABLAT; |                                                                                                                                                                                                                                                                                                                                                                |              |                                           |  |  |  |  |  |
| Status Affecte | d:None                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                |              |                                           |  |  |  |  |  |
| Encoding:      | 0000                                                                                                                                                                                                                                                                                                                                                                                  | 0000                                                                                                                                                                                                                                                                                                                                                           | 0000         | 10nn<br>nn=0 *<br>=1 *+<br>=2 *-<br>=3 +* |  |  |  |  |  |
| Description:   | This instruction<br>tents of Pro-<br>address the<br>called Table<br>The TBLP<br>to each by<br>TBLPTR h<br>TBLPT                                                                                                                                                                                                                                                                       | This instruction is used to read the con-<br>tents of Program Memory (P.M.). To<br>address the program memory, a pointer<br>called Table Pointer (TBLPTR) is used.<br>The TBLPTR (a 21-bit pointer) points<br>to each byte in the program memory.<br>TBLPTR has a 2 Mbyte address range.<br>TBLPTR[0] = 0: Least Significant<br>Byte of Program<br>Memory Word |              |                                           |  |  |  |  |  |
|                | Byte of Program<br>Memory Word                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                |              |                                           |  |  |  |  |  |
|                | The TBLRD instruction can modify the<br>value of TBLPTR as follows:<br>• no change<br>• post-increment<br>• post-decrement<br>• pre-increment                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                |              |                                           |  |  |  |  |  |
| Words:         | 1                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                |              |                                           |  |  |  |  |  |
| Cycles:        | 2                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                |              |                                           |  |  |  |  |  |
| Q Cycle Activ  | /ity:                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                |              |                                           |  |  |  |  |  |
| 01             | 02                                                                                                                                                                                                                                                                                                                                                                                    | C                                                                                                                                                                                                                                                                                                                                                              | 13           | O4                                        |  |  |  |  |  |

| Q1              | Q2                                       | Q3              | Q4                             |
|-----------------|------------------------------------------|-----------------|--------------------------------|
| Decode          | No                                       | No              | No                             |
|                 | operation                                | operation       | operation                      |
| No<br>operation | No operation<br>(Read Program<br>Memory) | No<br>operation | No operation<br>(Write TABLAT) |

# TBLRD Table Read (cont'd)

| Example1:                              | TBLRD              | *+       | ;           |                                  |
|----------------------------------------|--------------------|----------|-------------|----------------------------------|
| Before Instruc                         | tion               |          |             |                                  |
| TABLAT<br>TBLPTR<br>MEMORY(            | (0x00A356          | 6)       | =<br>=<br>= | 0x55<br>0x00A356<br>0x34         |
| After Instruction                      | on                 |          |             |                                  |
| TABLAT<br>TBLPTR                       |                    |          | =<br>=      | 0x34<br>0x00A357                 |
| Example2:                              | TBLRD              | +*       | ;           |                                  |
| Before Instruc                         | tion               |          |             |                                  |
| TABLAT<br>TBLPTR<br>MEMORY(<br>MEMORY( | 0x01A35<br>0x01A35 | 7)<br>8) | =<br>=<br>= | 0xAA<br>0x01A357<br>0x12<br>0x34 |
| After Instruction                      | on                 |          |             |                                  |
| TABLAT<br>TBLPTR                       |                    |          | =<br>=      | 0x34<br>0x01A358                 |

| TABLE 22-1: | DEVELOPMENT | <b>TOOLS FROM</b> | MICROCHIP |
|-------------|-------------|-------------------|-----------|
|             |             |                   |           |

|                                                                                                                     | PIC12CXXX                          | PIC14000                                   | PIC16C5X        | X9C16C6X  | ХХХЭРЭГЭГ  | PIC16F62X | X7231219 | XX7O91OI9 | PIC16F8X | PIC16F8XX | PIC16C9XX  | X42712I9 | XXTJTrjiq | PIC18CXX2 | PIC18FXXX | 63CXX<br>52CXX/<br>54CXX/ | хххсэн    | мскеххх    | MCP2510 |
|---------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------------------------|-----------------|-----------|------------|-----------|----------|-----------|----------|-----------|------------|----------|-----------|-----------|-----------|---------------------------|-----------|------------|---------|
| MPLAB® Integrated<br>Development Environment                                                                        | >                                  | >                                          | >               | >         | >          | >         | >        | >         | >        | >         | >          | >        | >         | >         | >         |                           |           |            |         |
| MPLAB <sup>®</sup> C17 C Compiler                                                                                   |                                    |                                            |                 |           |            |           |          |           |          |           |            | >        | >         |           |           |                           |           |            |         |
| S MPLAB® C18 C Compiler                                                                                             |                                    |                                            |                 |           |            |           |          |           |          |           |            |          |           | >         | ~         |                           |           |            |         |
| MPASM <sup>TM</sup> Assembler/<br>MPLINK <sup>TM</sup> Object Linker                                                | >                                  | >                                          | >               | >         | >          | >         | >        | >         | >        | >         | >          | >        | >         | >         | >         | >                         | >         |            |         |
| MPLAB® ICE In-Circuit Emulator                                                                                      | >                                  | >                                          | >               | >         | >          | **`       | >        | >         | >        | >         | >          | >        | ~         | >         | ~         |                           |           |            |         |
| CEPIC <sup>TM</sup> In-Circuit Emulator                                                                             | >                                  |                                            | >               | >         | >          |           | >        | >         | >        |           | >          |          |           |           |           |                           |           |            |         |
| e<br>BBD MPLAB® ICD In-Circuit<br>Debugger                                                                          |                                    |                                            |                 | *>        |            |           | *>       |           |          | >         |            |          |           |           | >         |                           |           |            |         |
| PICSTART® Plus Entry Level                                                                                          | >                                  | >                                          | >               | >         | >          | **^       | >        | >         | >        | >         | >          | >        | >         | >         | `         |                           |           |            |         |
| ଅଟେ MATE® II<br>ଆଜାନାର MATE® II<br>De Universal Device Programmer                                                   | >                                  | >                                          | >               | >         | >          | ** >      | >        | >         | >        | >         | >          | >        | >         | >         | >         | >                         | >         |            |         |
| PICDEM <sup>TM</sup> 1 Demonstration<br>Board                                                                       |                                    |                                            | >               |           | >          |           | +        |           | >        |           |            | >        |           |           |           |                           |           |            |         |
| PICDEM <sup>TM</sup> 2 Demonstration<br>Board                                                                       |                                    |                                            |                 | ≁         |            |           | +        |           | ļ        |           | <u> </u>   |          |           | >         | >         |                           |           |            |         |
| PICDEM <sup>TM</sup> 3 Demonstration<br>Board                                                                       |                                    |                                            |                 |           |            | L         |          |           | ļ        |           | >          |          |           |           |           |                           |           |            |         |
| PICDEM™ 14A Demonstration<br>Board                                                                                  |                                    | >                                          |                 |           |            |           |          | [         | L        |           | <u> </u>   |          |           |           |           |                           |           |            |         |
| PICDEM™ 17 Demonstration<br>Board                                                                                   |                                    |                                            |                 |           |            |           |          |           |          |           | <u> </u>   |          | >         |           |           |                           |           |            |         |
| и<br>В КЕЕLoq® Evaluation Kit                                                                                       |                                    |                                            |                 |           |            |           |          |           |          |           |            |          |           |           |           |                           | ~         |            |         |
| KEELoo <sup>®</sup> Transponder Kit                                                                                 |                                    |                                            |                 |           |            |           | <u> </u> |           |          |           |            |          |           |           |           |                           | ~         |            |         |
| o microlD™ Programmer's Kit                                                                                         |                                    |                                            |                 |           |            |           |          |           |          |           |            |          |           |           |           |                           |           | ~          |         |
| छ 125 kHz microlD™<br>Developer's Kit                                                                               |                                    |                                            |                 |           |            |           |          |           |          |           |            |          |           |           |           |                           |           | >          |         |
| 125 kHz Anticollision microlD <sup>TM</sup><br>Developer's Kit                                                      |                                    |                                            |                 |           |            |           |          |           |          |           |            |          |           |           |           |                           |           | >          |         |
| 13.56 MHz Anticollision<br>microlD™ Developer's Kit                                                                 |                                    |                                            |                 |           |            |           |          |           |          |           |            |          |           |           |           |                           |           | >          |         |
| MCP2510 CAN Developer's Kit                                                                                         |                                    |                                            |                 |           |            |           |          |           |          |           |            |          |           |           |           |                           |           |            | >       |
| * Contact the Microchip Technology<br>** Contact Microchip Technology Inc.<br>† Development tool is available on se | Inc. web<br>for avail<br>elect dev | site at w<br>lability dɛ<br><i>i</i> ices. | ww.mici<br>ate. | rochip.cc | om for inf | ormation  | on how t | o use the | e MPLAB  | ICD In    | -Circuit I | Jebugge  | ır (DV16  | 4001) wi  | th PIC16  | C62, 63,                  | 64, 65, 7 | 2, 73, 74, | 76, 77. |

© 2002-2013 Microchip Technology Inc.

### 23.1 DC Characteristics: PIC18FXX39 (Industrial, Extended) PIC18LFXX39 (Industrial) (Continued)

| PIC18L<br>(Ind | <b>FXX39</b><br>ustrial)   |                                                  | <b>Stand</b><br>Operat   | ard Ope<br>ting tem | e <b>rating</b><br>peratu | <b>g Cond</b><br>ire | itions (unless otherwise stated)<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial                                                         |
|----------------|----------------------------|--------------------------------------------------|--------------------------|---------------------|---------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| PIC18F<br>(Ind | <b>XX39</b><br>ustrial, Ex | tended)                                          | <b>Stand</b> a<br>Operat | ard Ope<br>ting tem | erating<br>peratu         | <b>g Cond</b><br>ire | itions (unless otherwise stated)<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |
| Param<br>No.   | Symbol                     | Characteristic                                   | Min                      | Тур                 | Max                       | Units                | Conditions                                                                                                                                        |
|                |                            | Module Differential Cur                          | rent                     |                     |                           |                      |                                                                                                                                                   |
| D022           | ΔIWDT                      | Watchdog Timer<br>PIC18LFXX39                    |                          | 0.75<br>2<br>10     | 1.5<br>8<br>25            | μΑ<br>μΑ<br>μΑ       | VDD = 2.0V, +25°C<br>VDD = 2.0V, -40°C to +85°C<br>VDD = 4.2V, -40°C to +85°C                                                                     |
| D022           |                            | Watchdog Timer<br>PIC18FXX39                     |                          | 7<br>10<br>25       | 15<br>25<br>40            | μΑ<br>μΑ<br>μΑ       | VDD = 4.2V, +25°C<br>VDD = 4.2V, -40°C to +85°C<br>VDD = 4.2V, -40°C to +125°C                                                                    |
| D022A          | ∆IBOR                      | Brown-out Reset <sup>(4)</sup><br>PIC18LFXX39    |                          | 29<br>29<br>33      | 35<br>45<br>50            | μΑ<br>μΑ<br>μΑ       | VDD = 2.0V, +25°C<br>VDD = 2.0V, -40°C to +85°C<br>VDD = 4.2V, -40°C to +85°C                                                                     |
| D022A          |                            | Brown-out Reset <sup>(4)</sup><br>PIC18FXX39     |                          | 36<br>36<br>36      | 40<br>50<br>65            | μΑ<br>μΑ<br>μΑ       | VDD = 4.2V, +25°C<br>VDD = 4.2V, -40°C to +85°C<br>VDD = 4.2V, -40°C to +125°C                                                                    |
| D022B          | ΔILVD                      | Low Voltage Detect <sup>(4)</sup><br>PIC18LFXX39 |                          | 29<br>29<br>33      | 35<br>45<br>50            | μΑ<br>μΑ<br>μΑ       | VDD = 2.0V, +25°C<br>VDD = 2.0V, -40°C to +85°C<br>VDD = 4.2V, -40°C to +85°C                                                                     |
| D022B          |                            | Low Voltage Detect <sup>(4)</sup><br>PIC18FXX39  |                          | 33<br>33<br>33      | 40<br>50<br>65            | μΑ<br>μΑ<br>μΑ       | VDD = 4.2V, +25°C<br>VDD = 4.2V, -40°C to +85°C<br>VDD = 4.2V, -40°C to +125°C                                                                    |

Legend: Shading of rows is to assist in readability of the table.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode, or during a device RESET, without losing RAM data.

- 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption.
  - The test conditions for all IDD measurements in active Operation mode are:
    - OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD MCLR = VDD; WDT enabled/disabled as specified.
- 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).
- **4:** The LVD and BOR modules share a large portion of circuitry. The △IBOR and △ILVD currents are not additive. Once one of these modules is enabled, the other may also be enabled without further penalty.



#### FIGURE 23-13: EXAMPLE SPI MASTER MODE TIMING (CKE = 1)

# TABLE 23-12: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 1)

| Param.<br>No. | Symbol                                  | Characteristic                           |                   | Min           | Max | Units | Conditions |
|---------------|-----------------------------------------|------------------------------------------|-------------------|---------------|-----|-------|------------|
| 71            | TscH                                    | SCK input high time                      | Continuous        | 1.25 Tcy + 30 | _   | ns    |            |
| 71A           |                                         | (Slave mode)                             | Single Byte       | 40            |     | ns    | (Note 1)   |
| 72            | TscL                                    | SCK input low time                       | Continuous        | 1.25 Tcy + 30 |     | ns    |            |
| 72A           |                                         | (Slave mode)                             | Single Byte       | 40            | _   | ns    | (Note 1)   |
| 73            | TdiV2scH,<br>TdiV2scL                   | Setup time of SDI data input to SCK      | edge              | 100           | _   | ns    |            |
| 73A           | Тв2в                                    | Last clock edge of Byte 1 to the 1st clo | ck edge of Byte 2 | 1.5 Tcy + 40  | _   | ns    | (Note 2)   |
| 74            | TscH2diL,<br>TscL2diL                   | Hold time of SDI data input to SCK e     | edge              | 100           |     | ns    |            |
| 75            | TdoR                                    | SDO data output rise time                | PIC18FXXXX        | _             | 25  | ns    |            |
|               |                                         |                                          | PIC18LFXXXX       | —             | 60  | ns    | VDD = 2V   |
| 76            | TdoF                                    | SDO data output fall time                | PIC18FXXXX        | —             | 25  | ns    |            |
|               |                                         |                                          | PIC18LFXXXX       | —             | 60  | ns    | VDD = 2V   |
| 78            | TscR SCK output rise time (Master mode) |                                          | PIC18FXXXX        | —             | 25  | ns    |            |
|               |                                         |                                          | PIC18LFXXXX       | —             | 60  | ns    | VDD = 2V   |
| 79            | TscF                                    | SCK output fall time (Master mode)       | PIC18FXXXX        | —             | 25  | ns    |            |
|               |                                         |                                          | PIC18LFXXXX       | —             | 60  | ns    | VDD = 2V   |
| 80            | TscH2doV,                               | SDO data output valid after SCK          | PIC18FXXXX        |               | 50  | ns    |            |
|               | TscL2doV                                | edge                                     | PIC18LFXXXX       | —             | 150 | ns    | VDD = 2V   |
| 81            | TdoV2scH,<br>TdoV2scL                   | SDO data output setup to SCK edge        | ;                 | Тсү           | _   | ns    |            |

**Note 1:** Requires the use of Parameter # 73A.

2: Only if Parameter # 71A and # 72A are used.



#### FIGURE 24-7: IPD vs. VDD, -40°C TO +125°C (SLEEP MODE, ALL PERIPHERALS DISABLED)





# 25.0 PACKAGING INFORMATION

## 25.1 Package Marking Information

#### 28-Lead PDIP (Skinny DIP)





#### 28-Lead SOIC



Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the eve<br>be carried<br>characters   | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                                                                                              |

© 2002-2013 Microchip Technology Inc.

### 44-Lead Plastic Quad Flat No Lead Package (ML) 8x8 mm Body (QFN)

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                    | Units     |      | INCHES   |      | М        | ILLIMETERS* |      |
|--------------------|-----------|------|----------|------|----------|-------------|------|
| Dimensi            | on Limits | MIN  | NOM      | MAX  | MIN      | NOM         | MAX  |
| Number of Pins     | n         |      | 44       |      |          | 44          |      |
| Pitch              | р         |      | .026 BSC |      |          | 0.65 BSC    |      |
| Overall Height     | A         | .031 | .035     | .039 | 0.80     | 0.90        | 1.00 |
| Standoff           | A1        | .000 | .001     | .002 | 0        | 0.02        | 0.05 |
| Base Thickness     | A3        |      | .010 REF |      |          | 0.25 REF    |      |
| Overall Width      | E         |      | .315 BSC |      | 8.00 BSC |             |      |
| Exposed Pad Width  | E2        | .262 | .268     | .274 | 6.65     | 6.80        | 6.95 |
| Overall Length     | D         |      | .315 BSC |      |          | 8.00 BSC    |      |
| Exposed Pad Length | D2        | .262 | .268     | .274 | 6.65     | 6.80        | 6.95 |
| Lead Width         | В         | .012 | .013     | .013 | 0.30     | 0.33        | 0.35 |
| Lead Length        | L         | .014 | .016     | .018 | 0.35     | 0.40        | 0.45 |

\*Controlling Parameter

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC equivalent: M0-220

Drawing No. C04-103