

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                    |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 40MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                           |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                  |
| Number of I/O              | 32                                                                          |
| Program Memory Size        | 24KB (12K x 16)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 1408 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                   |
| Data Converters            | A/D 8x10b                                                                   |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 44-TQFP                                                                     |
| Supplier Device Package    | 44-TQFP (10x10)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf4539t-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 3.1 Power-on Reset (POR)

A Power-on Reset pulse is generated on-chip when VDD rise is detected. To take advantage of the POR circuitry, just tie the MCLR pin directly (or through a resistor) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset delay. A minimum rise rate for VDD is specified (parameter D004). For a slow rise time, see Figure 3-2.

When the device starts normal operation (i.e., exits the RESET condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in RESET until the operating conditions are met.

FIGURE 3-2: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP)



ing into MCLR from external capacitor C, in the event of MCLR/VPP pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).

#### 3.2 Power-up Timer (PWRT)

The Power-up Timer provides a fixed nominal time-out (parameter 33) only on power-up from the POR. The Power-up Timer operates on an internal RC oscillator. The chip is kept in RESET as long as the PWRT is active. The PWRT's time delay allows VDD to rise to an acceptable level. A configuration bit is provided to enable/disable the PWRT.

The power-up time delay will vary from chip-to-chip due to VDD, temperature and process variation. See DC parameter D033 for details.

#### 3.3 Oscillator Start-up Timer (OST)

The Oscillator Start-up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over (parameter 32). This ensures that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP.

#### 3.4 PLL Lock Time-out

With the PLL enabled, the time-out sequence following a Power-on Reset is different from other Oscillator modes. A portion of the Power-up Timer is used to provide a fixed time-out that is sufficient for the PLL to lock to the main oscillator frequency. This PLL lock time-out (TPLL) is typically 2 ms and follows the Oscillator Start-up Time-out (OST).

#### 3.5 Brown-out Reset (BOR)

A configuration bit, BOREN, can disable (if clear/ programmed), or enable (if set) the Brown-out Reset circuitry. If VDD falls below parameter D005 for greater than parameter 35, the brown-out situation will reset the chip. A RESET may not occur if VDD falls below parameter D005 for less than parameter 35. The chip will remain in Brown-out Reset until VDD rises above BVDD. If the Power-up Timer is enabled, it will be invoked after VDD rises above BVDD; it then will keep the chip in RESET for an additional time delay (parameter 33). If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be initialized. Once VDD rises above BVDD, the Power-up Timer will execute the additional time delay.

#### 3.6 Time-out Sequence

On power-up, the time-out sequence is as follows: First, PWRT time-out is invoked after the POR time delay has expired. Then, OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figure 3-3, Figure 3-4, Figure 3-5, Figure 3-6 and Figure 3-7 depict time-out sequences on power-up.

Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Bringing MCLR high will begin execution immediately (Figure 3-5). This is useful for testing purposes or to synchronize more than one PIC18FXXX device operating in parallel.

Table 3-2 shows the RESET conditions for some Special Function Registers, while Table 3-3 shows the RESET conditions for all the registers.

#### TABLE 4-1: SPECIAL FUNCTION REGISTER MAP

| Address | Name                    | Address | Name                    | Address | Name                 | Address | Name                 |
|---------|-------------------------|---------|-------------------------|---------|----------------------|---------|----------------------|
| FFFh    | TOSU                    | FDFh    | INDF2 <sup>(3)</sup>    | FBFh    | CCPR1H               | F9Fh    | IPR1                 |
| FFEh    | TOSH                    | FDEh    | POSTINC2 <sup>(3)</sup> | FBEh    | CCPR1L <sup>*</sup>  | F9Eh    | PIR1                 |
| FFDh    | TOSL                    | FDDh    | POSTDEC2 <sup>(3)</sup> | FBDh    | CCP1CON*             | F9Dh    | PIE1                 |
| FFCh    | STKPTR                  | FDCh    | PREINC2 <sup>(3)</sup>  | FBCh    | CCPR2H               | F9Ch    | _                    |
| FFBh    | PCLATU                  | FDBh    | PLUSW2 <sup>(3)</sup>   | FBBh    | CCPR2L <sup>*</sup>  | F9Bh    | —                    |
| FFAh    | PCLATH                  | FDAh    | FSR2H                   | FBAh    | CCP2CON <sup>*</sup> | F9Ah    | _                    |
| FF9h    | PCL                     | FD9h    | FSR2L                   | FB9h    |                      | F99h    | _                    |
| FF8h    | TBLPTRU                 | FD8h    | STATUS                  | FB8h    | _                    | F98h    | —                    |
| FF7h    | TBLPTRH                 | FD7h    | TMR0H                   | FB7h    |                      | F97h    | _                    |
| FF6h    | TBLPTRL                 | FD6h    | TMR0L                   | FB6h    | —                    | F96h    | TRISE <sup>(2)</sup> |
| FF5h    | TABLAT                  | FD5h    | TOCON                   | FB5h    | —                    | F95h    | TRISD <sup>(2)</sup> |
| FF4h    | PRODH                   | FD4h    | _                       | FB4h    | —                    | F94h    | TRISC <sup>(4)</sup> |
| FF3h    | PRODL                   | FD3h    | OSCCON <sup>*</sup>     | FB3h    | TMR3H                | F93h    | TRISB                |
| FF2h    | INTCON                  | FD2h    | LVDCON                  | FB2h    | TMR3L                | F92h    | TRISA                |
| FF1h    | INTCON2                 | FD1h    | WDTCON                  | FB1h    | T3CON                | F91h    | —                    |
| FF0h    | INTCON3                 | FD0h    | RCON                    | FB0h    | —                    | F90h    | —                    |
| FEFh    | INDF0 <sup>(3)</sup>    | FCFh    | TMR1H                   | FAFh    | SPBRG                | F8Fh    | —                    |
| FEEh    | POSTINC0 <sup>(3)</sup> | FCEh    | TMR1L                   | FAEh    | RCREG                | F8Eh    | —                    |
| FEDh    | POSTDEC0 <sup>(3)</sup> | FCDh    | T1CON                   | FADh    | TXREG                | F8Dh    | LATE <sup>(2)</sup>  |
| FECh    | PREINC0 <sup>(3)</sup>  | FCCh    | TMR2 <sup>*</sup>       | FACh    | TXSTA                | F8Ch    | LATD <sup>(2)</sup>  |
| FEBh    | PLUSW0 <sup>(3)</sup>   | FCBh    | PR2 <sup>*</sup>        | FABh    | RCSTA                | F8Bh    | LATC <sup>(4)</sup>  |
| FEAh    | FSR0H                   | FCAh    | T2CON <sup>*</sup>      | FAAh    | _                    | F8Ah    | LATB                 |
| FE9h    | FSR0L                   | FC9h    | SSPBUF                  | FA9h    | EEADR                | F89h    | LATA                 |
| FE8h    | WREG                    | FC8h    | SSPADD                  | FA8h    | EEDATA               | F88h    | —                    |
| FE7h    | INDF1 <sup>(3)</sup>    | FC7h    | SSPSTAT                 | FA7h    | EECON2               | F87h    | —                    |
| FE6h    | POSTINC1 <sup>(3)</sup> | FC6h    | SSPCON1                 | FA6h    | EECON1               | F86h    |                      |
| FE5h    | POSTDEC1 <sup>(3)</sup> | FC5h    | SSPCON2                 | FA5h    | _                    | F85h    | _                    |
| FE4h    | PREINC1 <sup>(3)</sup>  | FC4h    | ADRESH                  | FA4h    | —                    | F84h    | PORTE <sup>(2)</sup> |
| FE3h    | PLUSW1 <sup>(3)</sup>   | FC3h    | ADRESL                  | FA3h    |                      | F83h    | PORTD <sup>(2)</sup> |
| FE2h    | FSR1H                   | FC2h    | ADCON0                  | FA2h    | IPR2                 | F82h    | PORTC <sup>(4)</sup> |
| FE1h    | FSR1L                   | FC1h    | ADCON1                  | FA1h    | PIR2                 | F81h    | PORTB                |
| FE0h    | BSR                     | FC0h    | —                       | FA0h    | PIE2                 | F80h    | PORTA                |

\* These registers are retained to maintain compatibility with PIC18FXX2 devices; however, one or more bits are reserved in PIC18FXX39 devices. Users should not alter the values of these bits.

**Note 1:** Unimplemented registers are read as '0'.

2: This register is not available on PIC18F2X39 devices.

**3:** This is not a physical register.

4: Bits 1 and 2 are reserved; users should not alter their values.

#### 5.5 Writing to FLASH Program Memory

The minimum programming block is 4 words or 8 bytes. Word or byte programming is not supported.

Table Writes are used internally to load the holding registers needed to program the FLASH memory. There are 8 holding registers used by the Table Writes for programming.

Since the Table Latch (TABLAT) is only a single byte, the TBLWT instruction has to be executed 8 times for each programming operation. All of the Table Write operations will essentially be short writes, because only the holding registers are written. At the end of updating 8 registers, the EECON1 register must be written to, to start the programming operation with a long write.

The long write is necessary for programming the internal FLASH. Instruction execution is halted while in a long write cycle. The long write will be terminated by the internal programming timer.

The EEPROM on-chip timer controls the write time. The write/erase voltages are generated by an on-chip charge pump rated to operate over the voltage range of the device for byte or word operations.

#### FIGURE 5-5: TABLE WRITES TO FLASH PROGRAM MEMORY



### 5.5.1 FLASH PROGRAM MEMORY WRITE SEQUENCE

The sequence of events for programming an internal program memory location should be:

- 1. Read 64 bytes into RAM.
- 2. Update data values in RAM as necessary.
- 3. Load Table Pointer with address being erased.
- 4. Do the row erase procedure.
- 5. Load Table Pointer with address of first byte being written.
- 6. Write the first 8 bytes into the holding registers with auto-increment (TBLWT\*+ or TBLWT+\*).
- Set EEPGD bit to point to program memory, clear the CFGS bit to access program memory, and set WREN to enable byte writes.
- 8. Disable interrupts.
- 9. Write 55h to EECON2.

- 10. Write AAh to EECON2.
- 11. Set the WR bit. This will begin the write cycle.
- 12. The CPU will stall for duration of the write (about 2 ms using internal timer).
- 13. Re-enable interrupts.
- 14. Repeat steps 6-14 seven times, to write 64 bytes.
- 15. Verify the memory (Table Read).

This procedure will require about 18 ms to update one row of 64 bytes of memory. An example of the required code is given in Example 5-3.

**Note:** Before setting the WR bit, the table pointer address needs to be within the intended address range of the 8 bytes in the holding registers.

#### **REGISTER 8-3:** INTCON3 REGISTER

- n = Value at POR

|       | R/W-1                                                                  | R/W-1                 | U-0           | R/W-0        | R/W-0      | U-0          | R/W-0        | R/W-0  |  |
|-------|------------------------------------------------------------------------|-----------------------|---------------|--------------|------------|--------------|--------------|--------|--|
|       | INT2IP <sup>(1)</sup>                                                  | INT1IP <sup>(1)</sup> | _             | INT2IE       | INT1IE     | —            | INT2IF       | INT1IF |  |
|       | bit 7                                                                  |                       |               |              |            |              |              | bit 0  |  |
|       |                                                                        |                       |               |              |            |              |              |        |  |
| bit 7 | INT2IP <sup>(1)</sup> :                                                | INT2 Externa          | al Interrupt  | Priority bit |            |              |              |        |  |
|       | 1 = High p                                                             | riority               |               |              |            |              |              |        |  |
|       | 0 = Low pr                                                             | iority                |               |              |            |              |              |        |  |
| bit 6 | INT1IP <sup>(1)</sup> :                                                | INT1 Externa          | al Interrupt  | Priority bit |            |              |              |        |  |
|       | 1 = High p                                                             | riority               |               |              |            |              |              |        |  |
|       | 0 = Low pr                                                             | iority                |               |              |            |              |              |        |  |
| bit 5 | Unimplem                                                               | nented: Read          | l as '0'      |              |            |              |              |        |  |
| bit 4 | INT2IE: IN                                                             | IT2 External I        | Interrupt En  | able bit     |            |              |              |        |  |
|       | 1 = Enable                                                             | es the INT2 e         | xternal inte  | rrupt        |            |              |              |        |  |
|       | 0 = Disable                                                            | es the INT2 e         | external inte | errupt       |            |              |              |        |  |
| bit 3 | INT1IE: IN                                                             | IT1 External I        | Interrupt En  | able bit     |            |              |              |        |  |
|       | 1 = Enable                                                             | es the INT1 e         | xternal inte  | rrupt        |            |              |              |        |  |
|       | 0 = Disable                                                            | es the INT1 e         | external inte | errupt       |            |              |              |        |  |
| bit 2 | Unimplem                                                               | nented: Read          | l as '0'      |              |            |              |              |        |  |
| bit 1 | INT2IF: IN                                                             | T2 External I         | nterrupt Fla  | ag bit       |            |              |              |        |  |
|       | 1 = The INT2 external interrupt occurred (must be cleared in software) |                       |               |              |            |              |              |        |  |
|       | 0 = The IN                                                             | T2 external i         | nterrupt did  | not occur    |            |              |              |        |  |
| bit 0 | INT1IF: IN                                                             | T1 External I         | nterrupt Fla  | ag bit       |            |              |              |        |  |
|       | 1 = The IN                                                             | T1 external i         | nterrupt occ  | curred (must | be cleared | in software) |              |        |  |
|       | 0 = The IN                                                             | T1 external i         | nterrupt did  | not occur    |            |              |              |        |  |
|       | Note 1:                                                                | Maintain thi          | s bit cleare  | d (= 0).     |            |              |              |        |  |
|       |                                                                        |                       |               |              |            |              |              |        |  |
|       | Legend:                                                                |                       |               |              |            |              |              |        |  |
|       | R = Reada                                                              | able bit              | W = V         | Vritable bit | U = Unir   | nplemented   | bit, read as | '0'    |  |

**Note:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. This feature allows for software polling.

'0' = Bit is cleared

'1' = Bit is set

x = Bit is unknown

#### 10.1 Timer0 Operation

Timer0 can operate as a timer or as a counter.

Timer mode is selected by clearing the T0CS bit. In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0L register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0L register.

Counter mode is selected by setting the T0CS bit. In Counter mode, Timer0 will increment, either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit (T0SE). Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed below.

When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 10.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module. The prescaler is not readable or writable.

The PSA and T0PS2:T0PS0 bits determine the prescaler assignment and prescale ratio.

Clearing bit PSA will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values in power-of-2 increments, from 1:2 through 1:256, are selectable.

When assigned to the Timer0 module, all instructions writing to the TMR0L register (e.g., CLRF TMR0, MOVWF TMR0, BSF TMR0, etc.) will clear the prescaler count.

Note: Writing to TMR0L when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment.

#### 10.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control; it can be changed "on-the-fly" during program execution.

#### 10.3 Timer0 Interrupt

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h in 8-bit mode, or FFFFh to 0000h in 16-bit mode. This overflow sets the TMR0IF bit. The interrupt can be masked by clearing the TMR0IE bit. The TMR0IE bit must be cleared in software by the Timer0 module Interrupt Service Routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from SLEEP, since the timer is shut-off during SLEEP.

### 10.4 16-bit Mode Timer Reads and Writes

TMR0H is not the high byte of the timer/counter in 16-bit mode, but is actually a buffered version of the high byte of Timer0 (see Figure 10-2). The high byte of the Timer0 counter/timer is not directly readable nor writable. TMR0H is updated with the contents of the high byte of Timer0 during a read of TMR0L. This provides the ability to read all 16 bits of Timer0 without having to verify that the read of the high and low byte were valid, due to a rollover between successive reads of the high and low byte.

A write to the high byte of Timer0 must also take place through the TMR0H buffer register. Timer0 high byte is updated with the contents of TMR0H when a write occurs to TMR0L. This allows all 16 bits of Timer0 to be updated at once.

| Name   | Bit 7                                         | Bit 6                         | Bit 5    | Bit 4  | Bit 3 | Bit 2  | Bit 1         | Bit 0 | Value on<br>POR, BOR | Value on<br>All Other<br>RESETS |
|--------|-----------------------------------------------|-------------------------------|----------|--------|-------|--------|---------------|-------|----------------------|---------------------------------|
| TMR0L  | Timer0 Module Low Byte Register               |                               |          |        |       |        |               |       | xxxx xxxx            | uuuu uuuu                       |
| TMR0H  | Timer0 Modu                                   | ule High Byte                 | Register |        |       |        |               |       | 0000 0000            | 0000 0000                       |
| INTCON | GIE/GIEH                                      | PEIE/GIEL                     | TMR0IE   | INT0IE | RBIE  | TMR0IF | <b>INT0IF</b> | RBIF  | x000 000x            | 0000 000u                       |
| T0CON  | TMR0ON T08BIT T0CS T0SE PSA T0PS2 T0PS1 T0PS0 |                               |          |        |       |        |               | T0PS0 | 1111 1111            | 1111 1111                       |
| TRISA  | _                                             | PORTA Data Direction Register |          |        |       |        |               |       | -111 1111            | -111 1111                       |

#### TABLE 10-1: REGISTERS ASSOCIATED WITH TIMER0

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0.

<sup>© 2002-2013</sup> Microchip Technology Inc.

#### 11.1 Timer1 Operation

Timer1 can operate in one of these modes:

- As a timer
- As a synchronous counter
- As an asynchronous counter

The Operating mode is determined by the clock select bit, TMR1CS (T1CON<1>). When TMR1CS = 0, Timer1 increments every instruction cycle. When TMR1CS = 1, Timer1 increments on every rising edge of the external clock input.



#### FIGURE 11-2: TIMER1 BLOCK DIAGRAM: 16-BIT READ/WRITE MODE



#### 16.3.3 ENABLING SPI I/O

To enable the serial port, SSP Enable bit, SSPEN (SSPCON1<5>), must be set. To reset or reconfigure SPI mode, clear the SSPEN bit, re-initialize the SSPCON registers, and then set the SSPEN bit. This configures the SDI, SDO, SCK, and SS pins as serial port pins. For the pins to behave as the serial port function, some must have their data direction bits (in the TRIS register) appropriately programmed. That is:

- SDI is automatically controlled by the SPI module
- SDO must have TRISC<5> bit cleared
- SCK (Master mode) must have TRISC<3> bit cleared
- SCK (Slave mode) must have TRISC<3> bit set
- SS must have TRISC<4> bit set

Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRIS) register to the opposite value.

#### 16.3.4 TYPICAL CONNECTION

Figure 16-2 shows a typical connection between two microcontrollers. The master controller (Processor 1) initiates the data transfer by sending the SCK signal. Data is shifted out of both shift registers on their programmed clock edge, and latched on the opposite edge of the clock. Both processors should be programmed to the same Clock Polarity (CKP), then both controllers would send and receive data at the same time. Whether the data is meaningful (or dummy data) depends on the application software. This leads to three scenarios for data transmission:

- Master sends data Slave sends dummy data
- Master sends data Slave sends data
- Master sends dummy data Slave sends data



#### FIGURE 16-2: SPI MASTER/SLAVE CONNECTION

### REGISTER 16-3: SSPSTAT: MSSP STATUS REGISTER (I<sup>2</sup>C MODE)

|       | R/W-0                                                                                            | R/W-0                                                                                                                                                                                                                                                                                                                                    | R-0                                             | R-0                                | R-0                          | R-0                          | R-0                           | R-0                      |  |  |  |
|-------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------|------------------------------|------------------------------|-------------------------------|--------------------------|--|--|--|
|       | SMP                                                                                              | CKE                                                                                                                                                                                                                                                                                                                                      | D/A                                             | Р                                  | S                            | R/W                          | UA                            | BF                       |  |  |  |
|       | bit 7                                                                                            | 1                                                                                                                                                                                                                                                                                                                                        |                                                 |                                    | •                            | •                            | L                             | bit 0                    |  |  |  |
| bit 7 | <b>SMP:</b> Slew<br><u>In Master of</u><br>1 = Slew (<br>0 = Slew (                              | <ul> <li>SMP: Slew Rate Control bit</li> <li>In Master or Slave mode:</li> <li>1 = Slew rate control disabled for Standard Speed mode (100 kHz and 1 MHz)</li> <li>0 = Slew rate control enabled for High Speed mode (400 kHz)</li> </ul>                                                                                                |                                                 |                                    |                              |                              |                               |                          |  |  |  |
| bit 6 | <b>CKE:</b> SME<br>In Master of<br>1 = Enable<br>0 = Disable                                     | Bus Select bi<br>or Slave moo<br>SMBus spe<br>e SMBus spe                                                                                                                                                                                                                                                                                | t<br><u>le:</u><br>cific inputs<br>cific inputs |                                    | ,                            |                              |                               |                          |  |  |  |
| bit 5 | D/A: Data/Address bit<br>In Master mode:<br>Reserved<br>In Slave mode:                           |                                                                                                                                                                                                                                                                                                                                          |                                                 |                                    |                              |                              |                               |                          |  |  |  |
|       | 0 = Indicat                                                                                      | es that the la                                                                                                                                                                                                                                                                                                                           | ast byte recei                                  | ved or trans                       | smitted was                  | address                      |                               |                          |  |  |  |
| bit 4 | <b>P:</b> STOP b<br>1 = Indicat<br>0 = STOP<br><b>Note:</b>                                      | it<br>es that a ST<br>bit was not c<br>This bit is cl                                                                                                                                                                                                                                                                                    | OP bit has be<br>letected last<br>leared on RE  | een detecte                        | d last<br>hen SSPEN          | is cleared.                  |                               |                          |  |  |  |
| bit 3 | S: START<br>1 = Indicat<br>0 = START                                                             | bit<br>es that a ST<br>bit was not                                                                                                                                                                                                                                                                                                       | ART bit has to<br>detected las                  | been detecte<br>t                  | ed last                      | is cleared                   |                               |                          |  |  |  |
|       |                                                                                                  |                                                                                                                                                                                                                                                                                                                                          |                                                 |                                    | IEII SSFEIN                  | is cleared.                  |                               |                          |  |  |  |
| bit 2 | <b>R/W:</b> Read<br>In Slave m<br>1 = Read<br>0 = Write                                          | d/Write bit Inf<br>ode:                                                                                                                                                                                                                                                                                                                  | formation (I <sup>2</sup> (                     | C mode only                        | /)                           |                              |                               |                          |  |  |  |
|       | Note:                                                                                            | This bit hold valid from the                                                                                                                                                                                                                                                                                                             | ls the R/W binne address m                      | t informatior<br>natch to the      | n following th<br>next START | e last addres<br>bit, STOP b | ss match. Th<br>it, or not AC | is bit is only<br>K bit. |  |  |  |
|       | <u>In Master r</u><br>1 = Transn<br>0 = Transn                                                   | <u>mode:</u><br>nit is in progr<br>nit is not in p                                                                                                                                                                                                                                                                                       | ess<br>rogress                                  |                                    |                              |                              |                               |                          |  |  |  |
|       | Note:                                                                                            | ORing this I<br>in IDLE mod                                                                                                                                                                                                                                                                                                              | oit with SEN,<br>de.                            | RSEN, PEI                          | N, RCEN, or                  | ACKEN will                   | indicate if th                | ne MSSP is               |  |  |  |
| bit 1 | UA: Updat<br>1 = Indicat<br>0 = Addres                                                           | e Address (1<br>es that the u<br>ss does not r                                                                                                                                                                                                                                                                                           | I0-bit Slave r<br>ser needs to<br>need to be up | node only)<br>update the<br>odated | address in t                 | he SSPADD                    | register                      |                          |  |  |  |
| bit 0 | BF: Buffer                                                                                       | Full Status b                                                                                                                                                                                                                                                                                                                            | bit                                             |                                    |                              |                              |                               |                          |  |  |  |
|       | <u>In Transmi</u><br>1 = Receiv<br>0 = Receiv<br><u>In Receive</u><br>1 = Data tr<br>0 = Data tr | <u>In Transmit mode:</u><br>1 = Receive complete, SSPBUF is full<br>0 = Receive not complete, SSPBUF is empty<br><u>In Receive mode:</u><br>1 = Data transmit in progress (does not include the <u>ACK</u> and STOP bits), SSPBUF is full<br>0 = Data transmit complete (does not include the <u>ACK</u> and STOP bits), SSPBUF is empty |                                                 |                                    |                              |                              |                               |                          |  |  |  |
|       | Legend.                                                                                          |                                                                                                                                                                                                                                                                                                                                          |                                                 |                                    |                              |                              |                               |                          |  |  |  |
|       | R = Reada                                                                                        | ble bit                                                                                                                                                                                                                                                                                                                                  | W = Writab                                      | le bit                             | U = Unimpl                   | emented bit                  | , read as '0'                 |                          |  |  |  |
|       | - n = Value                                                                                      | at POR                                                                                                                                                                                                                                                                                                                                   | '1' = Bit is s                                  | et                                 | '0' = Bit is c               | leared                       | x = Bit is ur                 | nknown                   |  |  |  |
|       | L                                                                                                |                                                                                                                                                                                                                                                                                                                                          |                                                 |                                    |                              |                              |                               |                          |  |  |  |

#### 16.4.9 I<sup>2</sup>C MASTER MODE REPEATED START CONDITION TIMING

A Repeated START condition occurs when the RSEN bit (SSPCON2<1>) is programmed high and the  $I^2C$ logic module is in the IDLE state. When the RSEN bit is set, the SCL pin is asserted low. When the SCL pin is sampled low, the baud rate generator is loaded with the contents of SSPADD<5:0> and begins counting. The SDA pin is released (brought high) for one baud rate generator count (TBRG). When the baud rate generator times out, if SDA is sampled high, the SCL pin will be de-asserted (brought high). When SCL is sampled high, the baud rate generator is reloaded with the contents of SSPADD<6:0> and begins counting. SDA and SCL must be sampled high for one TBRG. This action is then followed by assertion of the SDA pin (SDA = 0) for one TBRG while SCL is high. Following this, the RSEN bit (SSPCON2<1>) will be automatically cleared and the baud rate generator will not be reloaded, leaving the SDA pin held low. As soon as a START condition is detected on the SDA and SCL pins, the S bit (SSPSTAT<3>) will be set. The SSPIF bit will not be set until the baud rate generator has timed out.

- Note 1: If RSEN is programmed while any other event is in progress, it will not take effect.
  - 2: A bus collision during the Repeated START condition occurs if:
    - SDA is sampled low when SCL goes from low to high.
    - SCL goes low before SDA is asserted low. This may indicate that another master is attempting to transmit a data "1".

Immediately following the SSPIF bit getting set, the user may write the SSPBUF with the 7-bit address in 7-bit mode, or the default first address in 10-bit mode. After the first eight bits are transmitted and an ACK is received, the user may then transmit an additional eight bits of address (10-bit mode) or eight bits of data (7-bit mode).

#### 16.4.9.1 WCOL Status Flag

If the user writes the SSPBUF when a Repeated START sequence is in progress, the WCOL is set and the contents of the buffer are unchanged (the write doesn't occur).

Note: Because queueing of events is not allowed, writing of the lower 5 bits of SSPCON2 is disabled until the Repeated START condition is complete.

#### FIGURE 16-20: REPEAT START CONDITION WAVEFORM







#### FIGURE 17-3: ASYNCHRONOUS TRANSMISSION (BACK TO BACK)



#### TABLE 17-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION

| Name   | Bit 7                        | Bit 6     | Bit 5  | Bit 4  | Bit 3 | Bit 2  | Bit 1         | Bit 0     | Value on<br>POR, BOR | Value on<br>All Other<br>RESETS |
|--------|------------------------------|-----------|--------|--------|-------|--------|---------------|-----------|----------------------|---------------------------------|
| INTCON | GIE/GIEH                     | PEIE/GIEL | TMR0IE | INT0IE | RBIE  | TMR0IF | <b>INT0IF</b> | RBIF      | 0000 000x            | 0000 000u                       |
| PIR1   | PSPIF <sup>(1)</sup>         | ADIF      | RCIF   | TXIF   | SSPIF | _      | TMR2IF        | TMR1IF    | 0000 0000            | 0000 0000                       |
| PIE1   | PSPIE <sup>(1)</sup>         | ADIE      | RCIE   | TXIE   | SSPIE | _      | TMR2IE        | TMR1IE    | 0000 0000            | 0000 0000                       |
| IPR1   | PSPIP <sup>(1)</sup>         | ADIP      | RCIP   | TXIP   | SSPIP | _      | TMR2IP        | TMR1IP    | 0000 0000            | 0000 0000                       |
| RCSTA  | SPEN                         | RX9       | SREN   | CREN   | ADDEN | FERR   | OERR          | RX9D      | 0000 -00x            | 0000 -00x                       |
| TXREG  | USART Transmit Register      |           |        |        |       |        |               |           | 0000 0000            | 0000 0000                       |
| TXSTA  | CSRC                         | TX9       | TXEN   | SYNC   | _     | BRGH   | TRMT          | TX9D      | 0000 -010            | 0000 -010                       |
| SPBRG  | Baud Rate Generator Register |           |        |        |       |        |               | 0000 0000 | 0000 0000            |                                 |

Legend: x = unknown, - = unimplemented locations read as '0'.

Shaded cells are not used for Asynchronous Transmission.

Note 1: The PSPIF, PSPIE and PSPIP bits are reserved on the PIC18F2X39 devices; always maintain these bits clear.

To calculate the minimum acquisition time, Equation 18-1 may be used. This equation assumes that 1/2 LSb error is used (1024 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution.

#### EQUATION 18-1: ACQUISITION TIME

| TACQ | = | Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient |
|------|---|-------------------------------------------------------------------------------------|
|      | = | TAMP + TC + TCOFF                                                                   |

#### EQUATION 18-2: A/D MINIMUM CHARGING TIME

```
VHOLD = (VREF - (VREF/2048)) \cdot (1 - e^{(-Tc/CHOLD(RIC + RSS + RS))})
or
TC = -(120 \text{ pF})(1 \text{ k}\Omega + \text{Rss} + \text{Rs}) \ln(1/2048)
```

Example 18-1 shows the calculation of the minimum required acquisition time, TACQ. This calculation is based on the following application system assumptions:

| • | CHOLD            | =      | 120 pF                            |
|---|------------------|--------|-----------------------------------|
| • | Rs               | =      | 2.5 kΩ                            |
| • | Conversion Error | $\leq$ | 1/2 LSb                           |
| • | Vdd              | =      | $5V  ightarrow Rss = 7 \ k\Omega$ |
| • | Temperature      | =      | 50°C (system max.)                |
| • | VHOLD            | =      | 0V @ time = 0                     |
|   |                  |        |                                   |

#### EXAMPLE 18-1: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME

 $\begin{array}{rcl} {\rm TACQ} &=& {\rm TAMP} + {\rm TC} + {\rm TCOFF} \\ \\ {\rm Temperature \ coefficient \ is \ only \ required \ for \ temperatures > 25^{\circ}{\rm C}. \\ \\ {\rm TACQ} &=& 2\ \mu {\rm s} + {\rm TC} + [({\rm Temp} - 25^{\circ}{\rm C})(0.05\ \mu {\rm s}/^{\circ}{\rm C})] \\ \\ {\rm TC} &=& -{\rm CHOLD}\ ({\rm RIC} + {\rm Rss} + {\rm Rs})\ \ln(1/2048) \\ &\quad -120\ {\rm pF}\ (1\ {\rm k}\Omega + 7\ {\rm k}\Omega + 2.5\ {\rm k}\Omega)\ \ln(0.0004883) \\ &\quad -120\ {\rm pF}\ (10.5\ {\rm k}\Omega)\ \ln(0.0004883) \\ &\quad -1.26\ \mu {\rm s}\ (-7.6246) \\ &\quad 9.61\ \mu {\rm s} \end{array} \\ \\ \\ {\rm TACQ} &=& 2\ \mu {\rm s} + 9.61\ \mu {\rm s} + [(50^{\circ}{\rm C} - 25^{\circ}{\rm C})(0.05\ \mu {\rm s}/^{\circ}{\rm C})] \\ &\quad 11.61\ \mu {\rm s} + 1.25\ \mu {\rm s} \\ &\quad 12.86\ \mu {\rm s} \end{array}$ 

© 2002-2013 Microchip Technology Inc.

#### 19.1 Control Register

The Low Voltage Detect Control register controls the operation of the Low Voltage Detect circuitry.

#### REGISTER 19-1: LVDCON REGISTER

| U-0   | U-0 | R-0   | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-1 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| —     | —   | IRVST | LVDEN | LVDL3 | LVDL2 | LVDL1 | LVDL0 |
| bit 7 |     |       |       |       |       |       | bit 0 |

- bit 7-6 Unimplemented: Read as '0'
- bit 5 IRVST: Internal Reference Voltage Stable Flag bit
  - 1 = Indicates that the Low Voltage Detect logic will generate the interrupt flag at the specified voltage range
  - 0 = Indicates that the Low Voltage Detect logic will not generate the interrupt flag at the specified voltage range and the LVD interrupt should not be enabled
- bit 4 LVDEN: Low Voltage Detect Power Enable bit
  - 1 = Enables LVD, powers up LVD circuit
  - 0 = Disables LVD, powers down LVD circuit
- bit 3-0 LVDL3:LVDL0: Low Voltage Detection Limit bits
  - 1111 = External analog input is used (input comes from the LVDIN pin)
  - 1110 = 4.5V 4.77V
  - 1101 = 4.2V 4.45V
  - 1100 = 4.0V 4.24V
  - 1011 = 3.8V 4.03V
  - 1010 = 3.6V 3.82V
  - 1001 = 3.5V 3.71V
  - 1000 = 3.3V 3.50V
  - 0111 = 3.0V 3.18V
  - 0110 = 2.8V 2.97V
  - 0101 = 2.7V 2.86V
  - 0100 = 2.5V 2.65V
  - 0011 = 2.4V 2.54V
  - 0010 = 2.2V 2.33V
  - 0001 = 2.0V 2.12V
  - 0000 = Reserved
  - **Note:** LVDL3:LVDL0 modes, which result in a trip point below the valid operating voltage of the device, are not tested.

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented I  | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

## 20.0 SPECIAL FEATURES OF THE CPU

There are several features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving Operating modes and offer code protection. These are:

- OSC Selection
- RESET
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
  - Brown-out Reset (BOR)
- Interrupts
- Watchdog Timer (WDT)
- SLEEP
- Code Protection
- ID Locations
- In-Circuit Serial Programming

All PIC18FXX39 devices have a Watchdog Timer, which is permanently enabled via the configuration bits, or software controlled. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in RESET until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay on power-up only, designed to keep the part in RESET while the power supply stabilizes. With these two timers on-chip, most applications need no external RESET circuitry.

SLEEP mode is designed to offer a very low current Power-down mode. The user can wake-up from SLEEP through external RESET, Watchdog Timer Wake-up or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost, while the LP crystal option saves power. A set of configuration bits are used to select various options.

#### 20.1 Configuration Bits

The configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped starting at program memory location 300000h.

The user will note that address 300000h is beyond the user program memory space. In fact, it belongs to the configuration memory space (300000h - 3FFFFh), which can only be accessed using Table Reads and Table Writes.

Programming the configuration registers is done in a manner similar to programming the FLASH memory (see Section 5.5.1). The only difference is the configuration registers are written a byte at a time. The sequence of events for programming configuration registers is:

- 1. Load table pointer with address of configuration register being written.
- 2. Write a single byte using the TBLWT instruction.
- 3. Set EEPGD to point to program memory, set the CFGS bit to access configuration registers, and set WREN to enable byte writes.
- 4. Disable interrupts.
- 5. Write 55h to EECON2.
- 6. Write AAh to EECON2.
- 7. Set the WR bit. This will begin the write cycle.
- CPU will stall for duration of write (approximately 2 ms using internal timer).
- 9. Execute a NOP.
- 10. Re-enable interrupts.

#### 20.3 Power-down Mode (SLEEP)

Power-down mode is entered by executing a  $\ensuremath{\mathtt{SLEEP}}$  instruction.

If enabled, the Watchdog Timer will be cleared, but keeps running, the  $\overline{PD}$  bit (RCON<3>) is cleared, the  $\overline{TO}$  (RCON<4>) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, low or hi-impedance).

For lowest current consumption in this mode, place all I/O pins at either VDD or VSS, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D and disable external clocks. Pull all I/O pins that are hi-impedance inputs, high or low externally, to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSS for lowest current consumption. The contribution from on-chip pull-ups on PORTB should be considered.

The MCLR pin must be at a logic high level (VIHMC).

#### 20.3.1 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. External RESET input on MCLR pin.
- 2. Watchdog Timer Wake-up (if WDT was enabled).
- 3. Interrupt from INT pin, RB port change or a Peripheral Interrupt.

The following peripheral interrupts can wake the device from SLEEP:

- 1. PSP read or write.
- 2. TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 3. TMR3 interrupt. Timer3 must be operating as an asynchronous counter.
- 4. CCP Capture mode interrupt.
- 5. Special event trigger (Timer1 in Asynchronous mode using an external clock).
- 6. MSSP (START/STOP) bit detect interrupt.
- MSSP transmit or receive in Slave mode (SPI/I<sup>2</sup>C).
- 8. USART RX or TX (Synchronous Slave mode).
- 9. A/D conversion (when A/D clock source is RC).
- 10. EEPROM write operation complete.
- 11. LVD interrupt.

Other peripherals cannot generate interrupts, since during SLEEP, no on-chip clocks are present.

External MCLR Reset will cause a device RESET. All other events are considered a continuation of program execution and will cause a "wake-up". The TO and PD bits in the RCON register can be used to determine the cause of the device RESET. The PD bit, which is set on power-up, is cleared when SLEEP is invoked. The TO bit is cleared, if a WDT time-out occurred (and caused wake-up).

When the SLEEP instruction is being executed, the next instruction (PC + 2) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

#### 20.3.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If an interrupt condition (interrupt flag bit and interrupt enable bits are set) occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared.
- If the interrupt condition occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from SLEEP. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

### 21.0 INSTRUCTION SET SUMMARY

The PIC18FXXX instruction set adds many enhancements to the previous PIC MCU instruction sets, while maintaining an easy migration from these PIC MCU instruction sets.

Most instructions are a single program memory word (16-bits), but there are three instructions that require two program memory locations.

Each single word instruction is a 16-bit word divided into an OPCODE, which specifies the instruction type and one or more operands, which further specify the operation of the instruction.

The instruction set is highly orthogonal and is grouped into four basic categories:

- Byte-oriented operations
- Bit-oriented operations
- Literal operations
- Control operations

The PIC18FXXX instruction set summary in Table 21-2 lists **byte-oriented**, **bit-oriented**, **literal** and **control** operations. Table 21-1 shows the opcode field descriptions.

Most **byte-oriented** instructions have three operands:

- 1. The file register (specified by 'f')
- 2. The destination of the result (specified by 'd')
- 3. The accessed memory (specified by 'a')

The file register designator 'f' specifies which file register is to be used by the instruction.

The destination designator 'd' specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the WREG register. If 'd' is one, the result is placed in the file register specified in the instruction.

All **bit-oriented** instructions have three operands:

- 1. The file register (specified by 'f')
- 2. The bit in the file register (specified by 'b')
- 3. The accessed memory (specified by 'a')

The bit field designator 'b' selects the number of the bit affected by the operation, while the file register designator 'f' represents the number of the file in which the bit is located. The **literal** instructions may use some of the following operands:

- A literal value to be loaded into a file register (specified by 'k')
- The desired FSR register to load the literal value into (specified by 'f')
- No operand required (specified by '—')

The **control** instructions may use some of the following operands:

- A program memory address (specified by 'n')
- The mode of the Call or Return instructions (specified by 's')
- The mode of the Table Read and Table Write instructions (specified by 'm')
- No operand required (specified by '—')

All instructions are a single word, except for three double-word instructions. These three instructions were made double-word instructions, so that all the required information is available in these 32 bits. In the second word, the 4 MSbs are '1's. If this second word is executed as an instruction (by itself), it will execute as a NOP.

All single word instructions are executed in a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles with the additional instruction cycle(s) executed as a NOP.

The double-word instructions execute in two instruction cycles.

One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true, or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s. Two-word branch instructions (if true) would take 3  $\mu$ s.

Figure 21-1 shows the general formats that the instructions can have.

All examples use the format 'nnh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit.

The Instruction Set Summary, shown in Table 21-2, lists the instructions recognized by the Microchip Assembler (MPASM<sup>TM</sup>).

Section 21.1 provides a description of each instruction.

# PIC18FXX39

| INCF             | INCFSZ Increment f, skip if 0 |                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                |  |  |  |
|------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|--|--|--|
| Synt             | ax:                           | [ label ]                                                                                                                                               | [label] INCFSZ f[,d[,a]                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |                |  |  |  |
| Ope              | rands:                        | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$                                                                                                     | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                |  |  |  |
| Ope              | ration:                       | (f) + 1 $\rightarrow$ (skip if res                                                                                                                      | (f) + 1 $\rightarrow$ dest,<br>skip if result = 0                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |                |  |  |  |
| Status Affected: |                               | None                                                                                                                                                    | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |                |  |  |  |
| Enco             | oding:                        | 0011                                                                                                                                                    | 11da                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ffff  | ffff           |  |  |  |
| Desc             | cription:                     | The conter<br>increment<br>placed in<br>placed ba<br>If the resu<br>tion, which<br>discarded<br>instead, m<br>instruction<br>Bank will<br>the BSR value | The contents of register 'f' are<br>incremented. If 'd' is 0, the result is<br>placed in W. If 'd' is 1, the result is<br>placed back in register 'f'. (default)<br>If the result is 0, the next instruc-<br>tion, which is already fetched, is<br>discarded, and a NOP is executed<br>instead, making it a two-cycle<br>instruction. If 'a' is 0, the Access<br>Bank will be selected, overriding<br>the BSR value. If 'a' = 1, then the<br>bank will be selected as per the<br>BSR value. |       |                |  |  |  |
| Word             | ds:                           | 1                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                |  |  |  |
| Cycles:          |                               | 1(2)<br><b>Note:</b> 3 c<br>by                                                                                                                          | 1(2)<br><b>Note:</b> 3 cycles if skip and followed<br>by a 2-word instruction.                                                                                                                                                                                                                                                                                                                                                                                                              |       |                |  |  |  |
| u u              | Q1                            | Q2                                                                                                                                                      | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       | Q4             |  |  |  |
|                  | Decode                        | Read                                                                                                                                                    | Proces                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ss V  | Vrite to       |  |  |  |
|                  |                               | register 'f'                                                                                                                                            | Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | de    | stination      |  |  |  |
| It sk            | (ip:                          | 00                                                                                                                                                      | 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       | <b>0</b> 4     |  |  |  |
| l                | Q1                            | Q2                                                                                                                                                      | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       | Q4             |  |  |  |
|                  | operation                     | operation                                                                                                                                               | operati                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | on op | peration       |  |  |  |
| lf sk            | kip and follow                | ed by 2-wor                                                                                                                                             | d instruc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | tion: |                |  |  |  |
|                  | Q1                            | Q2                                                                                                                                                      | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       | Q4             |  |  |  |
|                  | No                            | No                                                                                                                                                      | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       | No             |  |  |  |
|                  | operation                     | operation                                                                                                                                               | operati                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | on op | peration       |  |  |  |
|                  | No<br>operation               | No<br>operation                                                                                                                                         | No<br>operati                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | on op | No<br>peration |  |  |  |
| Example:         |                               | HERE<br>NZERO<br>ZERO                                                                                                                                   | INCFSZ<br>:<br>:                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CNT,  | 1, 0           |  |  |  |
|                  | Before Instru                 | iction                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                |  |  |  |
|                  | PC                            | = Addres                                                                                                                                                | s (HERE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | )     |                |  |  |  |
|                  | After Instruct                | tion                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                |  |  |  |
|                  | CNT<br>If CNT                 | = CNT +<br>= 0 <sup>.</sup>                                                                                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |                |  |  |  |
|                  | PC                            | = Addres                                                                                                                                                | s (ZERO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | )     |                |  |  |  |
|                  | PC                            | ≠ 0;<br>= Addres                                                                                                                                        | s (NZERG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ))    |                |  |  |  |
|                  |                               |                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                |  |  |  |

| INFS      | SNZ                                                   | Incremen                                                                                                                                                                              | t f, skip                                                                                                                                                                                                                                                                                                                                                                                                                                                             | if not ( | )               |  |  |  |
|-----------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|--|--|--|
| Synt      | ax:                                                   | [ label ]                                                                                                                                                                             | [ label ] INFSNZ f [,d [,a]                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                 |  |  |  |
| Ope       | rands:                                                | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$                                                                                                                                   | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                 |  |  |  |
| Ope       | ration:                                               | (f) + 1 $\rightarrow$ c<br>skip if resu                                                                                                                                               | (f) + 1 $\rightarrow$ dest,<br>skip if result $\neq$ 0                                                                                                                                                                                                                                                                                                                                                                                                                |          |                 |  |  |  |
| Statu     | us Affected:                                          | None                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |                 |  |  |  |
| Encoding: |                                                       | 0100                                                                                                                                                                                  | 10da                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ffff     | ffff            |  |  |  |
| Desc      | cription:                                             | The conte<br>increment<br>placed in V<br>placed baa<br>If the resu<br>instruction<br>fetched, is<br>executed i<br>cycle instr<br>Access Ba<br>riding the I<br>the bank v<br>BSR value | incremented. If 'd' is 0, the result is<br>placed in W. If 'd' is 1, the result is<br>placed back in register 'f' (default).<br>If the result is not 0, the next<br>instruction, which is already<br>fetched, is discarded, and a NOP is<br>executed instead, making it a two-<br>cycle instruction. If 'a' is 0, the<br>Access Bank will be selected, over-<br>riding the BSR value. If 'a' = 1, then<br>the bank will be selected as per the<br>BSR value (default) |          |                 |  |  |  |
| Wor       | ds:                                                   | 1                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |                 |  |  |  |
| Cycles:   |                                                       | 1(2)<br><b>Note:</b> 3 c<br>by                                                                                                                                                        | 1(2)<br><b>Note:</b> 3 cycles if skip and followed<br>by a 2-word instruction.                                                                                                                                                                                                                                                                                                                                                                                        |          |                 |  |  |  |
| QC        | ycle Activity:                                        |                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |                 |  |  |  |
|           | Q1                                                    | Q2                                                                                                                                                                                    | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | Q4              |  |  |  |
|           | Decode                                                | Read<br>register 'f'                                                                                                                                                                  | Proce                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ss '     | Write to        |  |  |  |
| lf sk     | kip:                                                  | regiotor r                                                                                                                                                                            | Duto                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          | Journation      |  |  |  |
|           | Q1                                                    | Q2                                                                                                                                                                                    | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | Q4              |  |  |  |
|           | No                                                    | No                                                                                                                                                                                    | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | No              |  |  |  |
|           | operation                                             | operation                                                                                                                                                                             | operati                                                                                                                                                                                                                                                                                                                                                                                                                                                               | on o     | peration        |  |  |  |
| lf sk     | kip and follow                                        | red by 2-wor                                                                                                                                                                          | d instruc                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ction:   | <b>.</b>        |  |  |  |
|           | Q1                                                    | Q2                                                                                                                                                                                    | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | Q4              |  |  |  |
|           | NO<br>operation                                       | NO<br>operation                                                                                                                                                                       | operati                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ion o    | NO<br>operation |  |  |  |
|           | No<br>operation                                       | No<br>operation                                                                                                                                                                       | No<br>operati                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ion o    | No<br>peration  |  |  |  |
| Example:  |                                                       | HERE I<br>ZERO<br>NZERO                                                                                                                                                               | HERE INFSNZ REG, 1, 0<br>ZERO<br>NZERO                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                 |  |  |  |
|           | Before Instru<br>PC                                   | iction<br>= Address                                                                                                                                                                   | tion<br>= Address (HERE)                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                 |  |  |  |
|           | After Instruct<br>REG<br>If REG<br>PC<br>If REG<br>PC | tion<br>= REG +<br>≠ 0;<br>= Address<br>= 0;<br>= Address                                                                                                                             | 1<br>5 (NZER<br>5 (ZERO                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0)       |                 |  |  |  |

| тѕт          | FSZ                                                                                        | Test f, ski                                                                                                                      | Test f, skip if 0                                                                                                                                                                                                                                                                                                                             |           |  |  |  |
|--------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|
| Syntax:      |                                                                                            | [label] T                                                                                                                        | [label] TSTFSZ f[,a]                                                                                                                                                                                                                                                                                                                          |           |  |  |  |
| Operands:    |                                                                                            | 0 ≤ f ≤ 255<br>a ∈ [0,1]                                                                                                         | 0 ≤ f ≤ 255<br>a ∈ [0,1]                                                                                                                                                                                                                                                                                                                      |           |  |  |  |
| Ope          | ration:                                                                                    | skip if f = (                                                                                                                    | skip if f = 0                                                                                                                                                                                                                                                                                                                                 |           |  |  |  |
| Statu        | us Affected:                                                                               | None                                                                                                                             |                                                                                                                                                                                                                                                                                                                                               |           |  |  |  |
| Enco         | oding:                                                                                     | 0110                                                                                                                             | 0110 011a ffff ffff                                                                                                                                                                                                                                                                                                                           |           |  |  |  |
| Description: |                                                                                            | If 'f' = 0, th<br>fetched du<br>tion execu<br>NOP is exe<br>cycle instr<br>Access Ba<br>riding the l<br>then the b<br>per the BS | If 'f' = 0, the next instruction,<br>fetched during the current instruc-<br>tion execution, is discarded and a<br>NOP is executed, making this a two-<br>cycle instruction. If 'a' is 0, the<br>Access Bank will be selected, over-<br>riding the BSR value. If 'a' is 1,<br>then the bank will be selected as<br>per the BSR value (default) |           |  |  |  |
| Wor          | ds:                                                                                        | 1                                                                                                                                | ,                                                                                                                                                                                                                                                                                                                                             | ,         |  |  |  |
| Cycles:      |                                                                                            | 1(2)<br><b>Note:</b> 3 cy<br>by a                                                                                                | 1(2)<br>Note: 3 cycles if skip and followed<br>by a 2-word instruction.                                                                                                                                                                                                                                                                       |           |  |  |  |
| QC           | cycle Activity:                                                                            | -                                                                                                                                |                                                                                                                                                                                                                                                                                                                                               |           |  |  |  |
|              | Q1                                                                                         | Q2                                                                                                                               | Q3                                                                                                                                                                                                                                                                                                                                            | Q4        |  |  |  |
|              | Decode                                                                                     | Read                                                                                                                             | Process                                                                                                                                                                                                                                                                                                                                       | No        |  |  |  |
| If ckip:     |                                                                                            | register i                                                                                                                       | Dala                                                                                                                                                                                                                                                                                                                                          | operation |  |  |  |
| 11 51        | ωρ.<br>Ω1                                                                                  | 02                                                                                                                               | Q3                                                                                                                                                                                                                                                                                                                                            | Q4        |  |  |  |
|              | No                                                                                         | No                                                                                                                               | No                                                                                                                                                                                                                                                                                                                                            | No        |  |  |  |
|              | operation                                                                                  | operation                                                                                                                        | operation                                                                                                                                                                                                                                                                                                                                     | operation |  |  |  |
| lf sk        | kip and follow                                                                             | ed by 2-wor                                                                                                                      | d instruction:                                                                                                                                                                                                                                                                                                                                |           |  |  |  |
|              | Q1                                                                                         | Q2                                                                                                                               | Q3                                                                                                                                                                                                                                                                                                                                            | Q4        |  |  |  |
|              | No                                                                                         | No                                                                                                                               | No                                                                                                                                                                                                                                                                                                                                            | No        |  |  |  |
|              | operation                                                                                  | operation                                                                                                                        | operation                                                                                                                                                                                                                                                                                                                                     | operation |  |  |  |
|              | No                                                                                         | No                                                                                                                               | No                                                                                                                                                                                                                                                                                                                                            | No        |  |  |  |
| Example:     |                                                                                            | HERE T<br>NZERO<br>ZERO :                                                                                                        | HERE TSTFSZ CNT, 1<br>NZERO :<br>ZERO :                                                                                                                                                                                                                                                                                                       |           |  |  |  |
|              | Before Instruction<br>PC = Address (HERE)                                                  |                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                               |           |  |  |  |
|              | After InstructionIf CNT= $0x00,$ PC=Address (ZERO)If CNT $\neq$ $0x00,$ PC=Address (NZERO) |                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                               |           |  |  |  |

| XORLW             | Exclusiv                            | Exclusive OR literal with W                                                              |      |            |  |  |  |
|-------------------|-------------------------------------|------------------------------------------------------------------------------------------|------|------------|--|--|--|
| Syntax:           | [label]                             | [ label ] XORLW k                                                                        |      |            |  |  |  |
| Operands:         | $0 \le k \le 23$                    | $0 \le k \le 255$                                                                        |      |            |  |  |  |
| Operation:        | (W) .XOF                            | (W) .XOR. $k \rightarrow W$                                                              |      |            |  |  |  |
| Status Affected:  | N, Z                                | N, Z                                                                                     |      |            |  |  |  |
| Encoding:         | 0000                                | 1010                                                                                     | kkkk | kkkk       |  |  |  |
| Description:      | The cont<br>with the 8<br>is placed | The contents of W are XORed<br>with the 8-bit literal 'k'. The result<br>is placed in W. |      |            |  |  |  |
| Words:            | 1                                   | 1                                                                                        |      |            |  |  |  |
| Cycles:           | 1                                   | 1                                                                                        |      |            |  |  |  |
| Q Cycle Activity: |                                     |                                                                                          |      |            |  |  |  |
| Q1                | Q2                                  | Q3                                                                                       |      | Q4         |  |  |  |
| Decode            | Read                                | Proce                                                                                    | ss V | /rite to W |  |  |  |

Example: XORLW 0xAF

Before Instruction W = 0xB5 After Instruction

W = 0x1A







© 2002-2013 Microchip Technology Inc.

### 25.0 PACKAGING INFORMATION

#### 25.1 Package Marking Information

#### 28-Lead PDIP (Skinny DIP)





#### 28-Lead SOIC



Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>*                                                                                                                                                                    | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |  |  |  |  |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Note:  | In the event the full Microchip part number cannot be marked on one line, it wi<br>be carried over to the next line, thus limiting the number of available<br>characters for customer-specific information. |                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |

© 2002-2013 Microchip Technology Inc.

#### 25.2 **Package Details**

The following sections give the technical details of the packages.

#### 28-Lead Skinny Plastic Dual In-line (SP) – 300 mil (PDIP)



|                            | Units | INCHES* |       |       | MILLIMETERS |       |       |
|----------------------------|-------|---------|-------|-------|-------------|-------|-------|
| Dimension Limits           |       | MIN     | NOM   | MAX   | MIN         | NOM   | MAX   |
| Number of Pins             | n     |         | 28    |       |             | 28    |       |
| Pitch                      | р     |         | .100  |       |             | 2.54  |       |
| Top to Seating Plane       | Α     | .140    | .150  | .160  | 3.56        | 3.81  | 4.06  |
| Molded Package Thickness   | A2    | .125    | .130  | .135  | 3.18        | 3.30  | 3.43  |
| Base to Seating Plane      | A1    | .015    |       |       | 0.38        |       |       |
| Shoulder to Shoulder Width | Е     | .300    | .310  | .325  | 7.62        | 7.87  | 8.26  |
| Molded Package Width       | E1    | .275    | .285  | .295  | 6.99        | 7.24  | 7.49  |
| Overall Length             | D     | 1.345   | 1.365 | 1.385 | 34.16       | 34.67 | 35.18 |
| Tip to Seating Plane       | L     | .125    | .130  | .135  | 3.18        | 3.30  | 3.43  |
| Lead Thickness             | С     | .008    | .012  | .015  | 0.20        | 0.29  | 0.38  |
| Upper Lead Width           | B1    | .040    | .053  | .065  | 1.02        | 1.33  | 1.65  |
| Lower Lead Width           | В     | .016    | .019  | .022  | 0.41        | 0.48  | 0.56  |
| Overall Row Spacing §      | eB    | .320    | .350  | .430  | 8.13        | 8.89  | 10.92 |
| Mold Draft Angle Top       | α     | 5       | 10    | 15    | 5           | 10    | 15    |
| Mold Draft Angle Bottom    | β     | 5       | 10    | 15    | 5           | 10    | 15    |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimension D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-095

Drawing No. C04-070