



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                             |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | HC08                                                                 |
| Core Size                  | 8-Bit                                                                |
| Speed                      | 8MHz                                                                 |
| Connectivity               | SCI                                                                  |
| Peripherals                | LED, LVD, POR, PWM                                                   |
| Number of I/O              | 23                                                                   |
| Program Memory Size        | 8KB (8K × 8)                                                         |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 256 x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                          |
| Data Converters            | A/D 13x8b                                                            |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                       |
| Supplier Device Package    | 28-SOIC                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908jl8mdwe |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



**Random-Access Memory (RAM)** 

# 2.4 Random-Access Memory (RAM)

Addresses \$0060 through \$015F are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space.

#### NOTE

For correct operation, the stack pointer must point only to RAM locations.

Within page zero are 160 bytes of RAM. Because the location of the stack RAM is programmable, all page zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at \$00FF, direct addressing mode instructions can access efficiently all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently accessed global variables.

Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers.

### NOTE

#### For M6805 compatibility, the H register is not stacked.

During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls.

### NOTE

Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation.

# 2.5 FLASH Memory

This sub-section describes the operation of the embedded FLASH memory. The FLASH memory can be read, programmed, and erased from a single external supply. The program and erase operations are enabled through the use of an internal charge pump.

# 2.6 Functional Description

The FLASH memory consists of an array of 8,192 bytes for user memory plus a block of 36 bytes for user interrupt vectors. *An erased bit reads as logic 1 and a programmed bit reads as a logic 0*. The FLASH memory page size is defined as 64 bytes, and is the minimum size that can be erased in a page erase operation. Program and erase operations are facilitated through control bits in FLASH control register (FLCR).

The address ranges for the FLASH memory are:

- \$DC00-\$FBFF; user memory; 12,288 bytes
- \$FFDC-\$FFFF; user interrupt vectors; 36 bytes

Programming tools are available from Freescale. Contact your local Freescale representative for more information.

### NOTE

A security feature prevents viewing of the FLASH contents.<sup>(1)</sup>

MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1

Freescale Semiconductor

<sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users.



#### Memory

- 8. Wait for time,  $t_{prog}$  (30µs).
- 9. Repeat steps 7 and 8 until all bytes within the row are programmed.
- 10. Clear the PGM bit.
- 11. Wait for time, t<sub>nvh</sub> (5μs).
- 12. Clear the HVEN bit.
- 13. After time,  $t_{rcv}$  (1µs), the memory can be accessed in read mode again.

This program sequence is repeated throughout the memory until all data is programmed.

### NOTE

The time between each FLASH address change (step 7 to step 7), or the time between the last FLASH addressed programmed to clearing the PGM bit (step 7 to step 10), must not exceed the maximum programming time,  $t_{prog}$  max.

## NOTE

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps.



#### **FLASH Program Operation**



Figure 2-4. FLASH Programming Flowchart



Configuration and Mask Option Registers (CONFIG & MOR)





Figure 3-1. Configuration Register 1 (CONFIG1)

## COPRS — COP Rate Select Bit

COPRS selects the COP time-out period. Reset clears COPRS.

(See Chapter 14 Computer Operating Properly (COP).)

1 = COP timeout period is  $(2^{13} - 2^4)$  ICLK cycles 0 = COP timeout period is  $(2^{18} - 2^4)$  ICLK cycles

## LVID — Low Voltage Inhibit Disable Bit

LVID disables the LVI module. Reset clears LVID.

(See Chapter 15 Low Voltage Inhibit (LVI).)

1 = Low voltage inhibit disabled

0 = Low voltage inhibit enabled

### SSREC — Short Stop Recovery Bit

SSREC enables the CPU to exit stop mode with a delay of

32 ICLK cycles instead of a 4096 ICLK cycle delay.

1 = Stop mode recovery after 32 ICLK cycles

0 = Stop mode recovery after 4096 ICLK cycles

### NOTE

Exiting stop mode by pulling reset will result in the long stop recovery. If using an external crystal, do not set the SSREC bit.

### STOP — STOP Instruction Enable Bit

STOP enables the STOP instruction.

1 = STOP instruction enabled

0 = STOP instruction treated as illegal opcode

### COPD — COP Disable Bit

COPD disables the COP module. Reset clears COPD.

(See Chapter 14 Computer Operating Properly (COP).)

1 = COP module disabled

0 = COP module enabled



Configuration and Mask Option Registers (CONFIG & MOR)

## Bits 6–0 — Should be left as logic 1's.

#### NOTE

When Crystal oscillator is selected, the OSC2/RCCLK/PTA6/KBI6 pin is used as OSC2; other functions such as PTA6/KBI6 will not be available.



**Central Processor Unit (CPU)** 

| Source                                                                                         | Operation                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Effect on<br>CCR |   |   |    |    |    | dress<br>ode                                        | code                                             | erand                                     | cles                            |
|------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---|---|----|----|----|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|---------------------------------|
| Form                                                                                           |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | v                | н | I | Ν  | z  | С  | Ado                                                 | do                                               | ope                                       | с<br>С                          |
| DBNZ opr,rel<br>DBNZA rel<br>DBNZX rel<br>DBNZ opr,X,rel<br>DBNZ X,rel<br>DBNZ opr,SP,rel      | Decrement and Branch if Not Zero | $\begin{array}{l} A \leftarrow (A) - 1 \text{ or } M \leftarrow (M) - 1 \text{ or } X \leftarrow (X) - 1 \\ PC \leftarrow (PC) + 3 + rel ? (result) \neq 0 \\ PC \leftarrow (PC) + 2 + rel ? (result) \neq 0 \\ PC \leftarrow (PC) + 2 + rel ? (result) \neq 0 \\ PC \leftarrow (PC) + 3 + rel ? (result) \neq 0 \\ PC \leftarrow (PC) + 2 + rel ? (result) \neq 0 \\ PC \leftarrow (PC) + 2 + rel ? (result) \neq 0 \\ PC \leftarrow (PC) + 4 + rel ? (result) \neq 0 \end{array}$ | _                | _ | _ | _  | _  | _  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B               | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr | 5<br>3<br>3<br>5<br>4<br>6      |
| DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP                                   | Decrement                        | $\begin{array}{c} M \leftarrow (M) - 1 \\ A \leftarrow (A) - 1 \\ X \leftarrow (X) - 1 \\ M \leftarrow (M) - 1 \end{array}$                                                                                                                                                                                                                                                                                 | \$               | _ | _ | \$ | \$ | _  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5           |
| DIV                                                                                            | Divide                           | A ← (H:A)/(X)<br>H ← Remainder                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                | - | - | -  | \$ | \$ | INH                                                 | 52                                               |                                           | 7                               |
| EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR ,X<br>EOR opr,SP<br>EOR opr,SP | Exclusive OR M with A            | A ← (A ⊕ M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                | _ | _ | \$ | \$ | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8<br>9ED8 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP                                   | Increment                        | $\begin{array}{c} M \leftarrow (M) + 1 \\ A \leftarrow (A) + 1 \\ X \leftarrow (X) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \end{array}$                                                                                                                                                                                                                                                                                                         | \$               | _ | _ | \$ | \$ | _  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5           |
| JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X                                         | Jump                             | $PC \leftarrow Jump \; Address$                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                | _ | _ | _  | _  | _  | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BC<br>CC<br>DC<br>EC<br>FC                       | dd<br>hh II<br>ee ff<br>ff                | 2<br>3<br>4<br>3<br>2           |
| JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X                                         | Jump to Subroutine               | PC ← (PC) + $n$ ( $n$ = 1, 2, or 3)<br>Push (PCL); SP ← (SP) - 1<br>Push (PCH); SP ← (SP) - 1<br>PC ← Unconditional Address                                                                                                                                                                                                                                                                                                                                                         | _                | _ | _ | -  | _  | _  | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BD<br>CD<br>DD<br>ED<br>FD                       | dd<br>hh II<br>ee ff<br>ff                | 4<br>5<br>6<br>5<br>4           |
| LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X<br>LDA opr,SP<br>LDA opr,SP | Load A from M                    | A ← (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                | _ | _ | \$ | \$ | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>E6<br>F6<br>9EE6<br>9ED6       | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| LDHX # <i>opr</i><br>LDHX <i>opr</i>                                                           | Load H:X from M                  | H:X ← (M:M + 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                | _ | _ | \$ | \$ | -  | imm<br>Dir                                          | 45<br>55                                         | ii jj<br>dd                               | 3<br>4                          |

## Table 4-1. Instruction Set Summary



**Central Processor Unit (CPU)** 

| Source                                                                                         | Operation                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                           |    | E | ffe<br>C( | ct (<br>CR | on                                    |                                    | dress<br>ode                                        | code                                             | erand                                     | cles                            |
|------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|-----------|------------|---------------------------------------|------------------------------------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|---------------------------------|
| Form                                                                                           |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                       | v  | Н | I         | Ν          | z                                     | С                                  | PA                                                  | do                                               | ope                                       | S                               |
| PULH                                                                                           | Pull H from Stack               | $SP \leftarrow (SP + 1); Pull(H)$                                                                                                                                                                                                                                                                                                                                                                                                                     | -  | - | -         | -          | -                                     | -                                  | INH                                                 | 8A                                               |                                           | 2                               |
| PULX                                                                                           | Pull X from Stack               | $SP \leftarrow (SP + 1);  Pull(X)$                                                                                                                                                                                                                                                                                                                                                                                                                    | -  | _ | _         | -          | -                                     | -                                  | INH                                                 | 88                                               |                                           | 2                               |
| ROL <i>opr</i><br>ROLA<br>ROLX<br>ROL <i>opr</i> ,X<br>ROL ,X<br>ROL <i>opr</i> ,SP            | Rotate Left through Carry       | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                |    |   |           |            | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69 | dd<br>ff<br>ff                                      | 4<br>1<br>4<br>3<br>5                            |                                           |                                 |
| ROR <i>opr</i><br>RORA<br>RORX<br>ROR <i>opr</i> ,X<br>ROR ,X<br>ROR <i>opr</i> ,SP            | Rotate Right through Carry      | $\begin{array}{c c} \bullet & \bullet & \bullet \\ b7 & b0 \end{array} \qquad \qquad & \bullet & - & - & \bullet & \bullet \\ \end{array}$                                                                                                                                                                                                                                                                                                            |    |   |           |            | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36<br>46<br>56<br>66<br>76<br>9E66 | dd<br>ff<br>ff                                      | 4<br>1<br>4<br>3<br>5                            |                                           |                                 |
| RSP                                                                                            | Reset Stack Pointer             | SP ← \$FF –                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |   |           | -          | -                                     | -                                  | INH                                                 | 9C                                               |                                           | 1                               |
| RTI                                                                                            | Return from Interrupt           | $ \begin{array}{c c} \text{from Interrupt} \end{array} \begin{array}{ c c } & SP \leftarrow (SP) + 1; \mbox{Pull (CCR)} \\ & SP \leftarrow (SP) + 1; \mbox{Pull (A)} \\ & SP \leftarrow (SP) + 1; \mbox{Pull (X)} \\ & SP \leftarrow (SP) + 1; \mbox{Pull (PCH)} \\ & SP \leftarrow (SP) + 1; \mbox{Pull (PCL)} \end{array} \begin{array}{ c } & \uparrow & $ |    |   |           |            |                                       | INH                                | 80                                                  |                                                  | 7                                         |                                 |
| RTS                                                                                            | Return from Subroutine          | $SP \leftarrow SP + 1$ ; Pull (PCH)<br>$SP \leftarrow SP + 1$ ; Pull (PCL)                                                                                                                                                                                                                                                                                                                                                                            | -  | 1 | _         | -          | -                                     | -                                  | INH                                                 | 81                                               |                                           | 4                               |
| SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr;X<br>SBC opr;X<br>SBC ,X<br>SBC opr;SP<br>SBC opr;SP | Subtract with Carry             | A ← (A) – (M) – (C)                                                                                                                                                                                                                                                                                                                                                                                                                                   | \$ |   | _         | \$         | \$                                    | \$                                 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| SEC                                                                                            | Set Carry Bit                   | C ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -  | - | -         | -          | -                                     | 1                                  | INH                                                 | 99                                               |                                           | 1                               |
| SEI                                                                                            | Set Interrupt Mask              | l ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _  | - | 1         | -          | -                                     | -                                  | INH                                                 | 9B                                               |                                           | 2                               |
| STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP             | Store A in M                    | M ← (A)                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0  | _ | _         | \$         | \$                                    | _                                  | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7       | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>3<br>2<br>4<br>5      |
| STHX opr                                                                                       | Store H:X in M                  | $(M{:}M+1) \leftarrow (H{:}X)$                                                                                                                                                                                                                                                                                                                                                                                                                        | 0  | - | _         | \$         | \$                                    | -                                  | DIR                                                 | 35                                               | dd                                        | 4                               |
| STOP                                                                                           | Enable IRQ Pin; Stop Oscillator | $I \leftarrow 0$ ; Stop Oscillator                                                                                                                                                                                                                                                                                                                                                                                                                    | _  | _ | 0         | _          | _                                     | _                                  | INH                                                 | 8E                                               |                                           | 1                               |

## Table 4-1. Instruction Set Summary



#### System Integration Module (SIM)

### 5.5.2.2 Interrupt Status Register 2

| Address: | \$FE05 |            |      |      |   |   |     |       |
|----------|--------|------------|------|------|---|---|-----|-------|
|          | Bit 7  | 6          | 5    | 4    | 3 | 2 | 1   | Bit 0 |
| Read:    | IF14   | IF13       | IF12 | IF11 | 0 | 0 | IF8 | IF7   |
| Write:   | R      | R          | R    | R    | R | R | R   | R     |
| Reset:   | 0      | 0          | 0    | 0    | 0 | 0 | 0   | 0     |
|          | R      | = Reserved |      |      |   |   |     |       |

Figure 5-13. Interrupt Status Register 2 (INT2)

#### IF7, IF8, IF11 to F14 — Interrupt Flags

This flag indicates the presence of interrupt requests from the sources shown in Table 5-3.

1 = Interrupt request present

0 = No interrupt request present

#### Bit 2 and 3 — Always read 0

#### 5.5.2.3 Interrupt Status Register 3



Figure 5-14. Interrupt Status Register 3 (INT3)

#### IF15 — Interrupt Flags

These flags indicate the presence of interrupt requests from the sources shown in Table 5-3.

- 1 = Interrupt request present
- 0 = No interrupt request present

#### Bit 1 to 7 — Always read 0

### 5.5.3 Reset

All reset sources always have equal and highest priority and cannot be arbitrated.

### 5.5.4 Break Interrupts

The break module can stop normal program flow at a software-programmable break point by asserting its break interrupt output. (See Chapter 16 Break Module (BREAK).) The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state.









#### Monitor ROM (MON)



#### Figure 7-7. Monitor Mode Entry Timing

Upon power-on reset, if the received bytes of the security code do not match the data at locations \$FFF6-\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading a FLASH location returns an invalid value and trying to execute code from FLASH causes an illegal address reset. After receiving the eight security bytes from the host, the MCU transmits a break character, signifying that it is ready to receive a command.

#### NOTE

The MCU does not transmit a break character until after the host sends the eight security bytes.

To determine whether the security code entered is correct, check to see if bit 6 of RAM address \$60 is set. If it is, then the correct security code has been entered and FLASH can be accessed.

If the security sequence fails, the device should be reset by a power-on reset and brought up in monitor mode to attempt another entry. After failing the security sequence, the FLASH module can also be mass erased by executing an erase routine that was downloaded into internal RAM. The mass erase operation clears the security code locations so that all eight security bytes become \$FF (blank).

# 7.5 ROM-Resident Routines

Eight routines stored in the monitor ROM area (thus ROM-resident) are provided for FLASH memory manipulation. Six of the eight routines are intended to simplify FLASH program, erase, and load operations. The other two routines are intended to simplify the use of the FLASH memory as EEPROM. Table 7-10 shows a summary of the ROM-resident routines.



#### Monitor ROM (MON)

The control and data bytes are described below.

- **Bus speed** This one byte indicates the operating bus speed of the MCU. The value of this byte should be equal to 4 times the bus speed, and should not be set to less than 4 (i.e. minimum bus speed is 1 MHz).
- **Data size** This one byte indicates the number of bytes in the data array that are to be manipulated. The maximum data array size is 128. Routines EE\_WRITE and EE\_READ are restricted to manipulate a data array between 2 to 15 bytes. Whereas routines ERARNGE and MON\_ERARNGE do not manipulate a data array, thus, this data size byte has no meaning.
- **Start address** These two bytes, high byte followed by low byte, indicate the start address of the FLASH memory to be manipulated.
- **Data array** This data array contains data that are to be manipulated. Data in this array are programmed to FLASH memory by the programming routines: PRGRNGE, MON\_PRGRNGE, EE\_WRITE. For the read routines: LDRNGE, MON\_LDRNGE, and EE\_READ, data is read from FLASH and stored in this array.

## 7.5.1 PRGRNGE

PRGRNGE is used to program a range of FLASH locations with data loaded into the data array.

| Routine Name        | PRGRNGE                                                                                                                                     |  |  |  |  |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Routine Description | Program a range of locations                                                                                                                |  |  |  |  |  |
| Calling Address     | \$FC06                                                                                                                                      |  |  |  |  |  |
| Stack Used          | 15 bytes                                                                                                                                    |  |  |  |  |  |
| Data Block Format   | Bus speed (BUS_SPD)<br>Data size (DATASIZE)<br>Start address high (ADDRH)<br>Start address (ADDRL)<br>Data 1 (DATA1)<br>:<br>Data N (DATAN) |  |  |  |  |  |

Table 7-11. PRGRNGE Routine

The start location of the FLASH to be programmed is specified by the address ADDRH: ADDRL and the number of bytes from this location is specified by DATASIZE. The maximum number of bytes that can be programmed in one routine call is 128 bytes (max. DATASIZE is 128).

ADDRH:ADDRL do not need to be at a page boundary, the routine handles any boundary misalignment during programming. A check to see that all bytes in the specified range are erased is not performed by this routine prior programming. Nor does this routine do a verification after programming, so there is no return confirmation that programming was successful. User must assure that the range specified is first erased.

The coding example below is to program 32 bytes of data starting at FLASH location \$EF00, with a bus speed of 4.9152 MHz. The coding assumes the data block is already loaded in RAM, with the address pointer, FILE\_PTR, pointing to the first byte of the data block.



## 7.5.8 EE\_READ

EE\_READ is used to load the data array in RAM with a set of data from FLASH.

| Routine Name        | EE_READ                                                                                                                                                    |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Routine Description | Emulated EEPROM read. Data size ranges from 2 to 15 bytes at a time.                                                                                       |
| Calling Address     | \$FDD0                                                                                                                                                     |
| Stack Used          | 16 bytes                                                                                                                                                   |
| Data Block Format   | Bus speed (BUS_SPD)<br>Data size (DATASIZE)<br>Starting address (ADDRH) <sup>(1)</sup><br>Starting address (ADDRL) <sup>(1)</sup><br>Data 1<br>:<br>Data N |

#### Table 7-18. EE\_READ Routine

1. The start address must be a page boundary start address: \$xx00, \$xx40, \$xx80, or \$00C0.

The EE\_READ routine reads data stored by the EE\_WRITE routine. An EE\_READ call will retrieve the last data written to a FLASH page and loaded into the data array in RAM. Same as EE\_WRITE, the data size indicated by DATASIZE is 2 to 15, and the start address ADDRH:ADDRL must the FLASH page boundary address.

The coding example below uses the data stored by the EE\_WRITE coding example (see 7.5.7 EE\_WRITE). It loads the 15-byte data set stored in the \$EF00-\$EE7F page to the data array in RAM. The initialization subroutine is the same as the coding example for EE\_WRITE (see 7.5.7 EE\_WRITE).  $EE_{READ}$  EQU \$FDD0

MAIN:

BSR INITIALIZATION : : LDHX FILE\_PTR JSR EE\_READ :

#### NOTE

The EE\_READ routine is unable to check for incorrect data blocks, such as the FLASH page boundary address and data size. It is the responsibility of the user to ensure the starting address indicated in the data block is at the FLASH page boundary and the data size is 2 to 15. If the FLASH page is programmed with a data array with a different size, the EE\_READ call will be ignored.



#### Serial Communications Interface (SCI)

# 9.8 I/O Registers

These I/O registers control and monitor SCI operation:

- SCI control register 1 (SCC1)
- SCI control register 2 (SCC2)
- SCI control register 3 (SCC3)
- SCI status register 1 (SCS1)
- SCI status register 2 (SCS2)
- SCI data register (SCDR)
- SCI baud rate register (SCBR)

## 9.8.1 SCI Control Register 1

SCI control register 1:

.

- Enables loop mode operation
- Enables the SCI
- Controls output polarity
- Controls character length
- Controls SCI wakeup method
- Controls idle character detection
- Enables parity function
  - Controls parity type

Address: \$0013

|                 | Bit 7 | 6     | 5     | 4 | 3    | 2    | 1   | Bit 0 |
|-----------------|-------|-------|-------|---|------|------|-----|-------|
| Read:<br>Write: | LOOPS | ENSCI | TXINV | М | WAKE | ILTY | PEN | PTY   |
| Reset:          | 0     | 0     | 0     | 0 | 0    | 0    | 0   | 0     |

### Figure 9-9. SCI Control Register 1 (SCC1)

#### LOOPS — Loop Mode Select Bit

This read/write bit enables loop mode operation. In loop mode the RxD pin is disconnected from the SCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. Reset clears the LOOPS bit.

1 = Loop mode enabled

0 = Normal operation enabled

### ENSCI — Enable SCI Bit

This read/write bit enables the SCI and the SCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in SCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit.

1 = SCI enabled

0 = SCI disabled

### **TXINV** — Transmit Inversion Bit

This read/write bit reverses the polarity of transmitted data. Reset clears the TXINV bit.

- 1 = Transmitter output inverted
- 0 = Transmitter output not inverted

### NOTE

Setting the TXINV bit inverts all transmitted values, including idle, break, start, and stop bits.



#### Serial Communications Interface (SCI)

## 9.8.3 SCI Control Register 3

SCI control register 3:

- Stores the ninth SCI data bit received and the ninth SCI data bit to be transmitted
- Enables these interrupts:
  - Receiver overrun interrupts
  - Noise error interrupts
  - Framing error interrupts
- Parity error interrupts



Figure 9-11. SCI Control Register 3 (SCC3)

#### R8 — Received Bit 8

When the SCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the SCDR receives the other 8 bits.

When the SCI is receiving 8-bit characters, R8 is a copy of the eighth bit (bit 7). Reset has no effect on the R8 bit.

#### T8 — Transmitted Bit 8

When the SCI is transmitting 9-bit characters, T8 is the read/write ninth bit (bit 8) of the transmitted character. T8 is loaded into the transmit shift register at the same time that the SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit.

#### DMARE — DMA Receive Enable Bit

### CAUTION

The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance.

- 1 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled)
- 0 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled)

### DMATE — DMA Transfer Enable Bit

### CAUTION

The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance.

1 = SCTE DMA service requests enabled; SCTE CPU interrupt requests disabled

0 = SCTE DMA service requests disabled; SCTE CPU interrupt requests enabled

#### **ORIE** — Receiver Overrun Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the receiver overrun bit, OR.

- 1 = SCI error CPU interrupt requests from OR bit enabled
- 0 = SCI error CPU interrupt requests from OR bit disabled



## 10.3.2 Voltage Conversion

When the input voltage to the ADC equals  $V_{DD}$ , the ADC converts the signal to \$FF (full scale). If the input voltage equals  $V_{SS}$ , the ADC converts it to \$00. Input voltages between  $V_{DD}$  and  $V_{SS}$  are a straight-line linear conversion. All other input voltages will result in \$FF if greater than  $V_{DD}$  and \$00 if less than  $V_{SS}$ .

NOTE

Input voltage should not exceed the analog supply voltages.

## 10.3.3 Conversion Time

Fourteen ADC internal clocks are required to perform one conversion. The ADC starts a conversion on the first rising edge of the ADC internal clock immediately following a write to the ADSCR. If the ADC internal clock is selected to run at 1 MHz, then one conversion will take  $14\mu$ s to complete. With a 1 MHz ADC internal clock the maximum sample rate is 71.43kHz.

Conversion Time = <u>
14 ADC Clock Cycles</u> ADC Clock Frequency

Number of Bus Cycles = Conversion Time × Bus Frequency

### **10.3.4 Continuous Conversion**

In the continuous conversion mode, the ADC continuously converts the selected channel filling the ADC data register with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit (ADC status and control register, \$003C) is set after each conversion and can be cleared by writing the ADC status and control register or reading of the ADC data register.

### **10.3.5 Accuracy and Precision**

The conversion process is monotonic and has no missing codes.

# 10.4 Interrupts

When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion. A CPU interrupt is generated if the COCO bit is at logic 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled.

## 10.5 Low-Power Modes

The following subsections describe the ADC in low-power modes.

### 10.5.1 Wait Mode

The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting the ADCH[4:0] bits in the ADC status and control register to logic 1's before executing the WAIT instruction.



Input/Output (I/O) Ports

# 11.3 Port B

Port B is an 8-bit special function port that shares all of its port pins with the analog-to-digital converter (ADC) module, see Chapter 10

## 11.3.1 Port B Data Register (PTB)

The port B data register contains a data latch for each of the eight port B pins.

| Address:               | \$0001 |                     |      |      |      |      |      |       |  |  |
|------------------------|--------|---------------------|------|------|------|------|------|-------|--|--|
|                        | Bit 7  | 6                   | 5    | 4    | 3    | 2    | 1    | Bit 0 |  |  |
| Read:<br>Write:        | PTB7   | PTB6                | PTB5 | PTB4 | PTB3 | PTB2 | PTB1 | PTB0  |  |  |
| Reset:                 |        | Unaffected by reset |      |      |      |      |      |       |  |  |
| Alternative Functions: | ADC7   | ADC6                | ADC5 | ADC4 | ADC3 | ADC2 | ADC2 | ADC0  |  |  |
|                        |        |                     |      |      | /==  |      |      |       |  |  |

Figure 11-7. Port B Data Register (PTB)

### PTB[7:0] — Port B Data Bits

These read/write bits are software programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data.

### ADC7-ADC0 — ADC channels 7 to 0

ADC7–ADC0 are pins used for the input channels to the analog-to-digital converter module. The channel select bits, ADCH[4:0], in the ADC status and control register define which port pin will be used as an ADC input and overrides any control from the port I/O logic. See Chapter 10 Analog-to-Digital Converter (ADC).

## 11.3.2 Data Direction Register B (DDRB)

Data direction register B determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer.



Figure 11-8. Data Direction Register B (DDRB)

### DDRB[7:0] — Data Direction Register B Bits

These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs.

1 = Corresponding port B pin configured as output

0 = Corresponding port B pin configured as input

NOTE

Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. Figure 11-9 shows the port B I/O logic.





Figure 11-11. Data Direction Register D (DDRD)

#### DDRD[7:0] — Data Direction Register D Bits

These read/write bits control port D data direction. Reset clears DDRD[7:0], configuring all port D pins as inputs.

1 = Corresponding port D pin configured as output

0 = Corresponding port D pin configured as input

NOTE

Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1. Figure 11-12 shows the port D I/O logic.



Figure 11-12. Port D I/O Circuit

When DDRDx is a logic 1, reading address \$0003 reads the PTDx data latch. When DDRDx is a logic 0, reading address \$0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. Table 11-4 summarizes the operation of the port D pins.

Table 11-4. Port D Pin Functions

|   |                  | I/O Pin Mode               | Accesses to DDRD | Accesses to PTD |                         |  |  |
|---|------------------|----------------------------|------------------|-----------------|-------------------------|--|--|
|   | FIDDI            |                            | Read/Write       | Read            | Write                   |  |  |
| 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRD[7:0]        | Pin             | PTD[7:0] <sup>(3)</sup> |  |  |
| 1 | Х                | Output                     | DDRD[7:0]        | PTD[7:0]        | PTD[7:0]                |  |  |

1. X = don't care.

2. Hi-Z = high impedance.

3. Writing affects data register, but does not affect the input.



**Mechanical Specifications** 

# 18.7 32-Pin Low-Profile Quad Flat Pack (LQFP)





R

Х

Q

0.250 (0.010)

GAUGE PLANE

8x M

w

DETAIL AD

сĒ

н



Ρ

.

NOTES:

4.

5.

6.

7

8.

0.520 (0.020).

SECTION AE-AE

| -ROM DEPICTION. |        |        |           |       |  |  |  |  |  |
|-----------------|--------|--------|-----------|-------|--|--|--|--|--|
|                 | MILLIN | IETERS | INC       | HES   |  |  |  |  |  |
| DIM             | MIN    | MAX    | MIN       | MAX   |  |  |  |  |  |
| Α               | 7.000  | BSC    | 0.276     | BSC   |  |  |  |  |  |
| A1              | 3.500  | ) BSC  | 0.138     | BSC   |  |  |  |  |  |
| В               | 7.000  | ) BSC  | 0.276     | BSC   |  |  |  |  |  |
| B1              | 3.500  | BSC    | 0.138     | BSC   |  |  |  |  |  |
| С               | 1.400  | 1.600  | 0.055     | 0.063 |  |  |  |  |  |
| D               | 0.300  | 0.450  | 0.012     | 0.018 |  |  |  |  |  |
| E               | 1.350  | 1.450  | 0.053     | 0.057 |  |  |  |  |  |
| F               | 0.300  | 0.400  | 0.012     | 0.016 |  |  |  |  |  |
| G               | 0.800  | BSC    | 0.031     | BSC   |  |  |  |  |  |
| Н               | 0.050  | 0.150  | 0.002     | 0.006 |  |  |  |  |  |
| J               | 0.090  | 0.200  | 0.004     | 0.008 |  |  |  |  |  |
| K               | 0.500  | 0.700  | 0.020     | 0.028 |  |  |  |  |  |
| М               | 12°    | REF    | 12° REF   |       |  |  |  |  |  |
| N               | 0.090  | 0.160  | 0.004     | 0.006 |  |  |  |  |  |
| Р               | 0.400  | BSC    | 0.016 BSC |       |  |  |  |  |  |
| Q               | 1°     | 5°     | 1°        | 5 °   |  |  |  |  |  |
| R               | 0.150  | 0.250  | 0.006     | 0.010 |  |  |  |  |  |
| S               | 9.000  | ) BSC  | 0.354     | BSC   |  |  |  |  |  |
| S1              | 4.500  | BSC    | 0.177     | BSC   |  |  |  |  |  |
| V               | 9.000  | BSC    | 0.354     | BSC   |  |  |  |  |  |
| V1              | 4.500  | BSC    | 0.177     | BSC   |  |  |  |  |  |
| W               | 0.200  | ) REF  | 0.008     | REF   |  |  |  |  |  |
| X               | 1.000  | ) REF  | 0.039     | REF   |  |  |  |  |  |

Figure 18-6. 32-Pin LQFP (Case #873A)

N N

AE

AE

**DETAIL Y** 

 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
 CONTROLLING DIMENSION: MILLIMETER.
 DATUM PLANE – AB– IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.

DATUMS –T–, –U–, AND –Z– TO BE DETERMINED AT DATUM PLANE –AB–.

DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -AC-.

DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS

0.250 (0.010) PER SIDE. DIMENSIONS A AND B

DO INCLUDÉ MOLD MISMATCH AND ARE

DETERMINED AT DATUM PLANE -AB-. DIMENSION D DOES NOT INCLUDE DAMBAR

NOT CAUSE THE D DIMENSION TO EXCEED

 MINIMUM SOLDER FLATE THICKNESS SHALL 0.0076 (0.0003).
 EXACT SHAPE OF EACH CORNER MAY VARY

PROTRUSION. DAMBAR PROTRUSION SHALL

MINIMUM SOLDER PLATE THICKNESS SHALL BE



# **B.4 Reserved Registers**

The following registers are reserved location on the MC68HC908KL8.

| Addr.           | Register Name   | _               | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 |
|-----------------|-----------------|-----------------|-------|---|---|---|---|---|---|-------|
| \$003C Reserved | Read:<br>Write: | R               | R     | R | R | R | R | R | R |       |
|                 | Reset:          |                 |       |   |   |   |   |   |   |       |
| \$003D Reserve  | Reserved        | Read:<br>Write: | R     | R | R | R | R | R | R | R     |
|                 |                 | Reset:          |       |   |   |   |   |   |   |       |
| \$003E          | Reserved        | Read:<br>Write: | R     | R | R | R | R | R | R | R     |
|                 |                 | Reset:          |       |   |   |   |   |   |   |       |

## Figure B-4. Reserved Registers

# **B.5 Reserved Vectors**

The following are reserved interrupt vectors on the MC68HC908KL8.

### Table B-2. Reserved Vectors

| Vector Priority | INT Flag | Address | Vector   |
|-----------------|----------|---------|----------|
|                 | IF15     | \$FFDE  | Reserved |
|                 |          | \$FFDF  | Reserved |

# B.6 MC68HC908KL8 Order Numbers

### Table B-3. MC68HC908KL8 Order Numbers

| MC Order Number | Operating<br>Temperature Range | Package     |
|-----------------|--------------------------------|-------------|
| MC68HC908KL8CP  | −40 °C to +85 °C               | 28-pin PDIP |
| MC68HC908KL8CDW | −40 °C to +85 °C               | 28-pin SOIC |
| MC68HC908KL8CSP | −40 °C to +85 °C               | 32-pin SDIP |



#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005. All rights reserved.



MC68HC908JL8 Rev. 3.1, 3/2005