Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | SCI | | Peripherals | LED, LVD, POR, PWM | | Number of I/O | 15 | | Program Memory Size | 8KB (8K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 13x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 20-DIP (0.300", 7.62mm) | | Supplier Device Package | 20-DIP | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mchc908jk8cpe | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong **List of Chapters** ## **Table of Contents** | 4.3.4 | Program Counter | 47 | |--------------------|---------------------------------------|----| | 4.3.5 | Condition Code Register | 48 | | 4.4 | Arithmetic/Logic Unit (ALU) | 49 | | 4.5 | Low-Power Modes | 49 | | 4.5.1 | Wait Mode | 49 | | 4.5.2 | Stop Mode | 49 | | 4.6 | CPU During Break Interrupts | 50 | | 4.7 | Instruction Set Summary | 50 | | 4.8 | Opcode Map | 50 | | | Chapter 5 | | | | System Integration Module (SIM) | | | 5.1 | Introduction | 61 | | 5.2 | SIM Bus Clock Control and Generation | 63 | | 5.2.1 | Bus Timing | | | 5.2.2 | Clock Start-Up from POR or LVI Reset | | | 5.2.3 | Clocks in Stop Mode and Wait Mode | | | 5.3 | Reset and System Initialization | | | 5.3.1 | External Pin Reset | | | 5.3.2 | Active Resets from Internal Sources | | | 5.3.2.1 | Power-On Reset | | | 5.3.2.2<br>5.3.2.3 | | | | 5.3.2.4 | | | | 5.3.2.4 | | | | 5.4 | SIM Counter. | | | 5.4.1 | SIM Counter During Power-On Reset | | | 5.4.2 | SIM Counter During Stop Mode Recovery | | | 5.4.3 | SIM Counter and Reset States | | | 5.5 | Exception Control. | | | 5.5.1 | Interrupts | | | 5.5.1.1 | Hardware Interrupts | 69 | | 5.5.1.2 | | | | | Interrupt Status Registers | | | 5.5.2.1 | Interrupt Status Register 1 | | | 5.5.2.2 | · · · · · · · · · · · · · · · · · · · | | | 5.5.2.3 | · · · · · · · · · · · · · · · · · · · | | | 5.5.3<br>5.5.4 | Reset | | | 5.5.5 | Status Flag Protection in Break Mode | | | 5.6 | Low-Power Modes | | | 5.6.1 | Wait Mode | | | 5.6.2 | Stop Mode | | | 5.7 | SIM Registers | | | 5.7.1 | Break Status Register (BSR) | | | 5.7.2 | Reset Status Register (RSR) | | | 5.7.3 | Break Flag Control Register (BFCR) | | | | | | MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1 **Configuration and Mask Option Registers (CONFIG & MOR)** Bits 6-0 — Should be left as logic 1's. ## NOTE When Crystal oscillator is selected, the OSC2/RCCLK/PTA6/KBI6 pin is used as OSC2; other functions such as PTA6/KBI6 will not be available. ## **Central Processor Unit (CPU)** ## **Table 4-1. Instruction Set Summary** | Source<br>Form | Operation | Description | Effect on CCR | | | | | | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|----|-----------|-----------|----|----------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------| | Form | | | ٧ | V H | | N | Z | С | Ad | o | ŏ | ે | | PULH | Pull H from Stack | SP ← (SP + 1); Pull (H) | - | _ | - | - | _ | - | INH | 8A | | 2 | | PULX | Pull X from Stack | $SP \leftarrow (SP + 1); Pull (X)$ | - | _ | - | - | - | - | INH | 88 | | 2 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP | Rotate Left through Carry | b7 b0 | <b>\$</b> | _ | _ | \$ | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP | Rotate Right through Carry | b7 b0 | <b>\$</b> | _ | _ | \$ | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36<br>46<br>56<br>66<br>76<br>9E66 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | RSP | Reset Stack Pointer | SP ← \$FF | - | _ | - | - | _ | - | INH | 9C | | 1 | | RTI | Return from Interrupt | $\begin{aligned} \text{SP} \leftarrow & (\text{SP}) + 1; \text{Pull} (\text{CCR}) \\ \text{SP} \leftarrow & (\text{SP}) + 1; \text{Pull} (\text{A}) \\ \text{SP} \leftarrow & (\text{SP}) + 1; \text{Pull} (\text{X}) \\ \text{SP} \leftarrow & (\text{SP}) + 1; \text{Pull} (\text{PCH}) \\ \text{SP} \leftarrow & (\text{SP}) + 1; \text{Pull} (\text{PCL}) \end{aligned}$ | \$ | \$ | \$ | \$ | \$ | \$ | INH | 80 | | 7 | | RTS | Return from Subroutine | $SP \leftarrow SP + 1; Pull (PCH)$ $SP \leftarrow SP + 1; Pull (PCL)$ | - | _ | _ | - | _ | - | INH | 81 | | 4 | | SBC #opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC opr,X<br>SBC ,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry | $A \leftarrow (A) - (M) - (C)$ | <b>\$</b> | _ | _ | <b>\$</b> | <b>\$</b> | \$ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SEC | Set Carry Bit | C ← 1 | - | _ | _ | - | - | 1 | INH | 99 | | 1 | | SEI | Set Interrupt Mask | I ← 1 | - | - | 1 | - | - | - | INH | 9B | | 2 | | STA opr<br>STA opr,<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP | Store A in M | M ← (A) | 0 | _ | _ | \$ | \$ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7 | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | STHX opr | Store H:X in M | (M:M + 1) ← (H:X) | 0 | _ | - | \$ | \$ | - | DIR | 35 | dd | 4 | | STOP | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator | - | _ | 0 | - | - | - | INH | 8E | | 1 | | | 1 | i . | | | 1 | 1 | | | 1 | 1 | 1 | | MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1 | | Bit Mani | pulation | Branch | | | Read-Mod | dify-Write | | | Con | itrol | Register/Memory | | | | | | | | |------------|----------------------|---------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | A | В | С | D | 9ED | E | 9EE | F | | 0 | 5<br>BRSET0<br>3 DIR | 4<br>BSET0<br>2 DIR | 3<br>BRA<br>2 REL | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | 4<br>NEG<br>2 IX1 | 5<br>NEG<br>3 SP1 | 3<br>NEG<br>1 IX | 7<br>RTI<br>1 INH | 3<br>BGE<br>2 REL | SUB<br>2 IMM | | SUB<br>3 EXT | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | SUB<br>1 IX | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | 5<br>CBEQ<br>3 DIR | 4<br>CBEQA<br>3 IMM | | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | 4<br>CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | 2<br>CMP<br>1 IX | | 2 | 5<br>BRSET1<br>3 DIR | BSET1<br>2 DIR | 3<br>BHI<br>2 REL | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | 3<br>BGT<br>2 REL | SBC<br>2 IMM | 3<br>SBC<br>2 DIR | SBC<br>3 EXT | SBC<br>3 IX2 | 5<br>SBC<br>4 SP2 | 3<br>SBC<br>2 IX1 | 4<br>SBC<br>3 SP1 | SBC<br>1 IX | | 3 | 5<br>BRCLR1<br>3 DIR | 4<br>BCLR1<br>2 DIR | | 4<br>COM<br>2 DIR | 1<br>COMA<br>1 INH | 1<br>COMX<br>1 INH | | 5<br>COM<br>3 SP1 | COM<br>1 IX | | 3<br>BLE<br>2 REL | | | | 4<br>CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | | 4<br>CPX<br>3 SP1 | CPX<br>1 IX | | 4 | 5<br>BRSET2<br>3 DIR | 4<br>BSET2<br>2 DIR | 3<br>BCC<br>2 REL | 4<br>LSR<br>2 DIR | 1<br>LSRA<br>1 INH | | | 5<br>LSR<br>3 SP1 | 3<br>LSR<br>1 IX | 2<br>TAP<br>1 INH | | 2<br>AND<br>2 IMM | | 4<br>AND<br>3 EXT | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | | 4<br>AND<br>3 SP1 | 2<br>AND<br>1 IX | | 5 | 5<br>BRCLR2<br>3 DIR | BCLR2<br>2 DIR | 3<br>BCS<br>2 REL | 4<br>STHX<br>2 DIR | 3<br>LDHX<br>3 IMM | 4<br>LDHX<br>2 DIR | 3<br>CPHX<br>3 IMM | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | 2<br>TSX<br>1 INH | BIT<br>2 IMM | 3<br>BIT<br>2 DIR | BIT<br>3 EXT | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | 3<br>BIT<br>2 IX1 | 4<br>BIT<br>3 SP1 | BIT<br>1 IX | | 6 | 5<br>BRSET3<br>3 DIR | 4<br>BSET3<br>2 DIR | | 4<br>ROR<br>2 DIR | 1<br>RORA<br>1 INH | 1<br>RORX<br>1 INH | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | 3<br>ROR<br>1 IX | 2<br>PULA<br>1 INH | | 2<br>LDA<br>2 IMM | | 4<br>LDA<br>3 EXT | 4<br>LDA<br>3 IX2 | 5<br>LDA<br>4 SP2 | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | 7 | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR | 3<br>BEQ<br>2 REL | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | 2<br>AIS<br>2 IMM | | 4<br>STA<br>3 EXT | 4<br>STA<br>3 IX2 | 5<br>STA<br>4 SP2 | 3<br>STA<br>2 IX1 | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX | | 8 | 5<br>BRSET4<br>3 DIR | | | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | | EOR<br>3 EXT | 4<br>EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | | 4<br>EOR<br>3 SP1 | EOR<br>1 IX | | 9 | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | 4<br>ROL<br>2 IX1 | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | 2<br>PSHX<br>1 INH | | 2<br>ADC<br>2 IMM | | 4<br>ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | 2<br>ADC<br>1 IX | | А | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | 3<br>BPL<br>2 REL | 4<br>DEC<br>2 DIR | 1<br>DECA<br>1 INH | 1<br>DECX<br>1 INH | 4<br>DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | 3<br>DEC<br>1 IX | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | 2<br>ORA<br>2 IMM | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | 4<br>ORA<br>3 IX2 | 5<br>ORA<br>4 SP2 | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | 2<br>ORA<br>1 IX | | В | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | 6<br>DBNZ<br>4 SP1 | DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | 3<br>ADD<br>2 DIR | 4<br>ADD<br>3 EXT | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | 3<br>ADD<br>2 IX1 | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX | | С | 5<br>BRSET6<br>3 DIR | BSET6<br>2 DIR | | 4<br>INC<br>2 DIR | 1<br>INCA<br>1 INH | | | 5<br>INC<br>3 SP1 | 3<br>INC<br>1 IX | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | | | | 3<br>JMP<br>2 IX1 | | JMP<br>1 IX | | D | 5<br>BRCLR6<br>3 DIR | 2 DIR | | 3<br>TST<br>2 DIR | 1<br>TSTA<br>1 INH | | 3<br>TST<br>2 IX1 | 4<br>TST<br>3 SP1 | 2<br>TST<br>1 IX | | 1<br>NOP<br>1 INH | 4<br>BSR<br>2 REL | | | 6<br>JSR<br>3 IX2 | | 5<br>JSR<br>2 IX1 | | JSR<br>1 IX | | E | 5<br>BRSET7<br>3 DIR | BSET7<br>2 DIR | | | 5<br>MOV<br>3 DD | 4<br>MOV<br>2 DIX+ | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | STOP<br>1 INH | * | 2<br>LDX<br>2 IMM | | | | 5<br>LDX<br>4 SP2 | | 4<br>LDX<br>3 SP1 | LDX<br>1 IX | | F | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM | 3<br>STX<br>2 DIR | STX<br>3 EXT | 4<br>STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | STX<br>1 IX | | MM<br>DIR | Inherent<br>Immediate<br>Direct | IX<br>IX1 | Relative<br>Indexed, No Offset<br>Indexed, 8-Bit Offset | |-----------|---------------------------------|-----------|---------------------------------------------------------| | -XT | Extended | IX2 | Indexed, 16-Bit Offse | | DD | Direct-Direct | IMD | Immediate-Direct | IX+D Indexed-Direct DIX+ Direct-Indexed \*Pre-byte for stack pointer indexed instructions | | MSB<br>LSB | 0 | |-------|------------|-------------| | cimal | 0 | 5<br>BRSET0 | High Byte of Opcode in Hexadecimal 5 Cycles BRSET0 Opcode Mnemonic 3 DIR Number of Bytes / Addressing Mode SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment # **Chapter 5 System Integration Module (SIM)** ## 5.1 Introduction This section describes the system integration module (SIM), which supports up to 24 external and/or internal interrupts. Together with the CPU, the SIM controls all MCU activities. A block diagram of the SIM is shown in Figure 5-1. Figure 5-2 is a summary of the SIM I/O registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for: - Bus clock generation and control for CPU and peripherals - Stop/wait/reset/break entry and recovery - Internal clock control - Master reset control, including power-on reset (POR) and COP timeout - Interrupt control: - Acknowledge timing - Arbitration control timing - Vector address generation - CPU enable/disable timing - Modular architecture expandable to 128 interrupt sources Table 5-1 shows the internal signal names used in this section. **Table 5-1. Signal Name Conventions** | Signal Name | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | ICLK | Internal oscillator clock | | OSCOUT | The XTAL or RC frequency divided by two. This signal is again divided by two in the SIM to generate the internal bus clocks. (Bus clock = OSCOUT $\div$ 2) | | IAB | Internal address bus | | IDB | Internal data bus | | PORRST | Signal from the power-on reset module to the SIM | | IRST | Internal reset signal | | R/W | Read/write signal | #### **System Integration Module (SIM)** Figure 5-7. POR Recovery ### 5.3.2.2 Computer Operating Properly (COP) Reset An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the reset status register (RSR). The SIM actively pulls down the RST pin for all internal reset sources. To prevent a COP module time-out, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12 through 5 of the SIM counter. The SIM counter output, which occurs at least every $(2^{12} - 2^4)$ ICLK cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first time-out. The COP module is disabled if the $\overline{RST}$ pin or the $\overline{IRQ}$ pin is held at $V_{TST}$ while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the $\overline{RST}$ or the $\overline{IRQ}$ pin. This prevents the COP from becoming disabled as a result of external noise. During a break state, $V_{TST}$ on the $\overline{RST}$ pin disables the COP module. #### 5.3.2.3 Illegal Opcode Reset The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the reset status register (RSR) and causes a reset. If the stop enable bit, STOP, in the mask option register is logic zero, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the RST pin for all internal reset sources. ## 5.3.2.4 Illegal Address Reset An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the reset status register (RSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources. #### 5.3.2.5 Low-Voltage Inhibit (LVI) Reset The low-voltage inhibit module (LVI) asserts its output to the SIM when the $V_{DD}$ voltage falls to the LVI trip voltage $V_{TRIP}$ . The LVI bit in the reset status register (RSR) is set, and the external reset pin (RST) is MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1 #### Monitor ROM (MON) The data transmit and receive rate can be anywhere from 4800 baud to 28.8 k-baud. Transmit and receive baud rates must be identical. ## 7.3.4 Echoing As shown in Figure 7-5, the monitor ROM immediately echoes each received byte back to the PTB0 pin for error checking. Figure 7-5. Read Transaction Any result of a command appears after the echo of the last byte of the command. ## 7.3.5 Break Signal A start bit followed by nine low bits is a break signal. (See **Figure 7-6**.) When the monitor receives a break signal, it drives the PTB0 pin high for the duration of two bits before echoing the break signal. Figure 7-6. Break Transaction #### 7.3.6 Commands The monitor ROM uses the following commands: - READ (read memory) - WRITE (write memory) - IREAD (indexed read) - IWRITE (indexed write) - READSP (read stack pointer) - RUN (run user program) #### **Monitor ROM (MON)** Figure 7-7. Monitor Mode Entry Timing Upon power-on reset, if the received bytes of the security code do not match the data at locations \$FFF6-\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading a FLASH location returns an invalid value and trying to execute code from FLASH causes an illegal address reset. After receiving the eight security bytes from the host, the MCU transmits a break character, signifying that it is ready to receive a command. #### NOTE The MCU does not transmit a break character until after the host sends the eight security bytes. To determine whether the security code entered is correct, check to see if bit 6 of RAM address \$60 is set. If it is, then the correct security code has been entered and FLASH can be accessed. If the security sequence fails, the device should be reset by a power-on reset and brought up in monitor mode to attempt another entry. After failing the security sequence, the FLASH module can also be mass erased by executing an erase routine that was downloaded into internal RAM. The mass erase operation clears the security code locations so that all eight security bytes become \$FF (blank). #### 7.5 ROM-Resident Routines Eight routines stored in the monitor ROM area (thus ROM-resident) are provided for FLASH memory manipulation. Six of the eight routines are intended to simplify FLASH program, erase, and load operations. The other two routines are intended to simplify the use of the FLASH memory as EEPROM. Table 7-10 shows a summary of the ROM-resident routines. | Routine Name | Routine Description | Call Address | Stack Used <sup>(1)</sup><br>(bytes) | |----------------------------------------------------------|---------------------------------------------------------------------------------------|--------------|--------------------------------------| | PRGRNGE | Program a range of locations | \$FC06 | 15 | | ERARNGE | Erase a page or the entire array | \$FCBE | 9 | | LDRNGE Loads data from a range of locations | | \$FF30 | 9 | | MON_PRGRNGE Program a range of locations in monitor mode | | \$FF28 | 17 | | MON_ERARNGE Erase a page or the entire array in r mode | | \$FF2C | 11 | | MON_LDRNGE | Loads data from a range of locations in monitor mode | \$FF24 | 11 | | EE_WRITE | EE_WRITE Emulated EEPROM write. Data size ranges from 2 to 15 bytes at a time. \$FD3F | | 24 | | EE_READ | Emulated EEPROM read. Data size ranges from 2 to 15 bytes at a time. | \$FDD0 | 16 | **Table 7-10. Summary of ROM-Resident Routines** The routines are designed to be called as stand-alone subroutines in the user program or monitor mode. The parameters that are passed to a routine are in the form of a contiguous data block, stored in RAM. The index register (H:X) is loaded with the address of the first byte of the data block (acting as a pointer), and the subroutine is called (JSR). Using the start address as a pointer, multiple data blocks can be used, any area of RAM be used. A data block has the control and data bytes in a defined order, as shown in Figure 7-8. During the software execution, it does not consume any dedicated RAM location, the run-time heap will extend the system stack, all other RAM location will not be affected. Figure 7-8. Data Block Format for ROM-Resident Routines MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1 <sup>1.</sup> The listed stack size excludes the 2 bytes used by the calling instruction, JSR. #### **Timer Interface Module (TIM)** to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIM to set the pin if the state of the PWM pulse is logic 0. The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is \$000. See 8.9.1 TIM Status and Control Register. Figure 8-3. PWM Period and Pulse Width The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%. ### 8.4.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in 8.4.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1 **Serial Communications Interface (SCI)** ## 9.8.2 SCI Control Register 2 SCI control register 2: - Enables the following CPU interrupt requests: - Enables the SCTE bit to generate transmitter CPU interrupt requests - Enables the TC bit to generate transmitter CPU interrupt requests - Enables the SCRF bit to generate receiver CPU interrupt requests - Enables the IDLE bit to generate receiver CPU interrupt requests - Enables the transmitter - Enables the receiver - Enables SCI wakeup - Transmits SCI break characters Figure 9-10. SCI Control Register 2 (SCC2) ### SCTIE — SCI Transmit Interrupt Enable Bit This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Reset clears the SCTIE bit. - 1 = SCTE enabled to generate CPU interrupt - 0 = SCTE not enabled to generate CPU interrupt ## TCIE — Transmission Complete Interrupt Enable Bit This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit. - 1 = TC enabled to generate CPU interrupt requests - 0 = TC not enabled to generate CPU interrupt requests #### SCRIE — SCI Receive Interrupt Enable Bit This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests. Reset clears the SCRIE bit. - 1 = SCRF enabled to generate CPU interrupt - 0 = SCRF not enabled to generate CPU interrupt #### ILIE — Idle Line Interrupt Enable Bit This read/write bit enables the IDLE bit to generate SCI receiver CPU interrupt requests. Reset clears the ILIE bit. - 1 = IDLE enabled to generate CPU interrupt requests - 0 = IDLE not enabled to generate CPU interrupt requests **Serial Communications Interface (SCI)** ## 9.8.3 SCI Control Register 3 SCI control register 3: - Stores the ninth SCI data bit received and the ninth SCI data bit to be transmitted - Enables these interrupts: - Receiver overrun interrupts - Noise error interrupts - Framing error interrupts - Parity error interrupts Figure 9-11. SCI Control Register 3 (SCC3) #### R8 — Received Bit 8 When the SCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the SCDR receives the other 8 bits. When the SCI is receiving 8-bit characters, R8 is a copy of the eighth bit (bit 7). Reset has no effect on the R8 bit. #### T8 — Transmitted Bit 8 When the SCI is transmitting 9-bit characters, T8 is the read/write ninth bit (bit 8) of the transmitted character. T8 is loaded into the transmit shift register at the same time that the SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit. #### DMARE — DMA Receive Enable Bit #### **CAUTION** The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance. - 1 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled) - 0 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled) #### **DMATE** — **DMA** Transfer Enable Bit #### **CAUTION** The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance. - 1 = SCTE DMA service requests enabled; SCTE CPU interrupt requests disabled - 0 = SCTE DMA service requests disabled; SCTE CPU interrupt requests enabled #### ORIE — Receiver Overrun Interrupt Enable Bit This read/write bit enables SCI error CPU interrupt requests generated by the receiver overrun bit, OR. - 1 = SCI error CPU interrupt requests from OR bit enabled - 0 = SCI error CPU interrupt requests from OR bit disabled #### MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1 #### Input/Output (I/O) Ports Figure 11-3. Data Direction Register A (DDRA) ## DDRA[7:0] — Data Direction Register A Bits These read/write bits control port A data direction. Reset clears DDRA[7:0], configuring all port A pins as inputs. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input #### NOTE Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1. Figure 11-4 shows the port A I/O logic. Figure 11-4. Port A I/O Circuit When DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. Table 11-2 summarizes the operation of the port A pins. | PTAPUE | DDRA Bit | PTA Bit | I/O Pin Mode | Accesses to DDRA | Access | es to PTA | |--------|----------|------------------|---------------------------------------|------------------|----------|-------------------------| | Bit | DDNA DIL | FIADIL | I/O FIII Mode | Read/Write | Read | Write | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRA[7:0] | Pin | PTA[7:0] <sup>(3)</sup> | | 0 | 0 | Х | Input, Hi-Z <sup>(4)</sup> | DDRA[7:0] | Pin | PTA[7:0] <sup>(3)</sup> | | Х | 1 | Х | Output | DDRA[7:0] | PTA[7:0] | PTA[7:0] | Table 11-2. Port A Pin Functions - 1. X = Don't care. - 2. Pin pulled to $V_{\mbox{\scriptsize DD}}$ by internal pull-up. - 3. Writing affects data register, but does not affect input. 4. Hi-Z = High impedance. #### MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1 ## 11.2.3 Port A Input Pull-Up Enable Registers The port A input pull-up enable registers contain a software configurable pull-up device for each of the eight port A pins. Each bit is individually configurable and requires the corresponding data direction register, DDRAx be configured as input. Each pull-up device is automatically disabled when its corresponding DDRAx bit is configured as output. Figure 11-5. Port A Input Pull-up Enable Register (PTAPUE) Figure 11-6. PTA7 Input Pull-up Enable Register (PTA7PUE) #### PTA6EN — Enable PTA6 on OSC2 This read/write bit configures the OSC2 pin function when RC oscillator option is selected. This bit has no effect for XTAL oscillator option. - 1 = OSC2 pin configured for PTA6 I/O, and has all the interrupt and pull-up functions - 0 = OSC2 pin outputs the RC oscillator clock (RCCLK) #### PTAPUE[7:0] — Port A Input Pull-up Enable Bits These read/write bits are software programmable to enable pull-up devices on port A pins. - 1 = Corresponding port A pin configured to have internal pull-up if its DDRA bit is set to 0 - 0 = Pull-up device is disconnected on the corresponding port A pin regardless of the state of its DDRA bit Figure 11-11. Data Direction Register D (DDRD) #### DDRD[7:0] — Data Direction Register D Bits These read/write bits control port D data direction. Reset clears DDRD[7:0], configuring all port D pins as inputs. - 1 = Corresponding port D pin configured as output - 0 = Corresponding port D pin configured as input #### NOTE Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1. Figure 11-12 shows the port D I/O logic. Figure 11-12. Port D I/O Circuit When DDRDx is a logic 1, reading address \$0003 reads the PTDx data latch. When DDRDx is a logic 0, reading address \$0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. Table 11-4 summarizes the operation of the port D pins. Table 11-4. Port D Pin Functions | DDRD Bit | PTD Bit | I/O Pin Mode | Accesses to DDRD | Access | es to PTD | |----------|------------------|----------------------------|------------------|----------|-------------------------| | DUND BIL | PIDBIL | I/O PIII Mode | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRD[7:0] | Pin | PTD[7:0] <sup>(3)</sup> | | 1 | Х | Output | DDRD[7:0] | PTD[7:0] | PTD[7:0] | - 1. X = don't care. - 2. Hi-Z = high impedance. - 3. Writing affects data register, but does not affect the input. MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1 # **Chapter 14 Computer Operating Properly (COP)** ## 14.1 Introduction The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the CONFIG1 register. ## 14.2 Functional Description Figure 14-1 shows the structure of the COP module. NOTE: See SIM section for more details. Figure 14-1. COP Block Diagram #### **Electrical Specifications** Figure 17-5. Internal Oscillator Frequency ## 17.11 Typical Supply Currents Figure 17-6. Typical Operating $I_{DD}$ (XTAL osc), with All Modules Turned On (25 $^{\circ}$ C) Figure 17-7. Typical Wait Mode $I_{DD}$ (XTAL osc), with All Modules Turned Off (25 $^{\circ}$ C) | \$0000 | I/O REGISTERS | |-----------------------|--------------------------------------------| | ↓<br>\$003F | 64 BYTES | | \$0040 | RESERVED | | ↓<br>\$005F | 32 BYTES | | \$0060 | RAM | | ↓<br>\$015F | 256 BYTES | | \$0160 | UNIMPLEMENTED | | ↓<br>\$DBFF | 55,968 BYTES | | \$DC00 | ROM | | ↓<br>\$FBFF | 8,192 BYTES | | \$FC00 | UNIMPLEMENTED | | ↓<br>\$FDFF | 512 BYTES | | \$FE00 | BREAK STATUS REGISTER (BSR) | | \$FE01 | RESET STATUS REGISTER (RSR) | | \$FE02 | RESERVED | | \$FE03 | BREAK FLAG CONTROL REGISTER (BFCR) | | \$FE04 | INTERRUPT STATUS REGISTER 1 (INT1) | | \$FE05 | INTERRUPT STATUS REGISTER 2 (INT2) | | \$FE06 | INTERRUPT STATUS REGISTER 3 (INT3) | | \$FE07 | RESERVED | | \$FE08 | RESERVED | | \$FE09<br>↓<br>\$FF0B | RESERVED | | \$FE0C | BREAK ADDRESS HIGH REGISTER (BRKH) | | \$FE0D | BREAK ADDRESS LOW REGISTER (BRKL) | | \$FE0E | BREAK STATUS AND CONTROL REGISTER (BRKSCR) | | \$FE0F | RESERVED | | \$FE10<br>↓ | MONITOR ROM | | \$FFCE | 447 BYTES | | \$FFCF | RESERVED | | \$FFD0 | MASK OPTION REGISTER (MOR) — READ ONLY | | \$FFD1 | RESERVED | | ↓<br>\$FFDB | 11 BYTES | | \$FFDC | USER ROM VECTORS | | ↓<br>\$FFFF | 36 BYTES | | | | Figure A-2. MC68HC08JL8 Memory Map MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1 # Appendix B MC68HC908KL8 ## **B.1 Introduction** This appendix introduces the MC68HC908KL8, an ADC-less device of the MC68HC908JL8. The entire data book applies to this device, with exceptions outlined in this appendix. Table B-1. Summary of MC68HC908KL8 and MC68HC908JL8 Differences | | MC68HC908KL8 | MC68HC908JL8 | | |---------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--| | Analog-to-Digital Converter (ADC) | _ | 13-channel, 8-bit. | | | Registers at:<br>\$003C, \$003E, and \$003E | Not used;<br>locations are reserved. | ADC registers. | | | Interrupt Vector at:<br>\$FFDE and \$FFDF | Not used. | ADC interrupt vector. | | | Available Packages | —<br>28-pin PDIP<br>28-pin SOIC<br>32-pin SDIP<br>— | 20-pin PDIP (MC68HC908JK8)<br>20-pin SOIC (MC68HC908JK8)<br>28-pin PDIP<br>28-pin SOIC<br>32-pin SDIP<br>32-pin LQFP | | # **B.2 MCU Block Diagram** Figure B-1 shows the block diagram of the MC68HC908KL8. # **B.3 Pin Assignments** Figure B-2 and Figure B-3 show the pin assignments for the MC68HC908KL8.