

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 40 MIPs                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                             |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                         |
| Number of I/O              | 21                                                                            |
| Program Memory Size        | 12KB (4K x 24)                                                                |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | -                                                                             |
| RAM Size                   | 1K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                     |
| Data Converters            | A/D 10x10b/12b                                                                |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                                |
| Supplier Device Package    | 28-SSOP                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24hj12gp202-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Pin Diagrams (Continued)**



### 2.0 GUIDELINES FOR GETTING STARTED WITH 16-BIT MICROCONTROLLERS

- Note 1: This data sheet summarizes the features of the PIC24HJ12GP201/202 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip website (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

### 2.1 Basic Connection Requirements

Getting started with the PIC24HJ12GP201/202 family of 16-bit microcontrollers requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected:

All VDD and Vss pins

(see Section 2.2 "Decoupling Capacitors")

- All AVDD and AVSS pins (even if ADC module is not used)
- (see Section 2.2 "Decoupling Capacitors")
   VCAP
- (see Section 2.3 "CPU Logic Filter Capacitor Connection (VCAP)")
- MCLR pin (see Section 2.4 "Master Clear (MCLR) Pin")
- PGECx/PGEDx pins used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes (see Section 2.5 "ICSP Pins")
- OSC1 and OSC2 pins when external oscillator source is used

(see Section 2.6 "External Oscillator Pins")

Additionally, the following pins may be required:

• VREF+/VREF- pins used when external voltage reference for ADC module is implemented

| Note: | The   | AVDD    | and   | AVss    | pins | mu  | st be |
|-------|-------|---------|-------|---------|------|-----|-------|
|       | conn  | ected   | indep | endent  | of   | the | ADC   |
|       | volta | ge refe | rence | source. |      |     |       |

## 2.2 Decoupling Capacitors

The use of decoupling capacitors on every pair of power supply pins, such as VDD, VSS, AVDD, and AVSS is required.

Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: Recommendation of 0.1  $\mu$ F (100 nF), 10-20V. This capacitor should be a low-ESR and have a resonance frequency in the range of 20 MHz and higher. It is recommended that ceramic capacitors be used.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the microcontroller. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within one-quarter inch (6 mm) in length.
- Handling high frequency noise: If the board is experiencing high frequency noise, upward of tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01  $\mu$ F to 0.001  $\mu$ F. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1  $\mu$ F in parallel with 0.001  $\mu$ F.
- **Maximizing performance:** On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the microcontroller pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum thereby reducing PCB track inductance.

#### TABLE 4-16: PORTA REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-----------|------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|--------|--------|--------|--------|--------|---------------|
| TRISA     | 02C0 | —      | —      | —      | —      | —      | —      | —     | —     | —     | _     | _     | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 001F          |
| PORTA     | 02C2 | _      | —      | _      | —      | —      | —      | —     | —     | —     | _     | _     | RA4    | RA3    | RA2    | RA1    | RA0    | xxxx          |
| LATA      | 02C4 | _      | _      | _      | _      | _      | _      | _     | _     | _     | -     | _     | LATA4  | LATA3  | LATA2  | LATA1  | LATA0  | xxxx          |
| ODCA      | 02C6 | _      | _      | —      | -      | -      | -      | _     |       | -     | —     | -     | ODCA4  | ODCA3  | ODCA2  | ODCA1  | ODCA0  | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-17: PORTB REGISTER MAP FOR PIC24HJ12GP202

| File Name | Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-----------|------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISB     | 02C8 | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF          |
| PORTB     | 02CA | RB15    | RB14    | RB13    | RB12    | RB11    | RB10    | RB9    | RB8    | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | xxxx          |
| LATB      | 02CC | LATB15  | LATB14  | LATB13  | LATB12  | LATB11  | LATB10  | LATB9  | LATB8  | LATB7  | LATB6  | LATB5  | LATB4  | LATB3  | LATB2  | LATB1  | LATB0  | xxxx          |
| ODCB      | 02CE | ODCB15  | ODCB14  | ODCB13  | ODCB12  | ODCB11  | ODCB10  | ODCB9  | ODCB8  | ODCB7  | ODCB6  | ODCB5  | ODCB4  | ODCB3  | ODCB2  | ODCB1  | ODCB0  | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-18: PORTB REGISTER MAP FOR PIC24HJ12GP201

| File Name | Addr | Bit 15  | Bit 14  | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3 | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|-----------|------|---------|---------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|-------|-------|--------|--------|---------------|
| TRISB     | 02C8 | TRISB15 | TRISB14 |        |        |        | —      | TRISB9 | TRISB8 | TRISB7 |       | _     | TRISB4 | —     | —     | TRISB1 | TRISB0 | C393          |
| PORTB     | 02CA | RB15    | RB14    | _      |        |        | —      | RB9    | RB8    | RB7    |       | _     | RB4    | —     | —     | RB1    | RB0    | xxxx          |
| LATB      | 02CC | LATB15  | LATB14  | -      | -      | -      | _      | LATB9  | LATB8  | LATB7  | _     | _     | LATB4  | _     | _     | LATB1  | LATB0  | xxxx          |
| ODCB      | 02CE | ODCB15  | ODCB14  | _      | _      | _      | _      | ODCB9  | ODCB8  | ODCB7  | _     | _     | ODCB4  | _     | _     | ODCB1  | ODCB0  | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

NOTES:

### 9.2.2 IDLE MODE

The following occur in Idle mode:

- The CPU stops executing instructions
- The WDT is automatically cleared
- The system clock source remains active. By default, all peripheral modules continue to operate normally from the system clock source, but can also be selectively disabled (see Section 9.4 "Peripheral Module Disable").
- If the WDT or FSCM is enabled, the LPRC also remains active.

The device will wake from Idle mode on any of these events:

- Any interrupt that is individually enabled
- · Any device Reset
- A WDT time-out

On wake-up from Idle mode, the clock is reapplied to the CPU and instruction execution will begin (2-4 clock cycles later), starting with the instruction following the PWRSAV instruction, or the first instruction in the ISR.

#### 9.2.3 INTERRUPTS COINCIDENT WITH POWER SAVE INSTRUCTIONS

Any interrupt that coincides with the execution of a PWRSAV instruction is held off until entry into Sleep or Idle mode has completed. The device then wakes up from Sleep or Idle mode.

### 9.3 Doze Mode

The preferred strategies for reducing power consumption are changing clock speed and invoking one of the power-saving modes. In some circumstances, this may not be practical. For example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. Reducing system clock speed can introduce communication errors, while using a power-saving mode can stop communications completely.

Doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. In this mode, the system clock continues to operate from the same source and at the same speed. Peripheral modules continue to be clocked at the same speed, while the CPU clock speed is reduced. Synchronization between the two clock domains is maintained, allowing the peripherals to access the SFRs while the CPU executes code at a slower rate. Doze mode is enabled by setting the DOZEN bit (CLKDIV<11>). The ratio between peripheral and core clock speed is determined by the DOZE<2:0> bits (CLKDIV<14:12>). There are eight possible configurations, from 1:1 to 1:128, with 1:1 being the default setting.

Programs can use Doze mode to selectively reduce power consumption in event-driven applications. This allows clock-sensitive functions, such as synchronous communications, to continue without interruption while the CPU idles, waiting for something to invoke an interrupt routine. An automatic return to full-speed CPU operation on interrupts can be enabled by setting the ROI bit (CLKDIV<15>). By default, interrupt events have no effect on Doze mode operation.

For example, suppose the device is operating at 20 MIPS and the UART module has been configured for 500 kbps based on this device operating speed. If the device is placed in Doze mode with a clock frequency ratio of 1:4, the UART module continues to communicate at the required bit rate of 500 kbps, but the CPU now starts executing instructions at a frequency of 5 MIPS.

### 9.4 Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers will have no effect and read values will be invalid.

A peripheral module is enabled only if both the associated bit in the PMD register is cleared and the peripheral is supported by the specific PIC24H variant. If the peripheral is present in the device, it is enabled in the PMD register by default.

**Note:** If a PMD bit is set, the corresponding module is disabled after a delay of one instruction cycle. Similarly, if a PMD bit is cleared, the corresponding module is enabled after a delay of one instruction cycle (assuming the module control registers are already configured to enable module operation).

| Function | RPnR<4:0> | Output Name                          |
|----------|-----------|--------------------------------------|
| NULL     | 00000     | RPn tied to default port pin         |
| U1TX     | 00011     | RPn tied to UART1 Transmit           |
| U1RTS    | 00100     | RPn tied to UART1 Ready To Send      |
| SDO1     | 00111     | RPn tied to SPI1 Data Output         |
| SCK1OUT  | 01000     | RPn tied to SPI1 Clock Output        |
| SS1OUT   | 01001     | RPn tied to SPI1 Slave Select Output |
| OC1      | 10010     | RPn tied to Output Compare 1         |
| OC2      | 10011     | RPn tied to Output Compare 2         |

TABLE 10-2: OUTPUT SELECTION FOR REMAPPABLE PIN (RPn)

# 10.4.3 CONTROLLING CONFIGURATION CHANGES

Because peripheral remapping can be changed during run time, some restrictions on peripheral remapping are needed to prevent accidental configuration changes. PIC24H devices include three features to prevent alterations to the peripheral map:

- Control register lock sequence
- Continuous state monitoring
- Configuration bit pin select lock

#### 10.4.3.1 Control Register Lock

Under normal operation, writes to the RPINRx and RPORx registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the IOLOCK bit (OSCCON<6>). Setting IOLOCK prevents writes to the control registers; clearing IOLOCK allows writes.

To set or clear IOLOCK, a specific command sequence must be executed:

- 1. Write 0x46 to OSCCON<7:0>.
- 2. Write 0x57 to OSCCON<7:0>.
- 3. Clear (or set) IOLOCK as a single operation.

| Note: | MPLAB <sup>®</sup> C30 provides built-in C language functions for unlocking the OSCCON register: |
|-------|--------------------------------------------------------------------------------------------------|
|       | builtin_write_OSCCONL(value)<br>builtin_write_OSCCONH(value)<br>See MPLAB IDF Help for more      |
|       | information.                                                                                     |

Unlike the similar sequence with the oscillator's LOCK bit, IOLOCK remains in one state until changed. This allows all of the peripheral pin selects to be configured with a single unlock sequence followed by an update to all control registers, then locked with a second lock sequence.

#### 10.4.3.2 Continuous State Monitoring

In addition to being protected from direct writes, the contents of the RPINRx and RPORx registers are constantly monitored in hardware by shadow registers. If an unexpected change in any of the registers occurs (such as cell disturbances caused by ESD or other external events), a configuration mismatch Reset will be triggered.

#### 10.4.3.3 Configuration Bit Pin Select Lock

As an additional level of safety, the device can be configured to prevent more than one write session to the RPINRx and RPORx registers. The IOL1WAY (FOSC<5>) configuration bit blocks the IOLOCK bit from being cleared after it has been set once. If IOLOCK remains set, the register unlock procedure will not execute, and the peripheral pin select control registers cannot be written to. The only way to clear the bit and re-enable peripheral remapping is to perform a device Reset.

In the default (unprogrammed) state, IOL1WAY is set, restricting users to one write session. Programming IOL1WAY allows user applications unlimited access (with the proper use of the unlock sequence) to the peripheral pin select registers.

#### **10.5** Peripheral Pin Select Registers

The PIC24HJ12GP201/202 devices implement 17 registers for remappable peripheral configuration:

- Input Remappable Peripheral Registers (9)
- Output Remappable Peripheral Registers (8)

Note: Input and Output Register values can only be changed if OSCCON<IOLOCK> = 0. See Section 10.4.3.1 "Control Register Lock" for a specific command sequence.

| U-0                                         | U-0                                                                                                                                                                  | U-0                                                                                                                                                                                                                                                                                           | R/W-1                                                   | R/W-1            | R/W-1           | R/W-1             | R/W-1 |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------|-----------------|-------------------|-------|
|                                             | _                                                                                                                                                                    |                                                                                                                                                                                                                                                                                               |                                                         |                  | T3CKR<4:0       | >                 |       |
| bit 15                                      | ·                                                                                                                                                                    |                                                                                                                                                                                                                                                                                               |                                                         |                  |                 |                   | bit 8 |
|                                             |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                               |                                                         |                  |                 |                   |       |
| U-0                                         | U-0                                                                                                                                                                  | U-0                                                                                                                                                                                                                                                                                           | R/W-1                                                   | R/W-1            | R/W-1           | R/W-1             | R/W-1 |
|                                             |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                               |                                                         |                  | T2CKR<4:0       | >                 |       |
| bit 7                                       |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                               |                                                         |                  |                 |                   | bit 0 |
|                                             |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                               |                                                         |                  |                 |                   |       |
| Legend:                                     |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                               |                                                         |                  |                 |                   |       |
| R = Readable                                | bit                                                                                                                                                                  | W = Writable                                                                                                                                                                                                                                                                                  | bit                                                     | U = Unimpler     | mented bit, rea | ıd as '0'         |       |
| -n = Value at F                             | POR                                                                                                                                                                  | '1' = Bit is set                                                                                                                                                                                                                                                                              |                                                         | '0' = Bit is cle | ared            | x = Bit is unki   | nown  |
| bit 15-13<br>bit 12-8<br>bit 7-5<br>bit 4-0 | Unimplemen<br>T3CKR<4:0><br>11111 = Inpu<br>01111 = Inpu<br>00001 = Inpu<br>Unimplemen<br>T2CKR<4:0><br>11111 = Inpu<br>01111 = Inpu<br>00001 = Inpu<br>01111 = Inpu | ated: Read as '<br>Assign Timer<br>at tied to Vss<br>at tied to RP15<br>at tied to RP1<br>at tied to RP1<br>at tied to RP0<br>at tied to RP0<br>at tied to Vss<br>at tied to RP15<br>at tied to RP1<br>at tied to RP1 | <sup>0'</sup><br>3 External Clo<br>0'<br>2 External Clo | ock (T3CK) to t  | he Correspond   | ding RPn pin bits | 5     |

#### REGISTER 10-3: RPINR3: PERIPHERAL PIN SELECT INPUT REGISTER 3

| U-0           | U-0                  | U-0              | R/W-1          | R/W-1            | R/W-1           | R/W-1           | R/W-1 |
|---------------|----------------------|------------------|----------------|------------------|-----------------|-----------------|-------|
| —             | —                    | —                |                |                  | IC8R<4:0>       |                 |       |
| bit 15        |                      |                  |                |                  |                 |                 | bit 8 |
|               |                      |                  |                |                  |                 |                 |       |
| U-0           | U-0                  | U-0              | R/W-1          | R/W-1            | R/W-1           | R/W-1           | R/W-1 |
|               | _                    |                  |                |                  | IC7R<4:0>       |                 |       |
| bit 7         |                      |                  |                |                  |                 |                 | bit 0 |
|               |                      |                  |                |                  |                 |                 |       |
| Legend:       |                      |                  |                |                  |                 |                 |       |
| R = Readabl   | e bit                | W = Writable     | bit            | U = Unimple      | mented bit, rea | ad as '0'       |       |
| -n = Value at | POR                  | '1' = Bit is set | t              | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |
|               |                      |                  |                |                  |                 |                 |       |
| bit 15-13     | Unimplemen           | ted: Read as '   | 0'             |                  |                 |                 |       |
| bit 12-8      | IC8R<4:0>: A         | Assign Input Ca  | apture 8 (IC8) | to the correspo  | onding pin RPr  | n pin bits      |       |
|               | 11111 <b>= I</b> npu | it tied to Vss   |                |                  |                 |                 |       |
|               | 01111 <b>= Inpu</b>  | It tied to RP15  |                |                  |                 |                 |       |
|               | •                    |                  |                |                  |                 |                 |       |
|               | •                    |                  |                |                  |                 |                 |       |
|               | •                    |                  |                |                  |                 |                 |       |
|               | 00001 = Inpu         | it fied to RP1   |                |                  |                 |                 |       |
| bit 7-5       |                      | ted: Read as '   | 0'             |                  |                 |                 |       |
| bit 4-0       |                      | Assign Input Ca  | onture 7 (IC7) | to the correspo  | ondina nin RPr  | n nin hits      |       |
| 511 4 0       | 11111 = Inpu         | it fied to Vss   |                | to the concept   |                 |                 |       |
|               | 01111 = Inpu         | it tied to RP15  |                |                  |                 |                 |       |
|               | •                    |                  |                |                  |                 |                 |       |
|               | •                    |                  |                |                  |                 |                 |       |
|               | •                    |                  |                |                  |                 |                 |       |
|               | 00001 = Inpu         | it tied to RP1   |                |                  |                 |                 |       |
|               | 00000 <b>= Inpu</b>  | it tied to RP0   |                |                  |                 |                 |       |

#### REGISTER 10-5: RPINR10: PERIPHERAL PIN SELECT INPUT REGISTERS 10

NOTES:

#### REGISTER 17-1: UXMODE: UARTX MODE REGISTER (CONTINUED)

| bit 4   | URXINV: Receive Polarity Inversion bit<br>1 = UxRX Idle state is '0'<br>0 = UxRX Idle state is '1'                                                                                                                          |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 3   | <ul> <li>BRGH: High Baud Rate Enable bit</li> <li>1 = BRG generates 4 clocks per bit period (4x baud clock, High-Speed mode)</li> <li>0 = BRG generates 16 clocks per bit period (16x baud clock, Standard mode)</li> </ul> |
| bit 2-1 | PDSEL<1:0>: Parity and Data Selection bits<br>11 = 9-bit data, no parity<br>10 = 8-bit data, odd parity<br>01 = 8-bit data, even parity<br>00 = 8-bit data, no parity                                                       |
| bit 0   | <b>STSEL:</b> Stop Bit Selection bit<br>1 = Two Stop bits<br>0 = One Stop bit                                                                                                                                               |

- **Note 1:** Refer to **Section 17. "UART"** (DS70188) in the *"dsPIC33F/PIC24H Family Reference Manual"* for information on enabling the UART module for receive or transmit operation.
  - 2: This feature is only available for the 16x BRG mode (BRGH = 0).

| Bit Field   | Register | RTSP<br>Effect                                                                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BWRP        | FBS      | Immediate                                                                                                       | Boot Segment Program Flash Write Protection<br>1 = Boot segment may be written<br>0 = Boot segment is write-protected                                                                                                                                                                                                                                                                               |
| BSS<2:0>    | FBS      | Immediate                                                                                                       | Boot Segment Program Flash Code Protection Size<br>x11 = No Boot program Flash segment                                                                                                                                                                                                                                                                                                              |
|             |          |                                                                                                                 | Boot space is 256 Instruction Words (except interrupt vectors)<br>110 = Standard security; boot program Flash segment ends at 0x0003FE<br>010 = High security; boot program Flash segment ends at 0x0003FE                                                                                                                                                                                          |
|             |          |                                                                                                                 | Boot space is 768 Instruction Words (except interrupt vectors)<br>101 = Standard security; boot program Flash segment, ends at 0x0007FE<br>001 = High security; boot program Flash segment ends at 0x0007FE                                                                                                                                                                                         |
|             |          |                                                                                                                 | Boot space is 1792 Instruction Words (except interrupt vectors)<br>100 = Standard security; boot program Flash segment ends at 0x000FFE<br>000 = High security; boot program Flash segment ends at 0x000FFE                                                                                                                                                                                         |
| GSS<1:0>    | FGS      | Immediate                                                                                                       | General Segment Code-Protect bit<br>11 = User program memory is not code-protected<br>10 = Standard security<br>0x = High security                                                                                                                                                                                                                                                                  |
| GWRP        | FGS      | Immediate                                                                                                       | General Segment Write-Protect bit<br>1 = User program memory is not write-protected<br>0 = User program memory is write-protected                                                                                                                                                                                                                                                                   |
| IESO        | FOSCSEL  | Immediate                                                                                                       | <ul> <li>Two-speed Oscillator Start-up Enable bit</li> <li>1 = Start-up device with FRC, then automatically switch to the user-selected oscillator source when ready</li> <li>0 = Start-up device with user-selected oscillator source</li> </ul>                                                                                                                                                   |
| FNOSC<2:0>  | FOSCSEL  | If clock<br>switch is<br>enabled,<br>RTSP<br>effect is<br>on any<br>device<br>Reset;<br>otherwise,<br>Immediate | Initial Oscillator Source Selection bits<br>111 = Internal Fast RC (FRC) oscillator with postscaler<br>110 = Internal Fast RC (FRC) oscillator with divide-by-16<br>101 = LPRC oscillator<br>100 = Secondary (LP) oscillator<br>011 = Primary (XT, HS, EC) oscillator with PLL<br>010 = Primary (XT, HS, EC) oscillator<br>001 = Internal Fast RC (FRC) oscillator with PLL<br>000 = FRC oscillator |
| FCKSM<1:0>  | FOSC     | Immediate                                                                                                       | Clock Switching Mode bits<br>1x = Clock switching is disabled, fail-safe clock monitor is disabled<br>01 = Clock switching is enabled, fail-safe clock monitor is disabled<br>00 = Clock switching is enabled, fail-safe clock monitor is enabled                                                                                                                                                   |
| IOL1WAY     | FOSC     | Immediate                                                                                                       | Peripheral Pin Select Configuration<br>1 = Allow only one reconfiguration<br>0 = Allow multiple reconfigurations                                                                                                                                                                                                                                                                                    |
| OSCIOFNC    | FOSC     | Immediate                                                                                                       | OSC2 Pin Function bit (except in XT and HS modes)<br>1 = OSC2 is clock output<br>0 = OSC2 is general purpose digital I/O pin                                                                                                                                                                                                                                                                        |
| POSCMD<1:0> | FOSC     | Immediate                                                                                                       | Primary Oscillator Mode Select bits<br>11 = Primary oscillator disabled<br>10 = HS Crystal Oscillator mode<br>01 = XT Crystal Oscillator mode<br>00 = EC (External Clock) mode                                                                                                                                                                                                                      |

#### TABLE 19-2: PIC24HJ12GP201/202 CONFIGURATION BITS DESCRIPTION

| Base<br>Instr<br># | Assembly<br>Mnemonic |       | Assembly Syntax | Description                              | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|--------------------|----------------------|-------|-----------------|------------------------------------------|---------------|----------------|--------------------------|
| 1                  | ADD                  | ADD   | f               | f = f + WREG                             | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD   | f,WREG          | WREG = f + WREG                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD   | #lit10,Wn       | Wd = lit10 + Wd                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD   | Wb,Ws,Wd        | Wd = Wb + Ws                             | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD   | Wb,#lit5,Wd     | Wd = Wb + lit5                           | 1             | 1              | C,DC,N,OV,Z              |
| 2                  | ADDC                 | ADDC  | f               | f = f + WREG + (C)                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC  | f,WREG          | WREG = f + WREG + (C)                    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC  | #lit10,Wn       | Wd = lit10 + Wd + (C)                    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC  | Wb,Ws,Wd        | Wd = Wb + Ws + (C)                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC  | Wb,#lit5,Wd     | Wd = Wb + lit5 + (C)                     | 1             | 1              | C,DC,N,OV,Z              |
| 3                  | AND                  | AND   | f               | f = f .AND. WREG                         | 1             | 1              | N,Z                      |
|                    |                      | AND   | f,WREG          | WREG = f .AND. WREG                      | 1             | 1              | N,Z                      |
|                    |                      | AND   | #lit10,Wn       | Wd = lit10 .AND. Wd                      | 1             | 1              | N,Z                      |
|                    |                      | AND   | Wb,Ws,Wd        | Wd = Wb .AND. Ws                         | 1             | 1              | N,Z                      |
|                    |                      | AND   | Wb,#lit5,Wd     | Wd = Wb .AND. lit5                       | 1             | 1              | N,Z                      |
| 4                  | ASR                  | ASR   | f               | f = Arithmetic Right Shift f             | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR   | f,WREG          | WREG = Arithmetic Right Shift f          | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR   | Ws,Wd           | Wd = Arithmetic Right Shift Ws           | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR   | Wb,Wns,Wnd      | Wnd = Arithmetic Right Shift Wb by Wns   | 1             | 1              | N,Z                      |
|                    |                      | ASR   | Wb,#lit5,Wnd    | Wnd = Arithmetic Right Shift Wb by lit5  | 1             | 1              | N,Z                      |
| 5                  | BCLR                 | BCLR  | f,#bit4         | Bit Clear f                              | 1             | 1              | None                     |
|                    |                      | BCLR  | Ws,#bit4        | Bit Clear Ws                             | 1             | 1              | None                     |
| 6                  | BRA                  | BRA   | C.Expr          | Branch if Carry                          | 1             | 1 (2)          | None                     |
| -                  |                      | BRA   | GE, Expr        | Branch if greater than or equal          | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | GEU, Expr       | Branch if unsigned greater than or equal | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | GT, Expr        | Branch if greater than                   | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | GTU, Expr       | Branch if unsigned greater than          | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | LE, Expr        | Branch if less than or equal             | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | LEU, Expr       | Branch if unsigned less than or equal    | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | LT, Expr        | Branch if less than                      | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | LTU, Expr       | Branch if unsigned less than             | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | N, Expr         | Branch if Negative                       | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | NC, Expr        | Branch if Not Carry                      | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | NN.Expr         | Branch if Not Negative                   | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | NZ.Expr         | Branch if Not Zero                       | 1             | 1 (2)          | None                     |
|                    |                      | BRA   | Expr            | Branch Unconditionally                   | 1             | 2              | None                     |
|                    |                      | BRA   | Z.Expr          | Branch if Zero                           | 1             | 1(2)           | None                     |
|                    |                      | BRA   | Wn              | Computed Branch                          | 1             | 2              | None                     |
| 7                  | BSET                 | BSET  | f.#bit4         | Bit Set f                                | 1             | 1              | None                     |
|                    | 2021                 | BSET  | Ws.#bit4        | Bit Set Ws                               | 1             | 1              | None                     |
| 8                  | BSW                  | BSW C | Ws.Wb           | Write C bit to Ws <wb></wb>              | 1             | 1              | None                     |
| C C                | 2011                 | BSW Z | Ws.Wb           | Write Z bit to Ws <wb></wb>              | 1             | 1              | None                     |
| 9                  | BTG                  | BTG   | f.#bit4         | Bit Toggle f                             | 1             | 1              | None                     |
| °                  | 210                  | BTG   | Ws.#bit4        | Bit Toggle Ws                            | 1             | 1              | None                     |
| 10                 | DTCC                 | DTCC  | f #bi+4         | Bit Tost f Skip if Cloar                 | 1             | 1              | None                     |
| 10                 | DIDC                 | BISC  | 1, #D114        |                                          |               | (2 or 3)       | NULLE                    |
|                    |                      | BTSC  | Ws,#bit4        | Bit Test Ws, Skip if Clear               | 1             | 1<br>(2 or 3)  | None                     |
| 11                 | BTSS                 | BTSS  | f,#bit4         | Bit Test f, Skip if Set                  | 1             | 1<br>(2 or 3)  | None                     |
|                    |                      | BTSS  | Ws,#bit4        | Bit Test Ws, Skip if Set                 | 1             | 1<br>(2 or 3)  | None                     |

TABLE 20-2: INSTRUCTION SET OVERVIEW

#### TABLE 22-17: PLL CLOCK TIMING SPECIFICATIONS (VDD = 3.0V TO 3.6V)

| AC CHA       | RACTERI | STICS                                                               | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |     |                    |     |       |                              |
|--------------|---------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|-------|------------------------------|
| Param<br>No. | Symbol  | Characteristic                                                      |                                                                                                                                                                                                           | Min | Typ <sup>(1)</sup> | Max | Units | Conditions                   |
| OS50         | Fplli   | PLL Voltage Controlled<br>Oscillator (VCO) Input<br>Frequency Range |                                                                                                                                                                                                           | 0.8 | _                  | 8   | MHz   | ECPLL, HSPLL, XTPLL<br>modes |
| OS51         | Fsys    | On-Chip VCO System Frequency                                        |                                                                                                                                                                                                           | 100 | —                  | 200 | MHz   | —                            |
| OS52         | TLOCK   | PLL Start-up Time (Lock Time)                                       |                                                                                                                                                                                                           | 0.9 | 1.5                | 3.1 | mS    | —                            |
| OS53         | DCLK    | CLKO Stability (Jitter) <sup>(2)</sup>                              |                                                                                                                                                                                                           | -3  | 0.5                | 3   | %     | Measured over 100 ms period  |

**Note 1:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: These parameters are characterized by similarity, but are not tested in manufacturing. This specification is based on clock cycle by clock cycle measurements. To calculate the effective jitter for individual time bases or communication clocks use this formula:

$$Peripheral Clock Jitter = \frac{DCLK}{\sqrt{\frac{Fosc}{Peripheral Bit Rate Clock}}}$$

For example: Fosc = 32 MHz, DCLK = 3%, SPI bit rate clock, (i.e., SCK) is 2 MHz.

$$SPI SCK Jitter = \left\lfloor \frac{DCLK}{\sqrt{\left(\frac{32 MHz}{2 MHz}\right)}} \right\rfloor = \left\lfloor \frac{3\%}{\sqrt{16}} \right\rfloor = \left\lfloor \frac{3\%}{4} \right\rfloor = 0.75\%$$

#### TABLE 22-18: AC CHARACTERISTICS: INTERNAL RC ACCURACY

| AC CHARACTERISTICS |                                                   | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for industrial         -40°C ≤TA ≤+125°C for Extended |     |     |       |                   |                |  |
|--------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|-------------------|----------------|--|
| Param<br>No.       | Characteristic                                    | Min                                                                                                                                                                              | Тур | Мах | Units | Conditions        |                |  |
|                    | Internal FRC Accuracy @ 7.3728 MHz <sup>(1)</sup> |                                                                                                                                                                                  |     |     |       |                   |                |  |
| F20a               | FRC                                               | -2                                                                                                                                                                               | —   | +2  | %     | -40°C ≤TA ≤+85°C  | VDD = 3.0-3.6V |  |
| F20b FRC           |                                                   | -5                                                                                                                                                                               | _   | +5  | %     | -40°C ≤TA ≤+125°C | VDD = 3.0-3.6V |  |

**Note 1:** Frequency calibrated at 25°C and 3.3V. TUN bits can be used to compensate for temperature drift.

#### TABLE 22-19: INTERNAL RC ACCURACY

| AC CH        | ARACTERISTICS                      | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |     |     |       |                   |                |
|--------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|-------------------|----------------|
| Param<br>No. | aram Characteristic<br>No.         |                                                                                                                                                                                  | Тур | Max | Units | Conditions        |                |
|              | LPRC @ 32.768 kHz <sup>(1,2)</sup> |                                                                                                                                                                                  |     |     |       |                   |                |
| F21a         | LPRC                               | -20                                                                                                                                                                              | ±6  | +20 | %     | -40°C ≤TA ≤+85°C  | VDD = 3.0-3.6V |
| F21b LPRC    |                                    | -70                                                                                                                                                                              | _   | +70 | %     | -40°C ≤Ta ≤+125°C | VDD = 3.0-3.6V |

**Note 1:** Change of LPRC frequency as VDD changes.

2: LPRC accuracy impacts the Watchdog Timer Time-out Period (TwDT1). See Section 19.4 "Watchdog Timer (WDT)" for more information.





NOTES:

#### 28-Lead Skinny Plastic Dual In-Line (SP) – 300 mil Body [SPDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | INCHES   |          |       |       |  |
|----------------------------|----------|----------|-------|-------|--|
| Dimensior                  | n Limits | MIN      | NOM   | MAX   |  |
| Number of Pins             |          |          | 28    |       |  |
| Pitch                      |          | .100 BSC |       |       |  |
| Top to Seating Plane       | Α        | -        | -     | .200  |  |
| Molded Package Thickness   | A2       | .120     | .135  | .150  |  |
| Base to Seating Plane      | A1       | .015     | -     | -     |  |
| Shoulder to Shoulder Width | E        | .290     | .310  | .335  |  |
| Molded Package Width       | E1       | .240     | .285  | .295  |  |
| Overall Length             | D        | 1.345    | 1.365 | 1.400 |  |
| Tip to Seating Plane       | L        | .110     | .130  | .150  |  |
| Lead Thickness             | с        | .008     | .010  | .015  |  |
| Upper Lead Width           | b1       | .040     | .050  | .070  |  |
| Lower Lead Width           | b        | .014     | .018  | .022  |  |
| Overall Row Spacing §      |          | _        | _     | .430  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-070B

### 28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units    |      |          | MILLIMETERS |  |  |  |
|--------------------------|----------|------|----------|-------------|--|--|--|
| Dimensior                | n Limits | MIN  | NOM      | MAX         |  |  |  |
| Number of Pins           | Ν        |      | 28       |             |  |  |  |
| Pitch                    | е        |      | 0.65 BSC |             |  |  |  |
| Overall Height           | А        | -    | -        | 2.00        |  |  |  |
| Molded Package Thickness | A2       | 1.65 | 1.75     | 1.85        |  |  |  |
| Standoff                 | A1       | 0.05 | -        | -           |  |  |  |
| Overall Width            | Е        | 7.40 | 7.80     | 8.20        |  |  |  |
| Molded Package Width     | E1       | 5.00 | 5.30     | 5.60        |  |  |  |
| Overall Length           | D        | 9.90 | 10.20    | 10.50       |  |  |  |
| Foot Length              | L        | 0.55 | 0.75     | 0.95        |  |  |  |
| Footprint                | L1       |      | 1.25 REF |             |  |  |  |
| Lead Thickness           | С        | 0.09 | -        | 0.25        |  |  |  |
| Foot Angle               | φ        | 0°   | 4°       | 8°          |  |  |  |
| Lead Width               | b        | 0.22 | _        | 0.38        |  |  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-073B

# 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                         |                                                          |                                                                                                                                             | MILLIMETERS                                                                                             |  |  |
|-------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|
| Dimension Limits              |                                                          |                                                                                                                                             | MAX                                                                                                     |  |  |
| Contact Pitch E               |                                                          | 0.65 BSC                                                                                                                                    |                                                                                                         |  |  |
| W2                            |                                                          |                                                                                                                                             | 4.25                                                                                                    |  |  |
| Optional Center Pad Length T2 |                                                          |                                                                                                                                             | 4.25                                                                                                    |  |  |
| Contact Pad Spacing C1        |                                                          | 5.70                                                                                                                                        |                                                                                                         |  |  |
| C2                            |                                                          | 5.70                                                                                                                                        |                                                                                                         |  |  |
| X1                            |                                                          |                                                                                                                                             | 0.37                                                                                                    |  |  |
| Contact Pad Length (X28) Y1   |                                                          |                                                                                                                                             | 1.00                                                                                                    |  |  |
| Distance Between Pads G       |                                                          |                                                                                                                                             |                                                                                                         |  |  |
|                               | Units<br>Limits<br>W2<br>T2<br>C1<br>C2<br>X1<br>Y1<br>G | Units         MIN           E            W2            T2            C1            C2            X1            Y1            G         0.20 | Units         MILLIM           Limits         MIN         NOM           E         0.65 BSC           W2 |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2105A

### Revision E (July 2011)

This revision includes formatting changes and minor typographical throughout the data sheet text.

Global changes include:

- Removed Preliminary marking from the footer
- Updated all family reference manual information in the note boxes located at the beginning of most chapters
- Changed all instances of VCAP/VDDCORE to VCAP

All other major changes are referenced by their respective section in the following table.

| TABLE 23-3: | MAJOR SECTION UPDATES |
|-------------|-----------------------|
|             |                       |

| Section Name                                                                 | Update Description                                                                                                            |
|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Section 2.0 "Guidelines for Getting<br>Started with 16-bit Microcontrollers" | Changed the title of section 2.3 to Section 2.3 "CPU Logic Filter Capacitor Connection (VCAP)".                               |
|                                                                              | Updated the second paragraph in Section 2.9 "Unused I/Os".                                                                    |
| Section 4.0 "Memory Organization"                                            | Revised the data memory implementation value in the third paragraph of <b>Section 4.2 "Data Address Space</b> ".              |
|                                                                              | Updated the All Resets values for TMR1, TMR2, and TMR3 in the Timer Register Map (see Table 4-5).                             |
| Section 8.0 "Oscillator Configuration"                                       | Added Note 3 to the Oscillator Control Register (see Register 8-1).                                                           |
|                                                                              | Added Note 2 to the Clock Divisor Register (see Register 8-2).                                                                |
|                                                                              | Added Note 1 to the PLL Feedback Divisor Register (see Register 8-3).                                                         |
|                                                                              | Added Note 2 to the FRC Oscillator Tuning Register (see Register 8-4).                                                        |
| Section 10.0 "I/O Ports"                                                     | Revised the second paragraph in <b>Section 10.1.1</b> " <b>Open-Drain Configuration</b> ".                                    |
| Section 14.0 "Output Compare"                                                | Updated the Output Compare Module Block Diagram (see Figure 14-1).                                                            |
| Section 17.0 "Universal Asynchronous<br>Receiver Transmitter (UART)"         | Revised the UART module Baud Rate features, replacing both items with "Baud rates ranging from 10 Mbps to 38 bps at 40 MIPS". |
| Section 19.0 "Special Features"                                              | Revised all paragraphs in Section 19.1 "Configuration Bits".                                                                  |
|                                                                              | Updated the Device Configuration Register Map (see Table 19-1).                                                               |
|                                                                              | Added the RTSP Effect column in the Configuration Bits Description (see Table 19-2).                                          |

# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3180 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu Tel: 886-3-6578-300 Fax: 886-3-6578-370

**Taiwan - Kaohsiung** Tel: 886-7-213-7830 Fax: 886-7-330-9305

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

05/02/11