Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | I²C, IRSCI, SPI | | Peripherals | LCD, LVD, POR, PWM | | Number of I/O | 40 | | Program Memory Size | 24KB (24K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 768 x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 6x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 80-LQFP | | Supplier Device Package | 80-FQFP (12x12) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908lk24cpke | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Table of Contents | 7.6<br>7.6.1<br>7.6.2 | Low Power ModesWait ModeStop Mode | 107 | |--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 7.7 | Oscillator During Break Mode | 107 | | | Section 8. Clock Generator Module (CGM) | | | 8.1 | Contents | 109 | | 8.2 | Introduction | 110 | | 8.3 | Features | 111 | | 8.4<br>8.4.1<br>8.4.2<br>8.4.3<br>8.4.4<br>8.4.5<br>8.4.6<br>8.4.7<br>8.4.8<br>8.4.9 | Functional Description Oscillator Module Phase-Locked Loop Circuit (PLL) PLL Circuits Acquisition and Tracking Modes Manual and Automatic PLL Bandwidth Modes. Programming the PLL Special Programming Exceptions Base Clock Selector Circuit CGM External Connections | 114<br>114<br>116<br>116<br>118<br>122 | | 8.5<br>8.5.1<br>8.5.2<br>8.5.3<br>8.5.4<br>8.5.5<br>8.5.6<br>8.5.7<br>8.5.8 | I/O Signals External Filter Capacitor Pin (CGMXFC) PLL Analog Power Pin (V <sub>DDA</sub> ) PLL Analog Ground Pin (V <sub>SSA</sub> ) Oscillator Output Frequency Signal (CGMXCLK) CGM Reference Clock (CGMRCLK) CGM VCO Clock Output (CGMVCLK) CGM Base Clock Output (CGMOUT). CGM CPU Interrupt (CGMINT) | 124<br>124<br>124<br>124<br>125<br>125 | | 8.6<br>8.6.1<br>8.6.2<br>8.6.3<br>8.6.4<br>8.6.5 | CGM Registers. PLL Control Register PLL Bandwidth Control Register PLL Multiplier Select Registers PLL VCO Range Select Register PLL Reference Divider Select Register | 126<br>128<br>130<br>131 | Data Sheet MC68HC908LJ24/LK24 — Rev. 2.1 # Section 11. Timer Interface Module (TIM) | 11.1 Contents | )3 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 11.2 Introduction | )4 | | 11.3 Features | )4 | | 11.4 Pin Name Conventions19 | <b>)</b> 5 | | 11.5Functional Description1911.5.1TIM Counter Prescaler1911.5.2Input Capture1911.5.3Output Compare2011.5.3.1Unbuffered Output Compare2011.5.3.2Buffered Output Compare2011.5.4Pulse Width Modulation (PWM)2011.5.4.1Unbuffered PWM Signal Generation2011.5.4.2Buffered PWM Signal Generation2011.5.4.3PWM Initialization20 | 99<br>90<br>90<br>91<br>91<br>92<br>93 | | 11.6 Interrupts20 | )5 | | 11.7 Low-Power Modes .20 11.7.1 Wait Mode .20 11.7.2 Stop Mode .20 | )6 | | 11.8 TIM During Break Interrupts | )6 | | 11.9 I/O Signals | )7 | | PTB4/T2CH0, PTB5/T2CH1)20 | )7 | | 11.10 I/O Registers.2011.10.1 TIM Status and Control Register.2011.10.2 TIM Counter Registers.2111.10.3 TIM Counter Modulo Registers.21 | )8<br> 0 | | 11.10.4 TIM Channel Status and Control Registers | | MC68HC908LJ24/LK24 — Rev. 2.1 Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 13) MC68HC908LJ24/LK24 — Rev. 2.1 ### 6.6.2 Stop Mode ### The STOP instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock. After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay. # 6.7 CPU During Break Interrupts If the break module is enabled, a break interrupt causes the CPU to execute the software interrupt instruction (SWI) at the completion of the current CPU instruction. (See **Section 23. Break Module (BRK)**.) The program counter vectors to \$FFFC-\$FFFD (\$FEFC-\$FEFD in monitor mode). A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted. # 6.8 Instruction Set Summary Table 6-1 provides a summary of the M68HC08 instruction set. # 6.9 Opcode Map The opcode map is provided in Table 6-2. Data Sheet MC68HC908LJ24/LK24 - Rev. 2.1 Table 6-2. Opcode Map | | Bit Manipulation Branch Read-Modify-Write | | | Control Register/Memory | | | | | | | | | | | | | | | | |------------|-----------------------------------------------|---------------------|--------------------|-------------------------|---------------------|---------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | Α | В | С | D | 9ED | E | 9EE | F | | 0 | 5<br>BRSET0<br>3 DIR | 4<br>BSET0<br>2 DIR | 3<br>BRA<br>2 REL | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | 4<br>NEG<br>2 IX1 | 5<br>NEG<br>3 SP1 | 3<br>NEG<br>1 IX | 7<br>RTI<br>1 INH | 3<br>BGE<br>2 REL | 2<br>SUB<br>2 IMM | 3<br>SUB<br>2 DIR | 4<br>SUB<br>3 EXT | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | SUB<br>1 IX | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | CBEQ<br>3 DIR | CBEQA<br>3 IMM | CBEQX<br>3 IMM | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | 2<br>CMP<br>1 IX | | 2 | 5<br>BRSET1<br>3 DIR | 4<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | 3<br>BGT<br>2 REL | SBC<br>2 IMM | 3<br>SBC<br>2 DIR | 4<br>SBC<br>3 EXT | SBC<br>3 IX2 | 5<br>SBC<br>4 SP2 | 3<br>SBC<br>2 IX1 | 4<br>SBC<br>3 SP1 | SBC<br>1 IX | | 3 | 5<br>BRCLR1<br>3 DIR | 4<br>BCLR1<br>2 DIR | 3<br>BLS<br>2 REL | 4<br>COM<br>2 DIR | 1<br>COMA<br>1 INH | 1<br>COMX<br>1 INH | COM<br>2 IX1 | 5<br>COM<br>3 SP1 | COM<br>1 IX | 9<br>SWI<br>1 INH | 3<br>BLE<br>2 REL | CPX<br>2 IMM | 3<br>CPX<br>2 DIR | CPX<br>3 EXT | 4<br>CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | 3<br>CPX<br>2 IX1 | 4<br>CPX<br>3 SP1 | CPX<br>1 IX | | 4 | 5<br>BRSET2<br>3 DIR | BSET2<br>2 DIR | 3<br>BCC<br>2 REL | 4<br>LSR<br>2 DIR | 1<br>LSRA<br>1 INH | 1<br>LSRX<br>1 INH | 4<br>LSR<br>2 IX1 | 5<br>LSR<br>3 SP1 | 3<br>LSR<br>1 IX | 2<br>TAP<br>1 INH | 2<br>TXS<br>1 INH | | | 4<br>AND<br>3 EXT | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | 3<br>AND<br>2 IX1 | 4<br>AND<br>3 SP1 | | | 5 | 5<br>BRCLR2<br>3 DIR | 4<br>BCLR2<br>2 DIR | 3<br>BCS<br>2 REL | 4<br>STHX<br>2 DIR | 3<br>LDHX<br>3 IMM | 4<br>LDHX<br>2 DIR | 3<br>CPHX<br>3 IMM | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | 2<br>TSX<br>1 INH | BIT<br>2 IMM | 3<br>BIT<br>2 DIR | 4<br>BIT<br>3 EXT | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | 3<br>BIT<br>2 IX1 | 4<br>BIT<br>3 SP1 | 2<br>BIT<br>1 IX | | 6 | 5<br>BRSET3<br>3 DIR | BSET3<br>2 DIR | 3<br>BNE<br>2 REL | 4<br>ROR<br>2 DIR | 1<br>RORA<br>1 INH | 1<br>RORX<br>1 INH | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | 3<br>ROR<br>1 IX | 2<br>PULA<br>1 INH | | 2<br>LDA<br>2 IMM | | 4<br>LDA<br>3 EXT | 4<br>LDA<br>3 IX2 | 5<br>LDA<br>4 SP2 | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | 7 | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR | 3<br>BEQ<br>2 REL | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | AIS<br>2 IMM | 3<br>STA<br>2 DIR | STA<br>3 EXT | STA<br>3 IX2 | 5<br>STA<br>4 SP2 | 3<br>STA<br>2 IX1 | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX | | 8 | 5<br>BRSET4<br>3 DIR | 4<br>BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | 2<br>PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | 3<br>EOR<br>2 DIR | 4<br>EOR<br>3 EXT | 4<br>EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | 3<br>EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | EOR<br>1 IX | | 9 | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | 4<br>ROL<br>2 IX1 | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | 2<br>PSHX<br>1 INH | 1<br>SEC<br>1 INH | ADC<br>2 IMM | 3<br>ADC<br>2 DIR | 4<br>ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | 2<br>ADC<br>1 IX | | Α | 5<br>BRSET5<br>3 DIR | BSET5<br>2 DIR | 3<br>BPL<br>2 REL | 4<br>DEC<br>2 DIR | 1<br>DECA<br>1 INH | DECX<br>1 INH | 4<br>DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | 3<br>DEC<br>1 IX | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | ORA<br>2 IMM | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | ORA<br>3 IX2 | 5<br>ORA<br>4 SP2 | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | 2<br>ORA<br>1 IX | | В | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | 6<br>DBNZ<br>4 SP1 | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | 3<br>ADD<br>2 DIR | 4<br>ADD<br>3 EXT | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | 3<br>ADD<br>2 IX1 | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX | | С | 5<br>BRSET6<br>3 DIR | BSET6<br>2 DIR | 3<br>BMC<br>2 REL | 4<br>INC<br>2 DIR | 1<br>INCA<br>1 INH | 1<br>INCX<br>1 INH | 4<br>INC<br>2 IX1 | 5<br>INC<br>3 SP1 | | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | | | 3<br>JMP<br>2 IX1 | | 2<br>JMP<br>1 IX | | D | 5<br>BRCLR6<br>3 DIR | 4<br>BCLR6<br>2 DIR | | 3<br>TST<br>2 DIR | 1<br>TSTA<br>1 INH | 1<br>TSTX<br>1 INH | 3<br>TST<br>2 IX1 | 4<br>TST<br>3 SP1 | | | 1<br>NOP<br>1 INH | | | 5<br>JSR<br>3 EXT | | | 5<br>JSR<br>2 IX1 | | 4<br>JSR<br>1 IX | | E | 5<br>BRSET7<br>3 DIR | 4<br>BSET7<br>2 DIR | | | 5<br>MOV<br>3 DD | 4<br>MOV<br>2 DIX+ | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | 1<br>STOP<br>1 INH | * | 2<br>LDX<br>2 IMM | | 4<br>LDX<br>3 EXT | | | 3<br>LDX<br>2 IX1 | 4<br>LDX<br>3 SP1 | | | F | 5<br>BRCLR7<br>3 DIR | BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM | 3<br>STX<br>2 DIR | 4<br>STX<br>3 EXT | 4<br>STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | STX<br>1 IX | INH Inherent REL Relative IX Indexed, No Offset IX1 Indexed, 8-Bit Offset IX2 Indexed, 16-Bit Offset SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment Low Byte of Opcode in Hexadecimal | MSB<br>LSB | 0 | High Byte of Opcode in Hexadecimal | |------------|----------------------|----------------------------------------------------------------| | 0 | 5<br>BRSET0<br>3 DIR | Cycles<br>Opcode Mnemonic<br>Number of Bytes / Addressing Mode | IMM Immediate DIR Direct EXT Extended DD Direct-Direct IMD Immediate-Direct IX+D Indexed-Direct DIX+ Direct-Indexed \*Pre-byte for stack pointer indexed instructions # **Clock Generator Module (CGM)** ### 8.4.7 Special Programming Exceptions The programming method described in **8.4.6 Programming the PLL** does not account for three possible exceptions. A value of 0 for R, N, or L is meaningless when used in the equations given. To account for these exceptions: - A 0 value for R or N is interpreted exactly the same as a value of 1. - A 0 value for L disables the PLL and prevents its selection as the source for the base clock. (See 8.4.8 Base Clock Selector Circuit.) ### 8.4.8 Base Clock Selector Circuit This circuit is used to select either the oscillator clock, CGMXCLK, or the divided VCO clock, CGMPCLK, as the source of the base clock, CGMOUT. The two input clocks go through a transition control circuit that waits up to three CGMXCLK cycles and three CGMPCLK cycles to change from one clock source to the other. During this time, CGMOUT is held in stasis. The output of the transition control circuit is then divided by two to correct the duty cycle. Therefore, the bus clock frequency, which is one-half of CGMOUT, is one-fourth the frequency of the selected clock (CGMXCLK or CGMPCLK). For the CGMXCLK, the divide-by-2 can be by-passed by setting the DIV2CLK bit in the CONFIG2 register. Therefore, the bus clock frequency can be one-half of CGMXCLK. The BCS bit in the PLL control register (PCTL) selects which clock drives CGMOUT. The divided VCO clock cannot be selected as the base clock source if the PLL is not turned on. The PLL cannot be turned off if the divided VCO clock is selected. The PLL cannot be turned on or off simultaneously with the selection or deselection of the divided VCO clock. The divided VCO clock also cannot be selected as the base clock source if the factor L is programmed to a 0. This value would set up a condition inconsistent with the operation of the PLL, so that the PLL would be disabled and the oscillator clock would be forced as the source of the base clock. Figure 9-1. SIM Block Diagram **Table 9-1. Signal Name Conventions** | Signal Name | Description | |-------------|-------------------------------------------------------------------------------------| | ICLK | Internal RC oscillator clock | | CGMXCLK | Buffered version of OSC1 from the oscillator module | | CGMPCLK | The divided PLL output | | CGMOUT | PLL-based or oscillator-based clock output from CGM module (Bus clock = CGMOUT ÷ 2) | | IAB | Internal address bus | | IDB | Internal data bus | | PORRST | Signal from the power-on reset module to the SIM | | IRST | Internal reset signal | | R/W | Read/write signal | MC68HC908LJ24/LK24 — Rev. 2.1 # System Integration Module (SIM) # 9.6 Exception Control Normal, sequential program execution can be changed in three different ways: - Interrupts: - Maskable hardware CPU interrupts - Non-maskable software interrupt instruction (SWI) - Reset - · Break interrupts # 9.6.1 Interrupts At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. **Figure 9-8** shows interrupt entry timing, and **Figure 9-9** shows interrupt recovery timing. Figure 9-8. Interrupt Entry Timing Figure 9-9. Interrupt Recovery Timing ### 9.7 Low-Power Modes Executing the WAIT or STOP instruction puts the MCU in a low power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described in the following subsections. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur. #### 9.7.1 Wait Mode In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. **Figure 9-15** shows the timing for wait mode entry. A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. Wait mode also can be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the SIM break status register (SBSR). If the COP disable bit, COPD, in the mask option register is logic 0, then the computer operating properly module (COP) is enabled and remains active in wait mode. NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction. Figure 9-15. Wait Mode Entry Timing **Figure 9-16** and **Figure 9-17** show the timing for WAIT recovery. MC68HC908LJ24/LK24 — Rev. 2.1 ### NOTE: When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current character shifts out to the TxD pin. Setting TE after the stop bit appears on TxD causes data previously written to the SCDR to be lost. Toggle the TE bit for a queued idle character when the SCTE bit becomes set and just before writing the next byte to the SCDR. ### 13.7.2.5 Transmitter Interrupts The following conditions can generate CPU interrupt requests from the SCI transmitter: - SCI transmitter empty (SCTE) The SCTE bit in SCS1 indicates that the SCDR has transferred a character to the transmit shift register. SCTE can generate a transmitter CPU interrupt request. Setting the SCI transmit interrupt enable bit, SCTIE, in SCC2 enables the SCTE bit to generate transmitter CPU interrupt requests. - Transmission complete (TC) The TC bit in SCS1 indicates that the transmit shift register and the SCDR are empty and that no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, in SCC2 enables the TC bit to generate transmitter CPU interrupt requests. #### 13.7.3 Receiver Figure 13-8 shows the structure of the SCI receiver. ### 13.7.3.1 Character Length The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When receiving 9-bit data, bit R8 in SCI control register 2 (SCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7). MC68HC908LJ24/LK24 — Rev. 2.1 # Serial Peripheral Interface Module (SPI) ### 14.6.3 Transmission Format When CPHA = 1 Figure 14-6 shows an SPI transmission in which CPHA is logic 1. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK; one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram since the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The SS line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input ( $\overline{SS}$ ) is at logic 0, so that only the selected slave drives to the master. The SS pin of the master is not shown but is assumed to be inactive. The SS pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See 14.8.2 Mode Fault Error.) When CPHA = 1, the master begins driving its MOSI pin on the first SPSCK edge. Therefore, the slave uses the first SPSCK edge as a start transmission signal. The SS pin can remain low between transmissions. This format may be preferable in systems having only one master and only one slave driving the MISO data line. Figure 14-6. Transmission Format (CPHA = 1) # Serial Peripheral Interface Module (SPI) For an idle master or idle slave that has no data loaded into its transmit buffer, the SPTE is set again no more than two bus cycles after the transmit buffer empties into the shift register. This allows the user to queue up a 16-bit value to send. For an already active slave, the load of the shift register cannot occur until the transmission is completed. This implies that a back-to-back write to the transmit data register is not possible. The SPTE indicates when the next write can occur. ### 14.8 Error Conditions The following flags signal SPI error conditions: - Overflow (OVRF) Failing to read the SPI data register before the next full byte enters the shift register sets the OVRF bit. The new byte does not transfer to the receive data register, and the unread byte still can be read. OVRF is in the SPI status and control register. - Mode fault error (MODF) The MODF bit indicates that the voltage on the slave select pin (SS) is inconsistent with the mode of the SPI. MODF is in the SPI status and control register. ### 14.8.1 Overflow Error The overflow flag (OVRF) becomes set if the receive data register still has unread data from a previous transmission when the capture strobe of bit 1 of the next transmission occurs. The bit 1 capture strobe occurs in the middle of SPSCK cycle 7. (See Figure 14-4 and Figure 14-6.) If an overflow occurs, all data received after the overflow and before the OVRF bit is cleared does not transfer to the receive data register and does not set the SPI receiver full bit (SPRF). The unread data that transferred to the receive data register before the overflow occurred can still be read. Therefore, an overflow error always indicates the loss of data. Clear the overflow flag by reading the SPI status and control register and then reading the SPI data register. OVRF generates a receiver/error CPU interrupt request if the error interrupt enable bit (ERRIE) is also set. The SPRF, MODF, and OVRF ### 14.14.3 SPI Data Register The SPI data register consists of the read-only receive data register and the write-only transmit data register. Writing to the SPI data register writes data into the transmit data register. Reading the SPI data register reads data from the receive data register. The transmit data and receive data registers are separate registers that can contain different values. (See Figure 14-2.) Figure 14-15. SPI Data Register (SPDR) R7-R0/T7-T0 — Receive/Transmit Data Bits **NOTE:** Do not use read-modify-write instructions on the SPI data register since the register read is not the same as the register written. # **Analog-to-Digital Converter (ADC)** logic and can be used as general-purpose I/O pins. Writes to the port data register or data direction register will not have any affect on the port pin that is selected by the ADC. Read of a port pin which is in use by the ADC will return the pin condition if the corresponding DDR bit is at logic 0. If the DDR bit is at logic 1, the value in the port data latch is read. Figure 16-2. ADC Block Diagram # **Analog-to-Digital Converter (ADC)** ### 16.8.3 ADC Clock Control Register The ADC clock control register (ADCLK) selects the clock frequency for the ADC. Figure 16-9. ADC Clock Control Register (ADCLK) ADIV[2:0] — ADC Clock Prescaler Bits ADIV2, ADIV1, and ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. **Table 16-2** shows the available clock configurations. The ADC clock should be set to between 32kHz and 2MHz. Table 16-2. ADC Clock Divide Ratio | ADIV2 | ADIV1 | ADIV0 | ADC Clock Rate | |-------|-------|-------|----------------------| | 0 | 0 | 0 | ADC input clock ÷ 1 | | 0 | 0 | 1 | ADC input clock ÷ 2 | | 0 | 1 | 0 | ADC input clock ÷ 4 | | 0 | 1 | 1 | ADC input clock ÷ 8 | | 1 | Х | Х | ADC input clock ÷ 16 | X = don't care ADICLK — ADC Input Clock Select Bit ADICLK selects either bus clock or CGMXCLK as the input clock source to generate the internal ADC clock. Reset selects CGMXCLK as the ADC clock source. 346 Freescale Semiconductor When DDRFx is a logic 1, reading address \$000A reads the PTFx data latch. When DDRFx is a logic 0, reading address \$000A reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 18-7** summarizes the operation of the port F pins. Accesses to DDRF **Accesses to PTF DDRF PTF Bit** I/O Pin Mode Bit Read/Write Read Write $\chi^{(1)}$ Input. Hi-Z<sup>(2)</sup> PTF[7:0]<sup>(3)</sup> 0 DDRF[7:0] Pin PTF[7:0] 1 Χ DDRF[7:0] PTF[7:0] Output Table 18-7. Port F Pin Functions #### Notes: - 1. X = don't care; except. - 2. Hi-Z = high impedance. - 3. Writing affects data register, but does not affect input. ### 18.8.3 Port F LED Control Register (LEDF) Port-F LED control register (LEDF) controls the direct LED drive capability on PTF7–PTF0 pins. Each bit is individually configurable and requires that the data direction register, DDRF, bit be configured as an output. Figure 18-23. Port F LED Control Register (LEDF) LEDF[7:0] — Port F LED Drive Enable Bits These read/write bits are software programmable to enable the direct LED drive on an output port pin. - 1 = Corresponding port F pin is configured for direct LED drive, with 15mA current sinking capability - 0 = Corresponding port F pin is configured for standard drive MC68HC908LJ24/LK24 — Rev. 2.1 # External Interrupt (IRQ) ### 19.4.1 **IRQ** Pin A logic 0 on the $\overline{IRQ}$ pin can latch an interrupt request into the IRQ latch. A vector fetch, software clear, or reset clears the IRQ latch. If the MODE bit is set, the $\overline{IRQ}$ pin is both falling-edge-sensitive and low-level-sensitive. With MODE set, both of the following actions must occur to clear IRQ: - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACK bit in the interrupt status and control register (INTSCR). The ACK bit is useful in applications that poll the IRQ pin and require software to clear the IRQ latch. Writing to the ACK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to the ACK bit latches another interrupt request. If the IRQ mask bit, IMASK, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB. - Return of the IRQ pin to logic 1 As long as the IRQ pin is at logic 0, IRQ remains active. The vector fetch or software clear and the return of the $\overline{IRQ}$ pin to logic 1 may occur in any order. The interrupt request remains pending as long as the $\overline{IRQ}$ pin is at logic 0. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. If the MODE bit is clear, the $\overline{IRQ}$ pin is falling-edge-sensitive only. With MODE clear, a vector fetch or software clear immediately clears the IRQ latch. The IRQF bit in the INTSCR register can be used to check for pending interrupts. The IRQF bit is not affected by the IMASK bit, which makes it useful in applications where polling is preferred. Use the BIH of BIL instruction to read the logic level on the IRQ pin. NOTE: When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine. **Data Sheet** MC68HC908LJ24/LK24 — Rev. 2.1 # 19.5 IRQ Module During Break Interrupts The system integration module (SIM) controls whether the IRQ latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear the latches during the break state. (See Section 23. Break Module (BRK).) To allow software to clear the IRQ latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the latches during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the ACK bit in the IRQ status and control register during the break state has no effect on the IRQ latch. # 19.6 IRQ Status and Control Register (INTSCR) The IRQ status and control register (INTSCR) controls and monitors operation of the IRQ module. The INTSCR has the following functions: - Shows the state of the IRQ flag - Clears the IRQ latch - Masks IRQ and interrupt request - Controls triggering sensitivity of the IRQ interrupt pin # Section 21. Computer Operating Properly (COP) ### 21.1 Contents | 21.2 Introduction | |---------------------------------------------------------------------------------------------------------| | 21.3 Functional Description | | 21.4 I/O Signals | | 21.4.1 ICLK | | 21.4.2 STOP Instruction | | 21.4.3 COPCTL Write | | 21.4.4 Power-On Reset | | 21.4.5 Internal Reset | | 21.4.6 Reset Vector Fetch | | 21.4.7 COPD (COP Disable) | | 21.4.8 COPRS (COP Rate Select) | | 21.5 COP Control Register | | 21.6 Interrupts419 | | 21.7 Monitor Mode | | 21.8 Low-Power Modes .419 21.8.1 Wait Mode .420 21.8.2 Stop Mode .420 | | 21.9 COP Module During Break Mode | # 21.2 Introduction The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the configuration register 1 (CONFIG1). MC68HC908LJ24/LK24 — Rev. 2.1 # 24.9 3.3V Control Timing ### Table 24-7. 3.3V Control Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |---------------------------------------------|------------------|-----|-----|------| | Internal operating frequency <sup>(2)</sup> | f <sub>OP</sub> | _ | 4 | MHz | | RST input pulse width low <sup>(3)</sup> | t <sub>IRL</sub> | 1.5 | _ | μS | #### Notes: - 1. $V_{SS}$ = 0 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. - 2. Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this information. - 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. # 24.10 5V Oscillator Characteristics ### Table 24-8. 5V Oscillator Specifications | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------|-------------------|-----|--------------------------|---------|------| | Internal oscillator clock frequency | f <sub>ICLK</sub> | | 50k <sup>(1)</sup> | | Hz | | External reference clock to OSC1 <sup>(2)</sup> | fosc | dc | _ | 20M | Hz | | Crystal reference frequency <sup>(3)</sup> | f <sub>XCLK</sub> | _ | 32.768k | 4.9152M | Hz | | Crystal load capacitance <sup>(4)</sup> | C <sub>L</sub> | _ | _ | _ | | | Crystal fixed capacitance | C <sub>1</sub> | _ | 2 × C <sub>L</sub> (27p) | _ | F | | Crystal tuning capacitance | C <sub>2</sub> | _ | 2 × C <sub>L</sub> (33p) | _ | F | | Feedback bias resistor | R <sub>B</sub> | _ | 20M | _ | Ω | | Series resistor <sup>(5)</sup> | R <sub>S</sub> | _ | 100k | _ | Ω | #### **Notes** - 1. Typical value reflect average measurements at midpoint of voltage range, 25 xC only. See Figure 24-1 for plot. - 2. No more than 10% duty cycle deviation from 50%. - 3. Fundamental mode crystals only. - 4. Consult crystal manufacturer's data. - 5. Not Required for high frequency crystals.