



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89ls51-16ai |
|----------------------------|-------------------------------------------------------------------------|
| Supplier Device Package    | 44-TQFP (10x10)                                                         |
| Package / Case             | 44-TQFP                                                                 |
| Mounting Type              | Surface Mount                                                           |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Oscillator Type            | Internal                                                                |
| Data Converters            | -                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 4V                                                               |
| RAM Size                   | 128 x 8                                                                 |
| EEPROM Size                | -                                                                       |
| Program Memory Type        | FLASH                                                                   |
| Program Memory Size        | 4KB (4K x 8)                                                            |
| Number of I/O              | 32                                                                      |
| Peripherals                | WDT                                                                     |
| Connectivity               | UART/USART                                                              |
| Speed                      | 16MHz                                                                   |
| Core Size                  | 8-Bit                                                                   |
| Core Processor             | 8051                                                                    |
| Product Status             | Obsolete                                                                |
| Details                    |                                                                         |



### 2. Pin Configurations

#### 2.1 40-lead PDIP



#### 2.3 44-lead PLCC



#### 2.2 44-lead TQFP



### 4.6 Port 3

Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. The Port 3 output buffers can sink/source four TTL inputs. When 1s are written to Port 3 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally being pulled low will source current ( $I_{\rm IL}$ ) because of the pull-ups.

Port 3 receives some control signals for Flash programming and verification.

Port 3 also serves the functions of various special features of the AT89LS51, as shown in the following table.

| Port Pin | Alternate Functions                    |  |  |  |
|----------|----------------------------------------|--|--|--|
| P3.0     | RXD (serial input port)                |  |  |  |
| P3.1     | TXD (serial output port)               |  |  |  |
| P3.2     | ĪNT0 (external interrupt 0)            |  |  |  |
| P3.3     | ĪNT1 (external interrupt 1)            |  |  |  |
| P3.4     | T0 (timer 0 external input)            |  |  |  |
| P3.5     | T1 (timer 1 external input)            |  |  |  |
| P3.6     | WR (external data memory write strobe) |  |  |  |
| P3.7     | RD (external data memory read strobe)  |  |  |  |

#### 4.7 RST

Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. This pin drives High for 98 oscillator periods after the Watchdog times out. The DISRTO bit in SFR AUXR (address 8EH) can be used to disable this feature. In the default state of bit DISRTO, the RESET HIGH out feature is enabled.

### 4.8 ALE/PROG

Address Latch Enable (ALE) is an output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming.

In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory.

If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode.

#### 4.9 PSEN

Program Store Enable (PSEN) is the read strobe to external program memory.

When the AT89LS51 is executing code from external program memory,  $\overline{\text{PSEN}}$  is activated twice each machine cycle, except that two  $\overline{\text{PSEN}}$  activations are skipped during each access to external data memory.





### 4.10 **EA/VPP**

External Access Enable.  $\overline{\mathsf{EA}}$  must be strapped to GND in order to enable the device to fetch code from external program memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed,  $\overline{\mathsf{EA}}$  will be internally latched on reset.

 $\overline{\mathsf{EA}}$  should be strapped to  $\mathsf{V}_{\mathsf{CC}}$  for internal program executions.

This pin also receives the 12-volt programming enable voltage (V<sub>PP</sub>) during Flash programming.

#### 4.11 XTAL1

Input to the inverting oscillator amplifier and input to the internal clock operating circuit.

### 4.12 XTAL2

Output from the inverting oscillator amplifier

## 5. Special Function Registers

A map of the on-chip memory area called the Special Function Register (SFR) space is shown in Table 5-1.

Note that not all of the addresses are occupied, and unoccupied addresses may not be implemented on the chip. Read accesses to these addresses will in general return random data, and write accesses will have an indeterminate effect.



Table 5-2. AUXR: Auxiliary Register

| AUXR                   | Address = 8EH Reset Value = X       |          |           |               |                 |             | Value = XXX00XX0B |        |
|------------------------|-------------------------------------|----------|-----------|---------------|-----------------|-------------|-------------------|--------|
| Not Bit<br>Addressable |                                     |          |           |               |                 |             |                   |        |
|                        | -                                   | _        | _         | WDIDLE        | DISRTO          | ı           | -                 | DISALE |
| Bit                    | 7                                   | 6        | 5         | 4             | 3               | 2           | 1                 | 0      |
| -                      | Reserved for future expansion       |          |           |               |                 |             |                   |        |
| DISALE                 |                                     | e/Enabl  | e ALE     |               |                 |             |                   |        |
|                        | DISALE Operating Mode               |          |           |               |                 |             |                   |        |
|                        | 0                                   | ALE      | is emitte | ed at a const | ant rate of 1/6 | 6 the oscil | lator frequ       | iency  |
|                        | 1                                   | ALE      | is active | only during   | a MOVX or N     | /IOVC inst  | ruction           |        |
| DISRTO                 | Disabl                              | e/Enabl  | e Reset   | out           |                 |             |                   |        |
|                        | DISRI                               | ГО       |           |               |                 |             |                   |        |
|                        | 0                                   | Rese     | et pin is | driven High a | after WDT tim   | es out      |                   |        |
|                        | 1                                   | Rese     | et pin is | input only    |                 |             |                   |        |
| WDIDLE                 | Disable/Enable WDT in IDLE mode     |          |           |               |                 |             |                   |        |
| WDIDLE                 |                                     |          |           |               |                 |             |                   |        |
| 0                      | WDT continues to count in IDLE mode |          |           |               |                 |             |                   |        |
| 1                      | WDT                                 | halts co | unting i  | n IDLE mode   | )               |             |                   |        |

**Dual Data Pointer Registers:** To facilitate accessing both internal and external data memory, two banks of 16-bit Data Pointer Registers are provided: DP0 at SFR address locations 82H-83H and DP1 at 84H-85H. Bit DPS = 0 in SFR AUXR1 selects DP0 and DPS = 1 selects DP1. The user should **always** initialize the DPS bit to the appropriate value before accessing the respective Data Pointer Register.

**Power Off Flag:** The Power Off Flag (POF) is located at bit 4 (PCON.4) in the PCON SFR. POF is set to "1" during power up. It can be set and rest under software control and is not affected by reset.



### 7.1 Using the WDT

To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, the user needs to service it by writing 01EH and 0E1H to WDTRST to avoid a WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH), and this will reset the device. When the WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write-only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST pin. The RESET pulse duration is 98xTOSC, where TOSC=1/FOSC. To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

### 7.2 WDT During Power-down and Idle

In Power-down mode the oscillator stops, which means the WDT also stops. While in Power-down mode, the user does not need to service the WDT. There are two methods of exiting Power-down mode: by a hardware reset or via a level-activated external interrupt, which is enabled prior to entering Power-down mode. When Power-down is exited with hardware reset, servicing the WDT should occur as it normally does whenever the AT89LS51 is reset. Exiting Power-down with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service for the interrupt used to exit Power-down mode.

To ensure that the WDT does not overflow within a few states of exiting Power-down, it is best to reset the WDT just before entering Power-down mode.

Before going into the IDLE mode, the WDIDLE bit in SFR AUXR is used to determine whether the WDT continues to count if enabled. The WDT keeps counting during IDLE (WDIDLE bit = 0) as the default state. To prevent the WDT from resetting the AT89LS51 while in IDLE mode, the user should always set up a timer that will periodically exit IDLE, service the WDT, and reenter IDLE mode.

With WDIDLE bit enabled, the WDT will stop to count in IDLE mode and resumes the count upon exit from IDLE.

#### 8. UART

The UART in the AT89LS51 operates the same way as the UART in the AT89C51. For further information on the UART operation, please click on the document link below:

http://www.atmel.com/dyn/resources/prod\_documents/DOC4316.PDF

#### Timer 0 and 1

Timer 0 and Timer 1 in the AT89LS51 operate the same way as Timer 0 and Timer 1 in the AT89C51. For further information on the timers' operation, please click on the document link below:

http://www.atmel.com/dyn/resources/prod documents/DOC4316.PDF

11

### 10. Interrupts

The AT89LS51 has a total of five interrupt vectors: two external interrupts (INT0 and INT1), two timer interrupts (Timers 0 and 1), and the serial port interrupt. These interrupts are all shown in Figure 10-1.

Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE. IE also contains a global disable bit, EA, which disables all interrupts at once.

Note that Table 10-1 shows that bit positions IE.5 and IE.6 are unimplemented. User software should not write 1s to these bit positions, since they may be used in future AT89 products.

The Timer 0 and Timer 1 flags, TF0 and TF1, are set at S5P2 of the cycle in which the timers overflow. The values are then polled by the circuitry in the next cycle.

Table 10-1. Interrupt Enable (IE) Register

| (MSB)                                 | (LSB)           |               |    |     |     |     |     |
|---------------------------------------|-----------------|---------------|----|-----|-----|-----|-----|
| EA                                    | -               | _             | ES | ET1 | EX1 | ET0 | EX0 |
| Enable Bit = 1 enables the interrupt. |                 |               |    |     |     |     |     |
| Enable Bit =                          | = 0 disables th | ne interrupt. |    |     |     |     |     |

| Symbol               | Position                                                                                                | Function                                                                                                                                                                      |  |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| EA                   | IE.7                                                                                                    | Disables all interrupts. If EA = 0, no interrupt is acknowledged. If EA = 1, each interrupt source is individually enabled or disabled by setting or clearing its enable bit. |  |  |  |  |
| _                    | IE.6                                                                                                    | Reserved                                                                                                                                                                      |  |  |  |  |
| _                    | IE.5                                                                                                    | Reserved                                                                                                                                                                      |  |  |  |  |
| ES                   | IE.4                                                                                                    | Serial Port interrupt enable bit                                                                                                                                              |  |  |  |  |
| ET1                  | IE.3                                                                                                    | Timer 1 interrupt enable bit                                                                                                                                                  |  |  |  |  |
| EX1                  | IE.2                                                                                                    | External interrupt 1 enable bit                                                                                                                                               |  |  |  |  |
| ET0                  | IE.1                                                                                                    | Timer 0 interrupt enable bit                                                                                                                                                  |  |  |  |  |
| EX0                  | IE.0                                                                                                    | External interrupt 0 enable bit                                                                                                                                               |  |  |  |  |
| User software should | User software should never write 1s to reserved bits, because they may be used in future AT89 products. |                                                                                                                                                                               |  |  |  |  |



Figure 10-1. Interrupt Sources



### 11. Oscillator Characteristics

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier that can be configured for use as an on-chip oscillator, as shown in Figure 11-1. Either a quartz crystal or ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven, as shown in Figure 11-2. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is hrough a divide-by-two flip-flop, but minimum and maximum voltage high and low time specifications must be observed.

Figure 11-1. Oscillator Connections



Note: C1, C2 = 30 pF  $\pm$ 10 pF for Crystals = 40 pF  $\pm$ 10 pF for Ceramic Resonators



5. At the end of a programming session, RST can be set low to commence normal device operation.

Power-off sequence (if needed):

- 1. Set XTAL1 to "L" (if a crystal is not used).
- 2. Set RST to "L".
- 3. Turn V<sub>CC</sub> power off.

**Data Polling:** The Data Polling feature is also available in the serial mode. In this mode, during a write cycle an attempted read of the last byte written will result in the complement of the MSB of the serial output byte on MISO.

### 16.2 Serial Programming Instruction Set

The Instruction Set for Serial Programming follows a 4-byte protocol and is shown in Table 19-1.

### 17. Programming Interface – Parallel Mode

Every code byte in the Flash array can be programmed by using the appropriate combination of control signals. The write operation cycle is self-timed and once initiated, will automatically time itself to completion.

Most major worldwide programming vendors offer support for the Atmel microcontroller series. Please contact your local programming vendor for the appropriate software revision.

Table 17-1. Flash Programming Modes

|                           |                 |     |      | ALE/ | EA/             |      |      |      |      |      | P0.7-0                 | P2.3-0 | P1.7-0 |
|---------------------------|-----------------|-----|------|------|-----------------|------|------|------|------|------|------------------------|--------|--------|
| Mode                      | V <sub>cc</sub> | RST | PSEN | PROG | V <sub>PP</sub> | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 | Data                   | Add    | ress   |
| Write Code Data           | 5V              | Н   | L    | (2)  | 12V             | L    | Н    | Н    | Н    | Н    | D <sub>IN</sub>        | A11-8  | A7-0   |
| Read Code Data            | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | Н    | Н    | D <sub>OUT</sub>       | A11-8  | A7-0   |
| Write Lock Bit 1          | 5V              | Н   | L    | (3)  | 12V             | Н    | Н    | Н    | Н    | Н    | Х                      | х      | х      |
| Write Lock Bit 2          | 5V              | Н   | L    | (3)  | 12V             | Н    | Н    | Н    | L    | L    | Х                      | Х      | х      |
| Write Lock Bit 3          | 5V              | Н   | L    | (3)  | 12V             | Н    | L    | Н    | Н    | L    | х                      | х      | х      |
| Read Lock Bits<br>1, 2, 3 | 5V              | Н   | L    | Н    | Н               | Н    | Н    | L    | Н    | L    | P0.2,<br>P0.3,<br>P0.4 | х      | х      |
| Chip Erase                | 5V              | Н   | L    | (1)  | 12V             | Н    | L    | Н    | L    | L    | Х                      | Х      | х      |
| Read Atmel ID             | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 1EH                    | 0000   | 00H    |
| Read Device ID            | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 61H                    | 0001   | 00H    |
| Read Device ID            | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 06H                    | 0010   | 00H    |

Notes: 1. Each PROG pulse is 200 ns - 500 ns for Chip Erase.

- 2. Each PROG pulse is 200 ns 500 ns for Write Code Data.
- 3. Each PROG pulse is 200 ns 500 ns for Write Lock Bits.
- 4. RDY/BSY signal is output on P3.0 during programming.
- 5. X = don't care.



Figure 17-1. Programming the Flash Memory (Parallel Mode)

Figure 17-2. Verifying the Flash Memory (Parallel Mode)





# 18. Flash Programming and Verification Characteristics (Parallel Mode)

 $T_A = 20$  °C to 30 °C,  $V_{CC} = 4.5$  to 5.5V

| Symbol              | Parameter                             | Min                  | Max                  | Units |
|---------------------|---------------------------------------|----------------------|----------------------|-------|
| V <sub>PP</sub>     | Programming Supply Voltage            | 11.5                 | 12.5                 | V     |
| I <sub>PP</sub>     | Programming Supply Current            |                      | 10                   | mA    |
| I <sub>cc</sub>     | V <sub>CC</sub> Supply Current        |                      | 30                   | mA    |
| 1/t <sub>CLCL</sub> | Oscillator Frequency                  | 3                    | 16                   | MHz   |
| t <sub>AVGL</sub>   | Address Setup to PROG Low             | 48 t <sub>CLCL</sub> |                      |       |
| t <sub>GHAX</sub>   | Address Hold After PROG               | 48 t <sub>CLCL</sub> |                      |       |
| t <sub>DVGL</sub>   | Data Setup to PROG Low                | 48 t <sub>CLCL</sub> |                      |       |
| t <sub>GHDX</sub>   | Data Hold After PROG                  | 48 t <sub>CLCL</sub> |                      |       |
| t <sub>EHSH</sub>   | P2.7 (ENABLE) High to V <sub>PP</sub> | 48 t <sub>CLCL</sub> |                      |       |
| t <sub>SHGL</sub>   | V <sub>PP</sub> Setup to PROG Low     | 10                   |                      | μs    |
| t <sub>GHSL</sub>   | V <sub>PP</sub> Hold After PROG       | 10                   |                      | μs    |
| t <sub>GLGH</sub>   | PROG Width                            | 0.2                  | 1                    | μs    |
| t <sub>AVQV</sub>   | Address to Data Valid                 |                      | 48 t <sub>CLCL</sub> |       |
| t <sub>ELQV</sub>   | ENABLE Low to Data Valid              |                      | 48 t <sub>CLCL</sub> |       |
| t <sub>EHQZ</sub>   | Data Float After ENABLE               | 0                    | 48 t <sub>CLCL</sub> |       |
| t <sub>GHBL</sub>   | PROG High to BUSY Low                 |                      | 1.0                  | μs    |
| t <sub>wc</sub>     | Byte Write Cycle Time                 |                      | 50                   | μs    |

Figure 18-1. Flash Programming and Verification Waveforms - Parallel Mode



Figure 18-2. Flash Memory Serial Downloading



# 19. Flash Programming and Verification Waveforms – Serial Mode

Figure 19-1. Serial Programming Waveforms



## 20. Serial Programming Characteristics

Figure 20-1. Serial Programming Timing



**Table 20-1.** Serial Programming Characteristics,  $T_A = -40 \cdot C$  to 85· C,  $V_{CC} = 2.7V - 4.0V$  (Unless Otherwise Noted)

| Symbol              | Parameter                         | Min                 | Тур | Max                        | Units |
|---------------------|-----------------------------------|---------------------|-----|----------------------------|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency              | 3                   |     | 16                         | MHz   |
| t <sub>CLCL</sub>   | Oscillator Period                 | 62.5                |     |                            | ns    |
| t <sub>SHSL</sub>   | SCK Pulse Width High              | 8 t <sub>CLCL</sub> |     |                            | ns    |
| t <sub>SLSH</sub>   | SCK Pulse Width Low               | 8 t <sub>CLCL</sub> |     |                            | ns    |
| t <sub>OVSH</sub>   | MOSI Setup to SCK High            | t <sub>CLCL</sub>   |     |                            | ns    |
| t <sub>SHOX</sub>   | MOSI Hold after SCK High          | 2 t <sub>CLCL</sub> |     |                            | ns    |
| t <sub>SLIV</sub>   | SCK Low to MISO Valid             | 10                  | 16  | 32                         | ns    |
| t <sub>ERASE</sub>  | Chip Erase Instruction Cycle Time |                     |     | 500                        | ms    |
| t <sub>SWC</sub>    | Serial Byte Write Cycle Time      |                     |     | 64 t <sub>CLCL</sub> + 400 | μs    |

# 21. Absolute Maximum Ratings\*

| Operating Temperature55°C to +125°C                    |
|--------------------------------------------------------|
| Storage Temperature65°C to +150°C                      |
| Voltage on Any Pin with Respect to Ground1.0V to +7.0V |
| Maximum Operating Voltage                              |
| DC Output Current                                      |

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



### 22. DC Characteristics

The values shown in this table are valid for  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and  $V_{CC} = 2.7V$  to 4.0V, unless otherwise noted.

| Symbol           | Parameter                                                | Condition                                 | Min                      | Max                      | Units |
|------------------|----------------------------------------------------------|-------------------------------------------|--------------------------|--------------------------|-------|
| V <sub>IL</sub>  | Input Low Voltage                                        | (Except EA)                               | -0.5                     | 0.7                      | V     |
| V <sub>IL1</sub> | Input Low Voltage (EA)                                   |                                           | -0.5                     | 0.2 V <sub>CC</sub> -0.3 | V     |
| V <sub>IH</sub>  | Input High Voltage                                       | (Except XTAL1, RST)                       | 0.2 V <sub>CC</sub> +0.9 | V <sub>CC</sub> +0.5     | V     |
| V <sub>IH1</sub> | Input High Voltage                                       | (XTAL1, RST)                              | 0.7 V <sub>CC</sub>      | V <sub>CC</sub> +0.5     | V     |
| V <sub>OL</sub>  | Output Low Voltage <sup>(1)</sup> (Ports 1,2,3)          | I <sub>OL</sub> = 0.8 mA                  |                          | 0.45                     | V     |
| V <sub>OL1</sub> | Output Low Voltage <sup>(1)</sup><br>(Port 0, ALE, PSEN) | I <sub>OL</sub> = 1.6 mA                  |                          | 0.45                     | V     |
|                  |                                                          | Ι <sub>ΟΗ</sub> = -60 μΑ                  | 2.4                      |                          | V     |
| $V_{OH}$         | Output High Voltage<br>(Ports 1,2,3, ALE, PSEN)          | I <sub>OH</sub> = -25 μA                  | 0.65 V <sub>CC</sub>     |                          | V     |
| (Ports 1,2,3, F  | (1 0110 1,2,0, 7122, 1 0214)                             | I <sub>OH</sub> = -10 μA                  | 0.80 V <sub>CC</sub>     |                          | V     |
|                  |                                                          | I <sub>OH</sub> = -800 μA                 | 2.4                      |                          | V     |
| $V_{OH1}$        | Output High Voltage<br>(Port 0 in External Bus Mode)     | Ι <sub>ΟΗ</sub> = -300 μΑ                 | 0.75 V <sub>CC</sub>     |                          | V     |
|                  | (1 of to 111 External Buo Mode)                          | Ι <sub>ΟΗ</sub> = -80 μΑ                  | 0.9 V <sub>CC</sub>      |                          | V     |
| I <sub>IL</sub>  | Logical 0 Input Current (Ports 1,2,3)                    | V <sub>IN</sub> = 0.45V                   |                          | -50                      | μΑ    |
| I <sub>TL</sub>  | Logical 1 to 0 Transition Current (Ports 1,2,3)          | V <sub>IN</sub> = 2V                      |                          | -150                     | μΑ    |
| I <sub>LI</sub>  | Input Leakage Current (Port 0, EA)                       | 0.45 < V <sub>IN</sub> < V <sub>CC</sub>  |                          | ±10                      | μΑ    |
| RRST             | Reset Pulldown Resistor                                  |                                           | 50                       | 300                      | ΚΩ    |
| C <sub>IO</sub>  | Pin Capacitance                                          | Test Freq. = 1 MHz, T <sub>A</sub> = 25°C |                          | 10                       | pF    |
| 010              | Dower Cumply Current                                     | Active Mode, 12 MHz                       |                          | 25                       | mA    |
| I <sub>CC</sub>  | Power Supply Current                                     | Idle Mode, 12 MHz                         |                          | 6.5                      | mA    |
|                  | Power-down Mode <sup>(2)</sup>                           | V <sub>CC</sub> = 4.0V                    |                          | 30                       | μA    |

Notes: 1. Under steady state (non-transient) conditions,  $I_{OL}$  must be externally limited as follows:

Maximum  $I_{OL}$  per port pin: 10 mA

Maximum I<sub>OL</sub> per 8-bit port:

Port 0: 26 mA Ports 1, 2, 3: 15 mA Maximum total I<sub>OL</sub> for all output pins: 71 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

2. Minimum  $V_{CC}$  for Power-down is 2V.

### 23. AC Characteristics

Under operating conditions, load capacitance for Port 0, ALE/ $\overline{PROG}$ , and  $\overline{PSEN}$  = 100 pF; load capacitance for all other outputs = 80 pF.

### 23.1 External Program and Data Memory Characteristics

|                     |                                                   | 16 MHz | Oscillator | Variable                |                         |       |
|---------------------|---------------------------------------------------|--------|------------|-------------------------|-------------------------|-------|
| Symbol              | Parameter                                         | Min    | Max        | Min                     | Max                     | Units |
| 1/t <sub>CLCL</sub> | Oscillator Frequency                              |        |            | 0                       | 16                      | MHz   |
| t <sub>LHLL</sub>   | ALE Pulse Width                                   | 85     |            | 2t <sub>CLCL</sub> -40  |                         | ns    |
| t <sub>AVLL</sub>   | Address Valid to ALE Low                          | 22     |            | t <sub>CLCL</sub> -40   |                         | ns    |
| t <sub>LLAX</sub>   | Address Hold After ALE Low                        | 32     |            | t <sub>CLCL</sub> -30   |                         | ns    |
| t <sub>LLIV</sub>   | ALE Low to Valid Instruction In                   |        | 150        |                         | 4t <sub>CLCL</sub> -100 | ns    |
| t <sub>LLPL</sub>   | ALE Low to PSEN Low                               | 32     |            | t <sub>CLCL</sub> -30   |                         | ns    |
| t <sub>PLPH</sub>   | PSEN Pulse Width                                  | 142    |            | 3t <sub>CLCL</sub> -45  |                         | ns    |
| t <sub>PLIV</sub>   | PSEN Low to Valid Instruction In                  |        | 82         |                         | 3t <sub>CLCL</sub> -105 | ns    |
| t <sub>PXIX</sub>   | Input Instruction Hold After PSEN                 | 0      |            | 0                       |                         | ns    |
| t <sub>PXIZ</sub>   | Input Instruction Float After PSEN                |        | 37         |                         | t <sub>CLCL</sub> -25   | ns    |
| t <sub>PXAV</sub>   | PSEN to Address Valid                             | 75     |            | t <sub>CLCL</sub> -8    |                         | ns    |
| t <sub>AVIV</sub>   | Address to Valid Instruction In                   |        | 207        |                         | 5t <sub>CLCL</sub> -105 | ns    |
| t <sub>PLAZ</sub>   | PSEN Low to Address Float                         |        | 10         |                         | 10                      | ns    |
| t <sub>RLRH</sub>   | RD Pulse Width                                    | 275    |            | 6t <sub>CLCL</sub> -100 |                         | ns    |
| t <sub>WLWH</sub>   | WR Pulse Width                                    | 275    |            | 6t <sub>CLCL</sub> -100 |                         | ns    |
| t <sub>RLDV</sub>   | RD Low to Valid Data In                           |        | 147        |                         | 5t <sub>CLCL</sub> -165 | ns    |
| t <sub>RHDX</sub>   | Data Hold After RD                                | 0      |            | 0                       |                         | ns    |
| t <sub>RHDZ</sub>   | Data Float After RD                               |        | 65         |                         | 2t <sub>CLCL</sub> -60  | ns    |
| t <sub>LLDV</sub>   | ALE Low to Valid Data In                          |        | 350        |                         | 8t <sub>CLCL</sub> -150 | ns    |
| t <sub>AVDV</sub>   | Address to Valid Data In                          |        | 397        |                         | 9t <sub>CLCL</sub> -165 | ns    |
| t <sub>LLWL</sub>   | ALE Low to RD or WR Low                           | 137    | 239        | 3t <sub>CLCL</sub> -50  | 3t <sub>CLCL</sub> +50  | ns    |
| t <sub>AVWL</sub>   | Address to $\overline{RD}$ or $\overline{WR}$ Low | 122    |            | 4t <sub>CLCL</sub> -130 |                         | ns    |
| t <sub>QVWX</sub>   | Data Valid to WR Transition                       | 13     |            | t <sub>CLCL</sub> -50   |                         | ns    |
| t <sub>QVWH</sub>   | Data Valid to WR High                             | 287    |            | 7t <sub>CLCL</sub> -150 |                         | ns    |
| t <sub>WHQX</sub>   | Data Hold After WR                                | 13     |            | t <sub>CLCL</sub> -50   |                         | ns    |
| t <sub>RLAZ</sub>   | RD Low to Address Float                           |        | 0          |                         | 0                       | ns    |
| t <sub>WHLH</sub>   | RD or WR High to ALE High                         | 23     | 103        | t <sub>CLCL</sub> -40   | t <sub>CLCL</sub> +40   | ns    |





# 24. External Program Memory Read Cycle



# 25. External Data Memory Read Cycle



### 26. External Data Memory Write Cycle



### 27. External Clock Drive Waveforms



### 28. External Clock Drive

| Symbol              | Parameter            | Min  | Max | Units |
|---------------------|----------------------|------|-----|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency | 0    | 16  | MHz   |
| t <sub>CLCL</sub>   | Clock Period         | 62.5 |     | ns    |
| t <sub>CHCX</sub>   | High Time            | 20   |     | ns    |
| t <sub>CLCX</sub>   | Low Time             | 20   |     | ns    |
| t <sub>CLCH</sub>   | Rise Time            |      | 20  | ns    |
| t <sub>CHCL</sub>   | Fall Time            |      | 20  | ns    |



### 29. Serial Port Timing: Shift Register Mode Test Conditions

The values in this table are valid for  $V_{CC} = 2.7V$  to 4.0V and Load Capacitance = 80 pF.

|                   |                                          | 12 MI | 12 MHz Osc Variable Oscillator |                          | Oscillator               |       |
|-------------------|------------------------------------------|-------|--------------------------------|--------------------------|--------------------------|-------|
| Symbol            | Parameter                                | Min   | Max                            | Min                      | Max                      | Units |
| t <sub>XLXL</sub> | Serial Port Clock Cycle Time             | 1.0   |                                | 12t <sub>CLCL</sub>      |                          | μs    |
| t <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge   | 700   |                                | 10t <sub>CLCL</sub> -133 |                          | ns    |
| t <sub>XHQX</sub> | Output Data Hold After Clock Rising Edge | 50    |                                | 2t <sub>CLCL</sub> -80   |                          | ns    |
| t <sub>XHDX</sub> | Input Data Hold After Clock Rising Edge  | 0     |                                | 0                        |                          | ns    |
| t <sub>XHDV</sub> | Clock Rising Edge to Input Data Valid    |       | 700                            |                          | 10t <sub>CLCL</sub> -133 | ns    |

## 30. Shift Register Mode Timing Waveforms



# 31. AC Testing Input/Output Waveforms<sup>(1)</sup>



Note: 1. AC Inputs during testing are driven at V<sub>CC</sub> - 0.5V for a logic 1 and 0.45V for a logic 0. Timing measurements are made at V<sub>IH</sub> min. for a logic 1 and V<sub>IL</sub> max. for a logic 0.

# 32. Float Waveforms<sup>(1)</sup>



Note: 1. For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when a 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs.

# 33. Ordering Information

# 33.1 Green Package Option (Pb/Halide-free)

| Speed<br>(MHz) | Power<br>Supply | Ordering Code                    | Package           | Operation Range |
|----------------|-----------------|----------------------------------|-------------------|-----------------|
| 16             |                 | AT89LS51-16AU                    | 44A               | Industrial      |
|                | 2.7V to 4.0V    | P.7V to 4.0V AT89LS51-16.JU 44.J | (-40° C to 85° C) |                 |
|                |                 | AT89LS51-16PU                    | 40P6              | (-40 C t0 65 C) |

| Package Type |                                                         |  |  |
|--------------|---------------------------------------------------------|--|--|
| 44A          | 44-lead, Thin Plastic Gull Wing Quad Flatpack (TQFP)    |  |  |
| 44J          | 44-lead, Plastic J-leaded Chip Carrier (PLCC)           |  |  |
| 40P6         | 40-pin, 0.600" Wide, Plastic Dual Inline Package (PDIP) |  |  |



### 34.3 40P6 - PDIP







Notes:

- 1. This package conforms to JEDEC reference MS-011, Variation AC.
- 2. Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010").

### **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL      | MIN    | NOM | MAX    | NOTE   |
|-------------|--------|-----|--------|--------|
| А           | _      | _   | 4.826  |        |
| A1          | 0.381  | _   | _      |        |
| D           | 52.070 | _   | 52.578 | Note 2 |
| E           | 15.240 | _   | 15.875 |        |
| E1          | 13.462 | _   | 13.970 | Note 2 |
| В           | 0.356  | _   | 0.559  |        |
| B1          | 1.041  | _   | 1.651  |        |
| L           | 3.048  | _   | 3.556  |        |
| С           | 0.203  | -   | 0.381  |        |
| eB          | 15.494 | _   | 17.526 |        |
| e 2.540 TYP |        |     |        |        |

09/28/01

| 0005 0 1 1 1 1 1 1 1                       | TITLE                                                                   | DRAWING NO. | REV. |
|--------------------------------------------|-------------------------------------------------------------------------|-------------|------|
| 2325 Orchard Parkway<br>San Jose, CA 95131 | 40P6, 40-lead (0.600"/15.24 mm Wide) Plastic Dual Inline Package (PDIP) | 40P6        | В    |



### Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong

Tel: (852) 2721-9778 Fax: (852) 2722-1369 Atmel Europe

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-

Yvelines Cedex France

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

www.atmel.com

Technical Support

mcu@atmel.com

Sales Contact

www.atmel.com/contacts

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2008 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.