



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 2010                       |                                                                         |
|----------------------------|-------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                |
| Core Processor             | 8051                                                                    |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 16MHz                                                                   |
| Connectivity               | UART/USART                                                              |
| Peripherals                | WDT                                                                     |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 4KB (4K x 8)                                                            |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                |                                                                         |
| RAM Size                   | 128 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 4V                                                               |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-LCC (J-Lead)                                                         |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89ls51-16ji |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3. Block Diagram







## 4. Pin Description

| 4.1 | VCC    |                                                                                                                                                                                                                                                                                                       |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |        | Supply voltage.                                                                                                                                                                                                                                                                                       |
| 4.2 | GND    |                                                                                                                                                                                                                                                                                                       |
|     |        | Ground.                                                                                                                                                                                                                                                                                               |
| 4.3 | Port 0 |                                                                                                                                                                                                                                                                                                       |
|     |        | Port 0 is an 8-bit open drain bidirectional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as high-impedance inputs.                                                                                                       |
|     |        | Port 0 can also be configured to be the multiplexed low-order address/data bus during accesses to external program and data memory. In this mode, P0 has internal pull-ups.                                                                                                                           |
|     |        | Port 0 also receives the code bytes during Flash programming and outputs the code bytes dur-<br>ing program verification. <b>External pull-ups are required during program verification</b> .                                                                                                         |
| 4.4 | Port 1 |                                                                                                                                                                                                                                                                                                       |
|     |        | Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. The Port 1 output buffers can sink/source four TTL inputs. When 1s are written to Port 1 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally being pulled low |

will source current  $(I_{IL})$  because of the internal pull-ups.

Port 1 also receives the low-order address bytes during Flash programming and verification.

| Port Pin | Alternate Functions                   |
|----------|---------------------------------------|
| P1.5     | MOSI (used for In-System Programming) |
| P1.6     | MISO (used for In-System Programming) |
| P1.7     | SCK (used for In-System Programming)  |

#### 4.5 Port 2

Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. The Port 2 output buffers can sink/source four TTL inputs. When 1s are written to Port 2 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current  $(I_{IL})$  because of the internal pull-ups.

Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR). In this application, Port 2 uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register.

Port 2 also receives the high-order address bits and some control signals during Flash programming and verification.

4

| 0F8H |                  |                  |                   |                  |                  |                  |                    |                  | 0FFH |
|------|------------------|------------------|-------------------|------------------|------------------|------------------|--------------------|------------------|------|
| 0F0H | B<br>00000000    |                  |                   |                  |                  |                  |                    |                  | 0F7H |
| 0E8H |                  |                  |                   |                  |                  |                  |                    |                  | 0EFH |
| 0E0H | ACC<br>00000000  |                  |                   |                  |                  |                  |                    |                  | 0E7H |
| 0D8H |                  |                  |                   |                  |                  |                  |                    |                  | 0DFH |
| 0D0H | PSW<br>00000000  |                  |                   |                  |                  |                  |                    |                  | 0D7H |
| 0C8H |                  |                  |                   |                  |                  |                  |                    |                  | 0CFH |
| 0C0H |                  |                  |                   |                  |                  |                  |                    |                  | 0C7H |
| 0B8H | IP<br>XX000000   |                  |                   |                  |                  |                  |                    |                  | 0BFH |
| 0B0H | P3<br>11111111   |                  |                   |                  |                  |                  |                    |                  | 0B7H |
| 0A8H | IE<br>0X000000   |                  |                   |                  |                  |                  |                    |                  | 0AFH |
| 0A0H | P2<br>11111111   |                  | AUXR1<br>XXXXXXX0 |                  |                  |                  | WDTRST<br>XXXXXXXX |                  | 0A7H |
| 98H  | SCON<br>00000000 | SBUF<br>XXXXXXXX |                   |                  |                  |                  |                    |                  | 9FH  |
| 90H  | P1<br>11111111   |                  |                   |                  |                  |                  |                    |                  | 97H  |
| 88H  | TCON<br>00000000 | TMOD<br>00000000 | TL0<br>00000000   | TL1<br>00000000  | TH0<br>00000000  | TH1<br>00000000  | AUXR<br>XXX00XX0   |                  | 8FH  |
| 80H  | P0<br>11111111   | SP<br>00000111   | DP0L<br>00000000  | DP0H<br>00000000 | DP1L<br>00000000 | DP1H<br>00000000 |                    | PCON<br>0XXX0000 | 87H  |

Table 5-1. AT89LS51 SFR Map and Reset Values

User software should not write 1s to these unlisted locations, since they may be used in future products to invoke new features. In that case, the reset or inactive values of the new bits will always be 0.

**Interrupt Registers:** The individual interrupt enable bits are in the IE register. Two priorities can be set for each of the five interrupt sources in the IP register.





| AUXR                   | A                                   | ddress =  | = 8EH     |               |                |             | Reset       | t Value = XXX00XX0B |  |
|------------------------|-------------------------------------|-----------|-----------|---------------|----------------|-------------|-------------|---------------------|--|
| Not Bit<br>Addressable |                                     |           |           |               |                |             |             |                     |  |
|                        | -                                   | _         | _         | WDIDLE        | DISRTO         | _           | _           | DISALE              |  |
| Bit                    | 7                                   | 6         | 5         | 4             | 3              | 2           | 1           | 0                   |  |
|                        |                                     |           |           |               |                |             |             | ·                   |  |
| -                      | Reserv                              | ved for f | uture ex  | pansion       |                |             |             |                     |  |
| DISALE                 | Disabl                              | e/Enabl   | e ALE     |               |                |             |             |                     |  |
|                        | DISAL                               | .E        |           |               |                |             |             |                     |  |
|                        | Opera                               | ting Mo   | de        |               |                |             |             |                     |  |
|                        | 0                                   | ALE       | is emitte | ed at a const | ant rate of 1/ | 6 the oscil | lator frequ | iency               |  |
|                        | 1                                   | ALE       | is active | e only during | a MOVX or N    | /IOVC inst  | ruction     |                     |  |
| DISRTO                 | Disabl                              | e/Enabl   | e Reset   | out           |                |             |             |                     |  |
|                        | DISRT                               | 0         |           |               |                |             |             |                     |  |
|                        | 0                                   | Rese      | et pin is | driven High a | after WDT tim  | nes out     |             |                     |  |
|                        | 1                                   | Rese      | et pin is | input only    |                |             |             |                     |  |
| WDIDLE                 | Disable/Enable WDT in IDLE mode     |           |           |               |                |             |             |                     |  |
| WDIDLE                 |                                     |           |           |               |                |             |             |                     |  |
| 0                      | WDT continues to count in IDLE mode |           |           |               |                |             |             |                     |  |
| 1                      | WDT halts counting in IDLE mode     |           |           |               |                |             |             |                     |  |

#### Table 5-2. AUXR: Auxiliary Register

**Dual Data Pointer Registers:** To facilitate accessing both internal and external data memory, two banks of 16-bit Data Pointer Registers are provided: DP0 at SFR address locations 82H-83H and DP1 at 84H-85H. Bit DPS = 0 in SFR AUXR1 selects DP0 and DPS = 1 selects DP1. The user should **always** initialize the DPS bit to the appropriate value before accessing the respective Data Pointer Register.

**Power Off Flag:** The Power Off Flag (POF) is located at bit 4 (PCON.4) in the PCON SFR. POF is set to "1" during power up. It can be set and rest under software control and is not affected by reset.

8

| AUXR1<br>Addre     | ess = A2H                        |                                     |          |             |           |   |       |                  |  |  |
|--------------------|----------------------------------|-------------------------------------|----------|-------------|-----------|---|-------|------------------|--|--|
| Not B<br>Addressat |                                  |                                     |          |             |           |   | Reset | Value = XXXXXXXX |  |  |
|                    | _                                | -                                   | -        | -           | _         | - | _     | DPS              |  |  |
| Bit                | 7                                | 6                                   | 5        | 4           | 3         | 2 | 1     | 0                |  |  |
| –<br>DPS           |                                  | ed for futur                        | -        |             |           |   |       |                  |  |  |
| DFO                | Data Pointer Register Select DPS |                                     |          |             |           |   |       |                  |  |  |
|                    | 0                                | 0 Selects DPTR Registers DP0L, DP0H |          |             |           |   |       |                  |  |  |
|                    | 1                                | Select                              | s DPTR F | Registers [ | DP1L, DP1 | н |       |                  |  |  |

 Table 5-3.
 AUXR1: Auxiliary Register 1

## 6. Memory Organization

MCS-51 devices have a separate address space for Program and Data Memory. Up to 64K bytes each of external Program and Data Memory can be addressed.

### 6.1 Program Memory

If the EA pin is connected to GND, all program fetches are directed to external memory.

On the AT89LS51, if  $\overline{EA}$  is connected to V<sub>CC</sub>, program fetches to addresses 0000H through FFFH are directed to internal memory and fetches to addresses 1000H through FFFFH are directed to external memory.

## 6.2 Data Memory

The AT89LS51 implements 128 bytes of on-chip RAM. The 128 bytes are accessible via direct and indirect addressing modes. Stack operations are examples of indirect addressing, so the 128 bytes of data RAM are available as stack space.

## 7. Watchdog Timer (One-time Enabled with Reset-out)

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upsets. The WDT consists of a 14-bit counter and the Watchdog Timer Reset (WDTRST) SFR. The WDT is defaulted to disable from exiting reset. To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, it will increment every machine cycle while the oscillator is running. The WDT timeout period is dependent on the external clock frequency. There is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST pin.



## 10. Interrupts

The AT89LS51 has a total of five interrupt vectors: two external interrupts (INT0 and INT1), two timer interrupts (Timers 0 and 1), and the serial port interrupt. These interrupts are all shown in Figure 10-1.

Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE. IE also contains a global disable bit, EA, which disables all interrupts at once.

Note that Table 10-1 shows that bit positions IE.5 and IE.6 are unimplemented. User software should not write 1s to these bit positions, since they may be used in future AT89 products.

The Timer 0 and Timer 1 flags, TF0 and TF1, are set at S5P2 of the cycle in which the timers overflow. The values are then polled by the circuitry in the next cycle.

| (MSB)                | (MSB) (LSB)                                                                                             |           |         |        |               |               |                |     |    |  |
|----------------------|---------------------------------------------------------------------------------------------------------|-----------|---------|--------|---------------|---------------|----------------|-----|----|--|
| EA –                 |                                                                                                         | -         | ES      |        | ET1           | EX1           | ET0            | EX0 |    |  |
| Enable Bit = 1 enab  | Enable Bit = 1 enables the interrupt.                                                                   |           |         |        |               |               |                |     |    |  |
| Enable Bit = 0 disal | oles the i                                                                                              | nterrupt. |         |        |               |               |                |     |    |  |
| Symbol               | Posit                                                                                                   | ion       | F       | unct   | ion           |               |                |     |    |  |
| EA                   | IE.7                                                                                                    |           | a<br>ir | icknov | •             | EA = 1, each  | n interrupt so | -   | ts |  |
| -                    | IE.6                                                                                                    |           | R       | Reser  | ved           |               |                |     |    |  |
| -                    | IE.5                                                                                                    |           | R       | Reser  | ved           |               |                |     |    |  |
| ES                   | IE.4                                                                                                    |           | S       | Serial | Port interrup | ot enable bit |                |     |    |  |
| ET1                  | IE.3                                                                                                    |           | Т       | imer   | 1 interrupt e | enable bit    |                |     |    |  |
| EX1                  | IE.2                                                                                                    |           | E       | Extern | al interrupt  | 1 enable bit  |                |     |    |  |
| ET0                  | IE.1                                                                                                    |           | Т       | imer   | 0 interrupt e | enable bit    |                |     |    |  |
| EX0                  | EX0 IE.0 External interrupt 0 enable bit                                                                |           |         |        |               |               |                |     |    |  |
| User software should | User software should never write 1s to reserved bits, because they may be used in future AT89 products. |           |         |        |               |               |                |     |    |  |





#### Figure 10-1. Interrupt Sources



# **11. Oscillator Characteristics**

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier that can be configured for use as an on-chip oscillator, as shown in Figure 11-1. Either a quartz crystal or ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven, as shown in Figure 11-2. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clock-ing circuitry is hrough a divide-by-two flip-flop, but minimum and maximum voltage high and low time specifications must be observed.

Figure 11-1. Oscillator Connections



Note: C1, C2 = 30 pF  $\pm$  10 pF for Crystals = 40 pF  $\pm$  10 pF for Ceramic Resonators





## 12. Idle Mode

In idle mode, the CPU puts itself to sleep while all the on-chip peripherals remain active. The mode is invoked by software. The content of the on-chip RAM and all the special function registers remain unchanged during this mode. The idle mode can be terminated by any enabled interrupt or by a hardware reset.

Note that when idle mode is terminated by a hardware reset, the device normally resumes program execution from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a port pin when idle mode is terminated by a reset, the instruction following the one that invokes idle mode should not write to a port pin or to external memory.

## 13. Power-down Mode

In the Power-down mode, the oscillator is stopped, and the instruction that invokes Power-down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values until the Power-down mode is terminated. Exit from Power-down mode can be initiated either by a hardware reset or by activation of an enabled external interrupt ( $\overline{INT0}$  or  $\overline{INT1}$ ). Reset redefines the SFRs but does not change the on-chip RAM. The reset should not be activated before V<sub>CC</sub> is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize.

|            | 1              |     |      |       |       |         |       |
|------------|----------------|-----|------|-------|-------|---------|-------|
| Mode       | Program Memory | ALE | PSEN | PORT0 | PORT1 | PORT2   | PORT3 |
| ldle       | Internal       | 1   | 1    | Data  | Data  | Data    | Data  |
| ldle       | External       | 1   | 1    | Float | Data  | Address | Data  |
| Power-down | Internal       | 0   | 0    | Data  | Data  | Data    | Data  |
| Power-down | External       | 0   | 0    | Float | Data  | Data    | Data  |

 Table 13-1.
 Status of External Pins During Idle and Power-down Modes



# <u>Á**I**MEL</u>

# 14. Program Memory Lock Bits

The AT89LS51 has three lock bits that can be left unprogrammed (U) or can be programmed (P) to obtain the additional features listed in Table 14-1.

|   | Program | Lock Bits |     |                                                                                                                                                                                                                              |
|---|---------|-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | LB1     | LB2       | LB3 | Protection Type                                                                                                                                                                                                              |
| 1 | U       | U         | U   | No program lock features                                                                                                                                                                                                     |
| 2 | Ρ       | U         | U   | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the Flash memory is disabled |
| 3 | Р       | Р         | U   | Same as mode 2, but verify is also disabled                                                                                                                                                                                  |
| 4 | Р       | Р         | Р   | Same as mode 3, but external execution is also disabled                                                                                                                                                                      |

**Table 14-1.**Lock Bit Protection Modes

When lock bit 1 is programmed, the logic level at the  $\overline{EA}$  pin is sampled and latched during reset. If the device is powered up without a reset, the latch initializes to a random value and holds that value until reset is activated. The latched value of  $\overline{EA}$  must agree with the current logic level at that pin in order for the device to function properly.

# 15. Programming the Flash – Parallel Mode

The AT89LS51 is shipped with the on-chip Flash memory array ready to be programmed. The programming interface needs a high-voltage (12-volt) program enable signal and is compatible with conventional third-party Flash or EPROM programmers.

The AT89LS51 code memory array is programmed byte-by-byte.

**Programming Algorithm:** Before programming the AT89LS51, the address, data, and control signals should be set up according to the Flash programming mode table (Table 17-1) and Figure 17-1 and Figure 17-2. To program the AT89LS51, take the following steps:

- 1. Input the desired memory location on the address lines.
- 2. Input the appropriate data byte on the data lines.
- 3. Activate the correct combination of control signals.
- 4. Raise  $\overline{EA}/V_{PP}$  to 12V.
- 5. Pulse ALE/PROG once to program a byte in the Flash array or the lock bits. The bytewrite cycle is self-timed and typically takes no more than 50 μs. Repeat steps 1 through 5, changing the address and data for the entire array or until the end of the object file is reached.

**Data Polling:** The AT89LS51 features Data Polling to indicate the end of a byte write cycle. During a write cycle, an attempted read of the last byte written will result in the complement of the written data on P0.7. Once the write cycle has been completed, true data is valid on all outputs, and the next cycle may begin. Data Polling may begin any time after a write cycle has been initiated.

**Ready/Busy:** The progress of byte programming can also be monitored by the RDY/BSY output signal. P3.0 is pulled low after ALE goes high during programming to indicate BUSY. P3.0 is pulled high again when programming is done to indicate READY.

**Program Verify:** If lock bits LB1 and LB2 have not been programmed, the programmed code data can be read back via the address and data lines for verification. **The status of the individual lock bits can be verified directly by reading them back.** 

**Reading the Signature Bytes:** The signature bytes are read by the same procedure as a normal verification of locations 000H, 100H, and 200H, except that P3.6 and P3.7 must be pulled to a logic low. The values returned are as follows.

(000H) = 1EH indicates manufactured by Atmel (100H) = 61H indicates 89LS51 (200H) = 06H

**Chip Erase:** In the parallel programming mode, a chip erase operation is initiated by using the proper combination of control signals and by pulsing ALE/PROG low for a duration of 200 ns - 500 ns.

In the serial programming mode, a chip erase operation is initiated by issuing the Chip Erase instruction. In this mode, chip erase is self-timed and takes about 500 ms.

During chip erase, a serial read from any address location will return 00H at the data output.

## 16. Programming the Flash – Serial Mode

The Code memory array can be programmed using the serial ISP interface while RST is pulled to  $V_{cc}$ . The serial interface consists of pins SCK, MOSI (input) and MISO (output). After RST is set high, the Programming Enable instruction needs to be executed first before other operations can be executed. Before a reprogramming sequence can occur, a Chip Erase operation is required.

The Chip Erase operation turns the content of every memory location in the Code array into FFH.

Either an external system clock can be supplied at pin XTAL1 or a crystal needs to be connected across pins XTAL1 and XTAL2. The maximum serial clock (SCK) frequency should be less than 1/16 of the crystal frequency. With a 16 MHz oscillator clock, the maximum SCK frequency is 1 MHz.

## 16.1 Serial Programming Algorithm

To program and verify the AT89LS51 in the serial programming mode, the following sequence is recommended:

- 1. Power-up sequence:
  - a. Apply power between VCC and GND pins.
  - b. Set RST pin to "H".

If a crystal is not connected across pins XTAL1 and XTAL2, apply a 3 MHz to 16 MHz clock to XTAL1 pin and wait for at least 10 milliseconds.

- 2. Enable serial programming by sending the Programming Enable serial instruction to pin MOSI/P1.5. The frequency of the shift clock supplied at pin SCK/P1.7 needs to be less than the CPU clock at XTAL1 divided by 16.
- 3. The Code array is programmed one byte at a time in either the Byte or Page mode. The write cycle is self-timed and typically takes less than 1 ms at 2.7V.
- 4. Any memory location can be verified by using the Read instruction that returns the content at the selected address at serial output MISO/P1.6.





5. At the end of a programming session, RST can be set low to commence normal device operation.

Power-off sequence (if needed):

- 1. Set XTAL1 to "L" (if a crystal is not used).
- 2. Set RST to "L".
- 3. Turn V<sub>CC</sub> power off.

**Data Polling:** The Data Polling feature is also available in the serial mode. In this mode, during a write cycle an attempted read of the last byte written will result in the complement of the MSB of the serial output byte on MISO.

### 16.2 Serial Programming Instruction Set

The Instruction Set for Serial Programming follows a 4-byte protocol and is shown in Table 19-1.

## 17. Programming Interface – Parallel Mode

Every code byte in the Flash array can be programmed by using the appropriate combination of control signals. The write operation cycle is self-timed and once initiated, will automatically time itself to completion.

Most major worldwide programming vendors offer support for the Atmel microcontroller series. Please contact your local programming vendor for the appropriate software revision.

|                           |                 |     |      | ALE/ | EA/             |      |      |      |      |      | P0.7-0                 | P2.3-0 | P1.7-0 |
|---------------------------|-----------------|-----|------|------|-----------------|------|------|------|------|------|------------------------|--------|--------|
| Mode                      | V <sub>cc</sub> | RST | PSEN | PROG | V <sub>PP</sub> | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 | Data                   | Add    | ress   |
| Write Code Data           | 5V              | Н   | L    | (2)  | 12V             | L    | Н    | Н    | н    | Н    | D <sub>IN</sub>        | A11-8  | A7-0   |
| Read Code Data            | 5V              | Н   | L    | Н    | н               | L    | L    | L    | Н    | Н    | D <sub>OUT</sub>       | A11-8  | A7-0   |
| Write Lock Bit 1          | 5V              | Н   | L    | (3)  | 12V             | н    | Н    | Н    | н    | Н    | х                      | х      | х      |
| Write Lock Bit 2          | 5V              | Н   | L    | (3)  | 12V             | н    | Н    | Н    | L    | L    | х                      | х      | х      |
| Write Lock Bit 3          | 5V              | н   | L    | (3)  | 12V             | н    | L    | Н    | н    | L    | х                      | х      | х      |
| Read Lock Bits<br>1, 2, 3 | 5V              | н   | L    | н    | Н               | н    | н    | L    | н    | L    | P0.2,<br>P0.3,<br>P0.4 | х      | х      |
| Chip Erase                | 5V              | н   | L    | (1)  | 12V             | н    | L    | Н    | L    | L    | х                      | х      | х      |
| Read Atmel ID             | 5V              | н   | L    | Н    | н               | L    | L    | L    | L    | L    | 1EH                    | 0000   | 00H    |
| Read Device ID            | 5V              | н   | L    | н    | Н               | L    | L    | L    | L    | L    | 61H                    | 0001   | 00H    |
| Read Device ID            | 5V              | Н   | L    | н    | Н               | L    | L    | L    | L    | L    | 06H                    | 0010   | 00H    |

 Table 17-1.
 Flash Programming Modes

Notes: 1. Each PROG pulse is 200 ns - 500 ns for Chip Erase.

2. Each PROG pulse is 200 ns - 500 ns for Write Code Data.

3. Each PROG pulse is 200 ns - 500 ns for Write Lock Bits.

4. RDY/BSY signal is output on P3.0 during programming.

5. X = don't care.



Figure 17-1. Programming the Flash Memory (Parallel Mode)

Figure 17-2. Verifying the Flash Memory (Parallel Mode)





Figure 18-2. Flash Memory Serial Downloading



# 19. Flash Programming and Verification Waveforms – Serial Mode



Figure 19-1. Serial Programming Waveforms



|  | (F |
|--|----|

|                                     | Instruction Format |                                                                                                 |                               |                                            |                                                                                             |  |
|-------------------------------------|--------------------|-------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------|--|
| Instruction                         | Byte 1             | Byte 2                                                                                          | Byte 3                        | Byte 4                                     | Operation                                                                                   |  |
| Programming Enable                  | 1010 1100          | 0101 0011                                                                                       | XXXX XXXX                     | xxxx xxxx<br>0110 1001<br>(Output on MISO) | Enable Serial Programming while RST is high                                                 |  |
| Chip Erase                          | 1010 1100          | 100x xxxx                                                                                       | xxxx xxxx                     | xxxx xxxx                                  | Chip Erase Flash memory array                                                               |  |
| Read Program Memory<br>(Byte Mode)  | 0010 0000          | A800<br>A800<br>A800<br>A800<br>A800<br>A800<br>A800<br>A800                                    | AAAA<br>AAAAAAAA<br>AAAAAAAAA | 0000 0000                                  | Read data from Program memory in the byte mode                                              |  |
| Write Program Memory<br>(Byte Mode) | 0100 0000          | A11<br>A11<br>A11<br>A11<br>A11<br>A11<br>A11                                                   | AAAA<br>AAAA 44567            | 0000 0000                                  | Write data to Program memory in the byte mode                                               |  |
| Write Lock Bits <sup>(1)</sup>      | 1010 1100          | 1110 00 品品                                                                                      | xxxx xxxx                     | XXXX XXXX                                  | Write Lock bits (see Note 1)                                                                |  |
| Read Lock Bits                      | 0010 0100          | xxxx xxxx                                                                                       | xxxx xxxx                     | xx<br>EB3<br>xx<br>BB2<br>BB3              | Read back current status of<br>the lock bits (a programmed<br>lock bit reads back as a "1") |  |
| Read Signature Bytes                | 0010 1000          | A89011 XXXX<br>A89011 XXXX                                                                      | ⊱xxx xxx0                     | Signature Byte                             | Read Signature Byte                                                                         |  |
| Read Program Memory<br>(Page Mode)  | 0011 0000          | A11<br>A11<br>890<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80 | Byte 0                        | Byte 1<br>Byte 255                         | Read data from Program<br>memory in the Page Mode<br>(256 bytes)                            |  |
| Write Program Memory<br>(Page Mode) | 0101 0000          | AA<br>A9001<br>8000<br>1                                                                        | Byte 0                        | Byte 1<br>Byte 255                         | Write data to Program<br>memory in the Page Mode<br>(256 bytes)                             |  |

#### Table 19-1. Serial Programming Instruction Set

Note: 1. B1 = 0,  $B2 = 0 \rightarrow Mode 1$ , no lock protection

B1 = 0, B2 = 1  $\rightarrow$  Mode 2, lock bit 1 activated B1 = 1, B2 = 0  $\rightarrow$  Mode 3, lock bit 2 activated B1 = 1, B1 = 1  $\rightarrow$  Mode 4, lock bit 3 activated Each of the lock bit modes needs to be activated sequentially before Mode 4 can be executed.

After Reset signal is high, SCK should be low for at least 64 system clocks before it goes high to clock in the enable data bytes. No pulsing of Reset signal is necessary. SCK should be no faster than 1/16 of the system clock at XTAL1.

For Page Read/Write, the data always starts from byte 0 to 255. After the command byte and upper address byte are latched, each byte thereafter is treated as data until all 256 bytes are shifted in/out. Then the next instruction will be ready to be decoded.

# 23. AC Characteristics

Under operating conditions, load capacitance for Port 0, ALE/ $\overline{PROG}$ , and  $\overline{PSEN} = 100 \text{ pF}$ ; load capacitance for all other outputs = 80 pF.

| Symbol              | Parameter                          | 16 MHz ( | Oscillator | Variable Oscillator     |                         |       |
|---------------------|------------------------------------|----------|------------|-------------------------|-------------------------|-------|
|                     |                                    | Min      | Мах        | Min                     | Мах                     | Units |
| 1/t <sub>CLCL</sub> | Oscillator Frequency               |          |            | 0                       | 16                      | MHz   |
| t <sub>LHLL</sub>   | ALE Pulse Width                    | 85       |            | 2t <sub>CLCL</sub> -40  |                         | ns    |
| t <sub>AVLL</sub>   | Address Valid to ALE Low           | 22       |            | t <sub>CLCL</sub> -40   |                         | ns    |
| t <sub>LLAX</sub>   | Address Hold After ALE Low         | 32       |            | t <sub>CLCL</sub> -30   |                         | ns    |
| t <sub>LLIV</sub>   | ALE Low to Valid Instruction In    |          | 150        |                         | 4t <sub>CLCL</sub> -100 | ns    |
| t <sub>LLPL</sub>   | ALE Low to PSEN Low                | 32       |            | t <sub>CLCL</sub> -30   |                         | ns    |
| t <sub>PLPH</sub>   | PSEN Pulse Width                   | 142      |            | 3t <sub>CLCL</sub> -45  |                         | ns    |
| t <sub>PLIV</sub>   | PSEN Low to Valid Instruction In   |          | 82         |                         | 3t <sub>CLCL</sub> -105 | ns    |
| t <sub>PXIX</sub>   | Input Instruction Hold After PSEN  | 0        |            | 0                       |                         | ns    |
| t <sub>PXIZ</sub>   | Input Instruction Float After PSEN |          | 37         |                         | t <sub>CLCL</sub> -25   | ns    |
| t <sub>PXAV</sub>   | PSEN to Address Valid              | 75       |            | t <sub>CLCL</sub> -8    |                         | ns    |
| t <sub>AVIV</sub>   | Address to Valid Instruction In    |          | 207        |                         | 5t <sub>CLCL</sub> -105 | ns    |
| t <sub>PLAZ</sub>   | PSEN Low to Address Float          |          | 10         |                         | 10                      | ns    |
| t <sub>RLRH</sub>   | RD Pulse Width                     | 275      |            | 6t <sub>CLCL</sub> -100 |                         | ns    |
| t <sub>wLWH</sub>   | WR Pulse Width                     | 275      |            | 6t <sub>CLCL</sub> -100 |                         | ns    |
| t <sub>RLDV</sub>   | RD Low to Valid Data In            |          | 147        |                         | 5t <sub>CLCL</sub> -165 | ns    |
| t <sub>RHDX</sub>   | Data Hold After RD                 | 0        |            | 0                       |                         | ns    |
| t <sub>RHDZ</sub>   | Data Float After RD                |          | 65         |                         | 2t <sub>CLCL</sub> -60  | ns    |
| t <sub>LLDV</sub>   | ALE Low to Valid Data In           |          | 350        |                         | 8t <sub>CLCL</sub> -150 | ns    |
| t <sub>AVDV</sub>   | Address to Valid Data In           |          | 397        |                         | 9t <sub>CLCL</sub> -165 | ns    |
| t <sub>LLWL</sub>   | ALE Low to RD or WR Low            | 137      | 239        | 3t <sub>CLCL</sub> -50  | 3t <sub>CLCL</sub> +50  | ns    |
| t <sub>AVWL</sub>   | Address to RD or WR Low            | 122      |            | 4t <sub>CLCL</sub> -130 |                         | ns    |
| t <sub>QVWX</sub>   | Data Valid to WR Transition        | 13       |            | t <sub>CLCL</sub> -50   |                         | ns    |
| t <sub>QVWH</sub>   | Data Valid to WR High              | 287      |            | 7t <sub>CLCL</sub> -150 |                         | ns    |
| t <sub>wHQX</sub>   | Data Hold After WR                 | 13       |            | t <sub>CLCL</sub> -50   |                         | ns    |
| t <sub>RLAZ</sub>   | RD Low to Address Float            |          | 0          |                         | 0                       | ns    |
| t <sub>WHLH</sub>   | RD or WR High to ALE High          | 23       | 103        | t <sub>CLCL</sub> -40   | t <sub>CLCL</sub> +40   | ns    |

## 23.1 External Program and Data Memory Characteristics



# 26. External Data Memory Write Cycle



# 27. External Clock Drive Waveforms



# 28. External Clock Drive

| Symbol              | Parameter            | Min  | Max | Units |
|---------------------|----------------------|------|-----|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency | 0    | 16  | MHz   |
| t <sub>CLCL</sub>   | Clock Period         | 62.5 |     | ns    |
| t <sub>CHCX</sub>   | High Time            | 20   |     | ns    |
| t <sub>CLCX</sub>   | Low Time             | 20   |     | ns    |
| t <sub>CLCH</sub>   | Rise Time            |      | 20  | ns    |
| t <sub>CHCL</sub>   | Fall Time            |      | 20  | ns    |





# 29. Serial Port Timing: Shift Register Mode Test Conditions

The values in this table are valid for  $V_{CC}$  = 2.7V to 4.0V and Load Capacitance = 80 pF.

|                   |                                          | 12 MF | lz Osc | Variable Oscillator      |                          |       |
|-------------------|------------------------------------------|-------|--------|--------------------------|--------------------------|-------|
| Symbol            | Parameter                                | Min   | Мах    | Min                      | Max                      | Units |
| t <sub>XLXL</sub> | Serial Port Clock Cycle Time             | 1.0   |        | 12t <sub>CLCL</sub>      |                          | μs    |
| t <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge   | 700   |        | 10t <sub>CLCL</sub> -133 |                          | ns    |
| t <sub>xHQX</sub> | Output Data Hold After Clock Rising Edge | 50    |        | 2t <sub>CLCL</sub> -80   |                          | ns    |
| t <sub>XHDX</sub> | Input Data Hold After Clock Rising Edge  | 0     |        | 0                        |                          | ns    |
| t <sub>XHDV</sub> | Clock Rising Edge to Input Data Valid    |       | 700    |                          | 10t <sub>CLCL</sub> -133 | ns    |

# 30. Shift Register Mode Timing Waveforms



# **31. AC Testing Input/Output Waveforms**<sup>(1)</sup>



Note: 1. AC Inputs during testing are driven at V<sub>CC</sub> - 0.5V for a logic 1 and 0.45V for a logic 0. Timing measurements are made at V<sub>IH</sub> min. for a logic 1 and V<sub>IL</sub> max. for a logic 0.

# 32. Float Waveforms<sup>(1)</sup>



Note: 1. For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.



# 34. Packaging Information

## 34.1 44A – TQFP



28 AT89LS51

## 34.2 44J – PLCC







#### Headquarters

*Atmel Corporation* 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site www.atmel.com Technical Support mcu@atmel.com Sales Contact www.atmel.com/contacts

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, or warranted for use as components in applications intended to support or sustain life.

© 2008 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.