Welcome to **E-XFL.COM** **Understanding Embedded - DSP (Digital Signal Processors)** Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems. Applications of <u>Embedded - DSP (Digital Signal Processors)</u> | Details | | |-------------------------|-----------------------------------------------------------------------| | Product Status | Obsolete | | Туре | Fixed Point | | Interface | Host Interface, SSI, SCI | | Clock Rate | 100MHz | | Non-Volatile Memory | ROM (9kB) | | On-Chip RAM | 24kB | | Voltage - I/O | 3.30V | | Voltage - Core | 3.30V | | Operating Temperature | -40°C ~ 100°C (TJ) | | Mounting Type | Surface Mount | | Package / Case | 252-BGA | | Supplier Device Package | 252-MAPBGA (21x21) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/dsp56301vf100 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### **DSP56301 Features** #### **High-Performance DSP56300 Core** - 80/100 million instructions per second (MIPS) with a 80/100 MHz clock at 3.0-3.6 V - Object code compatible with the DSP56000 core with highly parallel instruction set - Data Arithmetic Logic Unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under software control - Program Control Unit (PCU) with Position Independent Code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), internal instruction cache controller, internal memory-expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts - Direct Memory Access (DMA) with six DMA channels supporting internal and external accesses; one-, two-, and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals - Phase Lock Loop (PLL) allows change of low-power Divide Factor (DF) without loss of lock and output clock with skew elimination - Hardware debugging support including On-Chip Emulation (OnCE™) module, Joint Test Action Group (JTAG) Test Access Port (TAP) ### **Internal Peripherals** - 32-bit parallel PCI/Universal Host Interface (HI32), PCI Rev. 2.1 compliant with glueless interface to other DSP563xx buses or ISA interface requiring only 74LS45-style buffers - Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater) - Serial communications interface (SCI) with baud rate generator - Triple timer module - Up to forty-two programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled #### **Internal Memories** - 3 K × 24-bit bootstrap ROM - 8 K × 24-bit internal RAM total - Program RAM, Instruction Cache, X data RAM, and Y data RAM sizes are programmable: | Program RAM<br>Size | Instruction Cache<br>Size | X Data RAM Size | Y Data RAM Size | Instruction<br>Cache | Switch<br>Mode | |-------------------------------|---------------------------|-------------------------------|-------------------------------|----------------------|----------------| | $4096 \times 24 \text{ bits}$ | 0 | $2048 \times 24 \text{ bits}$ | $2048 \times 24 \text{ bits}$ | disabled | disabled | | $3072 \times 24 \text{ bits}$ | $1024 \times 24$ -bit | $2048 \times 24 \text{ bits}$ | $2048 \times 24 \text{ bits}$ | enabled | disabled | | $2048 \times 24 \text{ bits}$ | 0 | $3072 \times 24 \text{ bits}$ | $3072 \times 24 \text{ bits}$ | disabled | enabled | | 1024 × 24 bits | 1024 × 24-bit | 3072 × 24 bits | 3072 × 24 bits | enabled | enabled | # Signals/Connections 1 The DSP56301 input and output signals are organized into functional groups, as shown in **Table 1-1** and illustrated in **Figure 1-1**. The DSP56301 operates from a 3 V supply; however, some of the inputs can tolerate 5 V. A special notice for this feature is added to the signal descriptions of those inputs. Table 1-1. DSP56301 Functional Signal Groupings | Functional Group | Sign | ber of<br>als by<br>ge Type | Detailed Description | | |----------------------------------------------|----------------------------|-----------------------------|----------------------|------------------------------| | | | TQFP | MAP-<br>BGA | | | Power (V <sub>CC</sub> ) <sup>1</sup> | | 25 | 45 | Table 1-2 | | Ground (GND) <sup>1</sup> | | 26 | 38 | Table 1-3 | | Clock | | 2 | 2 | Table 1-4 | | PLL | 3 | 3 | Table 1-5 | | | Address Bus | 2 | 24 | 24 | Table 1-6 | | Data Bus | Port A <sup>2</sup> | 24 | 24 | Table 1-7 | | Bus Control | | 15 | 15 | Table 1-8 | | Interrupt and Mode Control | | 5 | 5 | Table 1-9 | | Host Interface (HI32) | Port B <sup>3</sup> | 52 | 52 | Table 1-11 | | Enhanced Synchronous Serial Interface (ESSI) | Ports C and D <sup>4</sup> | 12 | 12 | Table 1-12 and<br>Table 1-13 | | Serial Communication Interface (SCI) | Port E <sup>5</sup> | 3 | 3 | Table 1-14 | | Timer | | 3 | 3 | Table 1-15 | | JTAG/OnCE Port | | 6 | 6 | Table 1-16 | #### Notes: - The number of available power and ground signals is package-dependent. In the TQFP package specific pins are dedicated internally to device subsystems. In the MAP-BGA package, power and ground connections (except those providing PLL power) connect to internal power and ground planes, respectively. - 2. Port A signals define the external memory interface port, including the external address bus, data bus, and control signals. - 3. Port B signals are the HI32 port signals multiplexed with the GPIO signals. - 4. Port C and D signals are the two ESSI port signals multiplexed with the GPIO signals. - **5.** Port E signals are the SCI port signals multiplexed with the GPIO signals. - **6.** Each device also includes several no connect (NC) pins. The number of NC connections is package-dependent: the TQFP has 9 NCs and the MAP-BGA has 20 NCs. Do not connect any line, component, trace, or via to these pins. See **Chapter 3** for details. DSP56301 Technical Data, Rev. 10 Freescale Semiconductor 1-1 Table 1-11. Host Interface (Continued) | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HPAR | Input/<br>Output | Tri-stated | Host Parity When the HI32 is programmed to interface with a PCI bus and the HI function is selected, this is the Host Parity signal. | | HDAK | Input | | Host DMA Acknowledge When HI32 is programmed to interface with a universal, non-PCI bus and the HI function is selected, this is the Host DMA Acknowledge Schmitt-trigger signal. | | | | | Port B When the HI32 is configured as GPIO through the DCTR, this signal is internally disconnected. | | | | | This input is 5 V tolerant. | | HPERR | Input/<br>Output | Tri-stated | Host Parity Error When the Hl32 is programmed to interface with a PCI bus and the HI function is selected, this is the Host Parity Error signal. | | HDRQ | Output | | Host DMA Request When HI32 is programmed to interface with a universal, non-PCI bus and the HI function is selected, this is the Host DMA Request output. | | | | | Port B When the HI32 is configured as GPIO through the DCTR, this signal is internally disconnected. | | | | | This input is 5 V tolerant. | | HGNT | Input | Input | Host Bus Grant When the Hl32 is programmed to interface with a PCI bus and the HI function is selected, this is the Host Bus Grant signal. | | HAEN | Input | | Host Address Enable When HI32 is programmed to interface with a universal, non-PCI bus and the HI function is selected, this is the Host Address Enable output signal. | | | | | Port B When the HI32 is configured as GPIO through the DCTR, this signal is internally disconnected. | | | | | This input is 5 V tolerant. | | HREQ | Output | Tri-stated | Host Bus Request When the Hl32 is programmed to interface with a PCI bus and the HI function is selected, this is the Host Bus Request signal. | | НТА | Output | | Host Transfer Acknowledge—When HI32 is programmed to interface with a universal, non-PCI bus and the HI function is selected, this is the Host Data Bus Enable signal. HTA can be programmed as active high or active low. | | | | | Port B When the HI32 is configured as GPIO through the DCTR, this signal is internally disconnected. | | | | | This input is 5 V tolerant. | Freescale Semiconductor 1-13 Table 1-13. Enhanced Synchronous Serial Interface 1 (ESSI1) (Continued) | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|-----------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SRD1 | Input/Output | Input | Serial Receive Data Receives serial data and transfers it to the ESSI receive shift register. SRD1 is an input when data is being received. | | PD4 | Input or Output | | Port D 4 The default configuration following reset is GPIO. For PD4, signal direction is controlled through PRR1. The signal can be configured as an ESSI signal SRD1 through PCR1. This input is 5 V tolerant. | | STD1 | Input/Output | Input | Serial Transmit Data Transmits data from the serial transmit shift register. STD1 is an output when data is being transmitted. | | PD5 | Input or Output | | Port D 5 The default configuration following reset is GPIO. For PD5, signal direction is controlled through PRR1. The signal can be configured as an ESSI signal STD1 through PCR1. | | | | | This input is 5 V tolerant. | ## 1.10 Serial Communication Interface (SCI) The Serial Communication interface (SCI) provides a full duplex port for serial communication with other DSPs, microprocessors, or peripherals such as modems. Table 1-14. Serial Communication Interface (SCI) | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|-----------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RXD | Input | Input | Serial Receive Data Receives byte-oriented serial data and transfers it to the SCI receive shift register. | | PE0 | Input or Output | | Port E 0 The default configuration following reset is GPIO. When configured as PE0, signal direction is controlled through the SCI Port Directions Register (PRR). The signal can be configured as an SCI signal RXD through the SCI Port Control Register (PCR). This input is 5 V tolerant. | | TXD | Output | Input | Serial Transmit Data Transmits data from SCI transmit data register. | | PE1 | Input or Output | | Port E 1 The default configuration following reset is GPIO. When configured as PE1, signal direction is controlled through the SCI PRR. The signal can be configured as an SCI signal TXD through the SCI PCR. This input is 5 V tolerant. | Freescale Semiconductor 1-19 ## 2.5.4 Reset, Stop, Mode Select, and Interrupt Timing **Table 2-7.** Reset, Stop, Mode Select, and Interrupt Timing<sup>6</sup> | N. | Observatoristics | Farmer | 80 | MHz | 100 | MHz | 1121 | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------|-----------------------------------------------|------------------|----------------------------------| | No. | Characteristics | Expression | Min | Max | Min | Max | Unit | | 8 | Delay from RESET assertion to all pins at reset value <sup>3</sup> | _ | _ | 26.0 | _ | 26.0 | ns | | 9 | Required RESET duration <sup>4</sup> Power on, external clock generator, PLL disabled Power on, external clock generator, PLL enabled Power on, internal oscillator During STOP, XTAL disabled (PCTL Bit 16 = 0) During STOP, XTAL enabled (PCTL Bit 16 = 1) During normal operation | $50 \times \text{ET}_{\text{C}} \\ 1000 \times \text{ET}_{\text{C}} \\ 75000 \times \text{ET}_{\text{C}} \\ 75000 \times \text{ET}_{\text{C}} \\ 2.5 \times \text{T}_{\text{C}} \\ 2.5 \times \text{T}_{\text{C}}$ | 625.0<br>12.5<br>1.0<br>1.0<br>31.3<br>31.3 | _<br>_<br>_<br>_<br>_ | 500.0<br>10.0<br>0.75<br>0.75<br>25.0<br>25.0 | _<br>_<br>_<br>_ | ns<br>µs<br>ms<br>ms<br>ns<br>ns | | 10 | Delay from asynchronous RESET deassertion to first external address output (internal reset deassertion) <sup>5</sup> • Minimum • Maximum | 3.25 × T <sub>C</sub> + 2.0<br>20.25 T <sub>C</sub> + 10.0 | 42.6<br>— | <br>263.1 | 34.5<br>— | <br>212.5 | ns<br>ns | | 11 | Synchronous reset setup time from RESET deassertion to CLKOUT Transition 1 Minimum Maximum | T <sub>C</sub> | 7.4<br>— | <u> </u> | 5.9<br>— | <u> </u> | ns<br>ns | | 12 | Synchronous reset deasserted, delay time from the CLKOUT Transition 1 to the first external address output Minimum Maximum | $3.25 \times T_C + 1.0$<br>$20.25 \times T_C + 1.0$ | 41.6<br>— | <br>258.1 | 33.5 | <br>207.5 | ns<br>ns | | 13 | Mode select setup time | | 30.0 | _ | 30.0 | _ | ns | | 14 | Mode select hold time | | 0.0 | _ | 0.0 | _ | ns | | 15 | Minimum edge-triggered interrupt request assertion width | | 8.25 | _ | 6.6 | _ | ns | | 16 | Minimum edge-triggered interrupt request deassertion width | | 8.25 | _ | 7.1 | _ | ns | | 17 | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to external memory access address out valid Caused by first interrupt instruction fetch Caused by first interrupt instruction execution | $4.25 \times T_{C} + 2.0$<br>$7.25 \times T_{C} + 2.0$ | 55.1<br>92.6 | | 44.5<br>74.5 | _ | ns<br>ns | | 18 | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to general-purpose transfer output valid caused by first interrupt instruction execution | $10 \times T_C + 5.0$ | 130.0 | _ | 105.0 | _ | ns | | 19 | Delay from address output valid caused by first interrupt instruction execute to interrupt request deassertion for level sensitive fast interrupts <sup>1</sup> | $\begin{array}{c} \textbf{80 MHz:} \\ 3.75 \times T_{C} + \text{WS} \times T_{C} - 12.4 \\ \textbf{100 MHz:} \\ 3.75 \times T_{C} + \text{WS} \times T_{C} - 10.94 \end{array}$ | _ | Note 8 | _ | Note 8 | ns<br>ns | | 20 | Delay from RD assertion to interrupt request deassertion for level sensitive fast interrupts <sup>1</sup> | <b>80 MHz</b> : $3.25 \times T_C + WS \times T_C - 12.4$ <b>100 MHz</b> : $3.25 \times T_C + WS \times T_C - 10.94$ | _ | Note 8 | _ | Note 8 | ns<br>ns | Freescale Semiconductor 2-7 Figure 2-6. External Interrupt Timing (Negative Edge-Triggered) Figure 2-7. Synchronous Interrupt from Wait State Timing Figure 2-8. Operating Mode Select Timing DSP56301 Technical Data, Rev. 10 **Table 2-8.** SRAM Read and Write Accesses<sup>3,6</sup> (Continued) | No. | Characteristics | Symbol | Expression <sup>1</sup> | 80 MHz | | 100 | Unit | | |------|---------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|---------------------|-------------|----------------| | 140. | | <b>0</b> ,0. | Expression | Min | Max | Min | Max | Onit | | 115 | Address valid to RD assertion | | 0.5 × T <sub>C</sub> – 4.0 | 2.3 | _ | 1.0 | _ | ns | | 116 | RD assertion pulse width | | $(WS + 0.25) \times T_C - 4.0$ | 11.6 | _ | 8.5 | _ | ns | | 117 | RD deassertion to address not valid | | $\begin{array}{c} 0.25 \times T_{C} - 2.0 \ [1 \leq WS \leq 3] \\ 1.25 \times T_{C} - 2.0 \ [4 \leq WS \leq 7] \\ 2.25 \times T_{C} - 2.0 \ [WS \geq 8] \end{array}$ | 1.1<br>13.6<br>26.1 | _<br>_<br>_ | 0.5<br>10.5<br>20.5 | _<br>_<br>_ | ns<br>ns<br>ns | | 118 | TA setup before RD or WR deassertion <sup>4</sup> | | $0.25 \times T_{C} + 2.0$ | 5.1 | _ | 4.5 | _ | ns | | 119 | TA hold after RD or WR deassertion | | | 0 | _ | 0 | _ | ns | Notes: - 1. WS is the number of wait states specified in the BCR. - 2. Timings 100, 107 are guaranteed by design, not tested. - 3. All timings for 100 MHz are measured from 0.5 · Vcc to 0.5 · Vcc - **4.** Timing 118 is relative to the deassertion edge of $\overline{RD}$ or $\overline{WR}$ even if $\overline{TA}$ remains active. - 5. Timings 110, 111, and 112, are not helpful and are not specified for 100 MHz. - **6.** $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ; $T_{J} = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}$ , $C_{L} = 50 \text{ pF}$ Figure 2-12. SRAM Read Access 2-14 Freescale Semiconductor Table 2-19. Universal Bus Mode, Synchronous Port A Type Host Timing (Continued) | No. | Characteristic | Evpression | 80 MHz | | 100 MHz | | Unit | |-----|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------|------|---------|------|----------| | NO. | Characteristic | Expression | Min | Max | Min | Max | Onit | | 330 | HIRQ High Impedance from Data Strobe Assertion (HIRH = 1, HIRD = 0) <sup>1,6</sup> | <b>80 MHz:</b> 2.5 × T <sub>C</sub> + 24.7<br><b>100 MHz:</b> 2.5 × T <sub>C</sub> + 21.5 | 1 | 55.9 | 1 | 46.5 | ns<br>ns | | 331 | $\overline{\text{HIRQ}}$ Active from Data Strobe Deassertion (HIRH = 1, HIRD = 0) <sup>1</sup> | $2.5 \times T_{C}$ | 31.3 | _ | 25.0 | | ns | | 332 | HIRQ Deasserted Hold from Data Strobe Deassertion <sup>1</sup> | 2.5 × T <sub>C</sub> | 31.3 | _ | 25.0 | _ | ns | | 346 | HRST Assertion to Host Port Pins High Impedance <sup>2</sup> | | _ | 22.2 | _ | 19.6 | ns | | 347 | HBS Assertion to CLKOUT Rising Edge | | 4.3 | _ | 3.4 | _ | ns | | 348 | Data Strobe Deassertion to CLKOUT Rising Edge <sup>1</sup> | | 7.4 | _ | 5.9 | | ns | Notes: - 1. The Data Strobe is $\overline{\mathsf{HRD}}$ or $\overline{\mathsf{HWR}}$ in the Dual Data Strobe mode and $\overline{\mathsf{HDS}}$ in the Single Data Strobe mode. - 2. HTA, HDRQ, and HRST may be programmed as active-high or active-low. In the example timing diagrams, HDRQ and HRST are shown as active-high and HTA is shown as active low. - 3. The Read Data Strobe is $\overline{HRD}$ in the Dual Data Strobe mode and $\overline{HDS}$ in the Single Data Strobe mode. - 4. The Write Data Strobe is HWR in the Dual Data Strobe mode and HDS in the Single Data Strobe mode. - 5. HTA requires an external pull-down resistor if programmed as active high (HTAP = 0); or an external pull-up resistor if programmed as active low (HTAP = 1). The resistor value should be consistent with the DC specifications. - **6.** HIRQ requires an external pull-up resistor if programmed as open drain (HIRD = 0). The resistor value should be consistent with the DC specifications. - 7. "LT" is the value of the latency timer register (CLAT) as programmed by the user during self configuration. - **8.** Values are valid for $V_{CC} = 3.3 \pm 0.3 V$ Figure 2-27. Universal Bus Mode I/O Access Timing Figure 2-28. Universal Bus Mode DMA Access Timing Figure 2-29. HRW to HDS Timing Figure 2-30. $\overline{HIRQ}$ Pulse Width (HIRH = 0) Figure 2-31. HRST Timing DSP56301 Technical Data, Rev. 10 Figure 2-39. SCI Asynchronous Mode Timing ### 2.5.8 ESSI0/ESSI1 Timing Table 2-22. ESSI Timings | | 0 457 | | | 80 1 | ИНz | 100 | MHz | Cond- | | |-----|----------------------------------------------------------------------|--------------------|-----------------------------------------------------------|--------------|--------------|--------------|--------------|--------------------|----------| | No. | Characteristics <sup>4, 5, 7</sup> | Symbol | Expression | Min | Max | Min | Max | ition <sup>6</sup> | Unit | | 430 | Clock cycle <sup>1</sup> | t <sub>SSICC</sub> | $\begin{array}{c} 3\times T_C \\ 4\times T_C \end{array}$ | 50.0<br>37.5 | _<br>_ | 30.0<br>40.0 | _<br>_ | x ck<br>i ck | ns | | 431 | Clock high period<br>For internal clock<br>For external clock | | $2 \times T_{C} - 10.0$ $1.5 \times T_{C}$ | 15.0<br>18.8 | _ | 10.0<br>15.0 | _ | | ns<br>ns | | 432 | Clock low period<br>For internal clock<br>For external clock | | 2 × T <sub>C</sub> - 10.0<br>1.5 × T <sub>C</sub> | 15.0<br>18.8 | _ | 10.0<br>15.0 | _ | | ns<br>ns | | 433 | RXC rising edge to FSR out (bl) high | | | _<br>_ | 37.0<br>22.0 | _ | 37.0<br>22.0 | x ck<br>i ck a | ns | | 434 | RXC rising edge to FSR out (bl) low | | | _ | 37.0<br>22.0 | _ | 37.0<br>22.0 | x ck<br>i ck a | ns | | 435 | RXC rising edge to FSR out (wr) high <sup>2</sup> | | | _ | 39.0<br>24.0 | _ | 39.0<br>24.0 | x ck<br>i ck a | ns | | 436 | RXC rising edge to FSR out (wr) low <sup>2</sup> | | | _ | 39.0<br>24.0 | _ | 39.0<br>24.0 | x ck<br>i ck a | ns | | 437 | RXC rising edge to FSR out (wl) high | | | _<br>_ | 36.0<br>21.0 | _ | 36.0<br>21.0 | x ck<br>i ck a | ns | | 438 | RXC rising edge to FSR out (wl) low | | | _ | 37.0<br>22.0 | _ | 37.0<br>22.0 | x ck<br>i ck a | ns | | 439 | Data in setup time before RXC (SCK in Synchronous mode) falling edge | | | 10.0<br>19.0 | _ | 10.0<br>19.0 | _ | x ck<br>i ck | ns | | 440 | Data in hold time after RXC falling edge | | | 5.0<br>3.0 | _ | 5.0<br>3.0 | _ | x ck<br>i ck | ns | | 441 | FSR input (bl, wr) high before RXC falling edge <sup>2</sup> | | | 1.0<br>23.0 | _ | 1.0<br>23.0 | _ | x ck<br>i ck a | ns | | 442 | FSR input (wl) high before RXC falling edge | | | 3.5<br>23.0 | _ | 3.5<br>23.0 | _ | x ck<br>i ck a | ns | | 443 | FSR input hold time after RXC falling edge | | | 3.0<br>0.0 | _ | 3.0<br>0.0 | | x ck<br>i ck a | ns | | 444 | Flags input setup before RXC falling edge | | | 5.5<br>19.0 | | 5.5<br>19.0 | | x ck<br>i ck s | ns | DSP56301 Technical Data, Rev. 10 Freescale Semiconductor 2-43 $T_C$ ). ### Table 2-22. ESSI Timings (Continued) | N. | | Characteristics <sup>4, 5, 7</sup> | Symbol | F | 80 | 80 MHz | | 100 MHz | | | | | |--------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------|-----------|------------|-----------------|------------|--------------------|---------------|--|--| | No. | | Characteristics 7-7 | | Expression | Min | Max | Min | Max | ition <sup>6</sup> | Unit | | | | Notes: | 1. | For the internal clock, the external clock cy | cle is define | ed by the instruction | cycle tim | ne (timing | 7 in <b>Tak</b> | ole 2-5 or | n page 2-6 | ) and | | | | | 2. | the ESSI control register. The word-relative frame sync signal waveforwaveform, but spreads from one serial clock before the last bit clock of the first word in the synchronic street waveform. | ck before the | • | | • | | • | • | • | | | | | 3. | Periodically sampled and not 100 percent tested | | | | | | | | | | | | | 4. | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ; $T_{J} = -40^{\circ}\text{C}$ to +100 °C, $C_{L} = 50 \text{ pF}$ | | | | | | | | | | | | | 5. | TXC (SCK Pin) = Transmit Clock | | | | | | | | | | | | | | RXC (SC0 or SCK Pin) = Receive Clock | | | | | | | | | | | | | | FST (SC2 Pin) = Transmit Frame Sync | | | | | | | | | | | | | | FSR (SC1 or SC2 Pin) Receive Frame Syr | nc | | | | | | | | | | | | 6. | i ck = Internal Clock | | | | | | | | | | | | | | x ck = External Clock | | | | | | | | | | | | | | i ck a = Internal Clock, Asynchronous Mode | е | | | | | | | | | | | | | (Asynchronous implies that TXC and RXC are two different clocks) | | | | | | | | | | | | | | i ck s = Internal Clock, Synchronous Mode | | | | | | | | | | | | | | (Synchronous implies that TXC and R | XC are the | same clock) | | | | | | | | | | | 7. | bl = bit length | | | | | | | | | | | | | | wl = word length | | | | | | | | | | | | | | wr = word length relative | | | | | | | | | | | | | 8. | If the DSP core writes to the transmit regist | er during the | e last cycle before c | ausing a | n underru | ın error, t | the delay | is 20 ns + | $(0.5 \times$ | | | | | | | _ | | _ | | | - | | | | | DSP56301 TQFP Signal Identification by Name (Continued) **Table 3-2.** | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |------------------|------------|-------------|------------|-------------|------------| | GND <sub>N</sub> | 19 | HAD14 | 152 | HAEN | 149 | | GND <sub>P</sub> | 13 | HAD15 | 151 | HBE0 | 163 | | GND <sub>Q</sub> | 27 | HAD16 | 127 | HBE1 | 150 | | GND <sub>Q</sub> | 78 | HAD17 | 126 | HBE2 | 128 | | GND <sub>Q</sub> | 132 | HAD18 | 125 | HBE3 | 117 | | GND <sub>Q</sub> | 183 | HAD19 | 124 | HBS | 140 | | GND <sub>Q</sub> | 183 | HAD2 | 171 | HC0 | 163 | | GND <sub>S</sub> | 180 | HAD20 | 121 | HC1 | 150 | | GND <sub>S</sub> | 194 | HAD21 | 120 | HC2 | 128 | | HA0 | 163 | HAD22 | 119 | HC3 | 117 | | HA1 | 150 | HAD23 | 118 | HCLK | 148 | | HA10 | 164 | HAD24 | 116 | HD0 | 162 | | HA2 | 128 | HAD25 | 115 | HD1 | 161 | | HA3 | 173 | HAD26 | 114 | HD10 | 125 | | HA4 | 172 | HAD27 | 113 | HD11 | 124 | | HA5 | 171 | HAD28 | 110 | HD12 | 121 | | HA6 | 170 | HAD29 | 109 | HD13 | 120 | | HA7 | 167 | HAD3 | 170 | HD14 | 119 | | HA8 | 166 | HAD30 | 108 | HD15 | 118 | | HA9 | 165 | HAD31 | 107 | HD16 | 116 | | HAD0 | 173 | HAD4 | 167 | HD17 | 115 | | HAD1 | 172 | HAD5 | 166 | HD18 | 114 | | HAD10 | 160 | HAD6 | 165 | HD19 | 113 | | HAD11 | 159 | HAD7 | 164 | HD2 | 160 | | HAD12 | 154 | HAD8 | 162 | HD20 | 110 | | HAD13 | 153 | HAD9 | 161 | HD21 | 109 | 3-8 Freescale Semiconductor ## 3.2 TQFP Package Mechanical Drawing Figure 3-3. DSP56301 Mechanical Information, 208-pin TQFP Package Table 3-3. DSP56301 MAP-BGA Signal Identification by Pin Number (Continued) | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | |------------|-------------------|------------|-----------------|------------|-----------------| | E14 | MODA/IRQA | G7 | GND | H16 | D8 | | E15 | D22 | G8 | GND | J1 | SC11 or PD1 | | E16 | D21 | G9 | GND | J2 | SC12 or PD2 | | F1 | HAD1, HA4, or PB1 | G10 | GND | J3 | TXD or PE1 | | F2 | HAD0, HA3, or PB0 | G11 | GND | J4 | SC10 or PD0 | | F3 | HAD3, HA6, or PB3 | G12 | V <sub>CC</sub> | J5 | V <sub>CC</sub> | | F4 | V <sub>CC</sub> | G13 | D12 | J6 | GND | | F5 | V <sub>CC</sub> | G14 | D15 | J7 | GND | | F6 | GND | G15 | D16 | J8 | GND | | F7 | GND | G16 | D14 | J9 | GND | | F8 | GND | H1 | SCLK or PE2 | J10 | GND | | F9 | GND | H2 | HINTA | J11 | GND | | F10 | GND | НЗ | TIO0 | J12 | V <sub>CC</sub> | | F11 | GND | H4 | V <sub>CC</sub> | J13 | V <sub>CC</sub> | | F12 | V <sub>CC</sub> | H5 | V <sub>CC</sub> | J14 | D5 | | F13 | D18 | H6 | GND | J15 | D10 | | F14 | D19 | H7 | GND | J16 | D7 | | F15 | D20 | H8 | GND | K1 | STD1 or PD5 | | F16 | D17 | H9 | GND | K2 | SCK1 or PD3 | | G1 | TIO1 | H10 | GND | К3 | SCK0 or PC3 | | G2 | RXD or PE0 | H11 | GND | K4 | SRD0 or PC4 | | G3 | TIO2 | H12 | V <sub>CC</sub> | K5 | V <sub>CC</sub> | | G4 | V <sub>CC</sub> | H13 | D11 | K6 | GND | | G5 | V <sub>CC</sub> | H14 | D9 | K7 | GND | | G6 | GND | H15 | D13 | K8 | GND | Freescale Semiconductor 3-15 Table 3-4. DSP56301 MAP-BGA Signal Identification by Name (Continued) | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |-------------------|------------|-------------|------------|-------------|------------| | GND | H7 | HA10 | D2 | HAD23 | A11 | | GND | Н8 | HA2 | В9 | HAD24 | A12 | | GND | H9 | HA3 | F2 | HAD25 | B12 | | GND | J10 | HA4 | F1 | HAD26 | C12 | | GND | J11 | HA5 | E1 | HAD27 | A13 | | GND | J6 | HA6 | F3 | HAD28 | D12 | | GND | J7 | HA7 | E2 | HAD29 | B13 | | GND | J8 | HA8 | D1 | HAD3 | F3 | | GND | J9 | HA9 | E3 | HAD30 | A14 | | GND | K10 | HAD0 | F2 | HAD31 | B14 | | GND | K11 | HAD1 | F1 | HAD4 | E2 | | GND | K6 | HAD10 | D4 | HAD5 | D1 | | GND | K7 | HAD11 | C2 | HAD6 | E3 | | GND | K8 | HAD12 | C3 | HAD7 | D2 | | GND | K9 | HAD13 | C4 | HAD8 | C1 | | GND | L10 | HAD14 | В3 | HAD9 | D3 | | GND | L11 | HAD15 | A3 | HAEN | B4 | | GND | L6 | HAD16 | A8 | HBE0 | E4 | | GND | L7 | HAD17 | A9 | HBE1 | C5 | | GND | L8 | HAD18 | C9 | HBE2 | В9 | | GND | L9 | HAD19 | B10 | HBE3 | C11 | | GND <sub>P1</sub> | Т6 | HAD2 | E1 | HBS | C7 | | GND <sub>P</sub> | P6 | HAD20 | A10 | HC0 | E4 | | HA0 | E4 | HAD21 | C10 | HC1 | C5 | | HA1 | C5 | HAD22 | B11 | HC2 | В9 | Freescale Semiconductor 3-19 Table 3-4. DSP56301 MAP-BGA Signal Identification by Name (Continued) | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |-------------|------------|-------------|------------|-------------|------------| | NC | R15 | PB6 | E3 | RAS3 | P8 | | NC | R16 | PB7 | D2 | RD | Т9 | | NC | T2 | PB8 | C1 | RESET | T4 | | NC | T15 | PB9 | D3 | RXD | G2 | | NMI | P5 | PC0 | M1 | SC00 | M1 | | PB0 | F2 | PC1 | L4 | SC01 | L4 | | PB1 | F1 | PC2 | L3 | SC02 | L3 | | PB10 | D4 | PC3 | К3 | SC10 | J4 | | PB11 | C2 | PC4 | K4 | SC11 | J1 | | PB12 | С3 | PC5 | L2 | SC12 | J2 | | PB13 | C4 | PCAP | T5 | SCK0 | К3 | | PB14 | В3 | PD0 | J4 | SCK1 | K2 | | PB15 | А3 | PD1 | J1 | SCLK | H1 | | PB16 | E4 | PD2 | J2 | SRD0 | K4 | | PB17 | C5 | PD3 | K2 | SRD1 | L1 | | PB18 | В9 | PD4 | L1 | STD0 | L2 | | PB19 | C11 | PD5 | K1 | STD1 | K1 | | PB2 | E1 | PE0 | G2 | TA | N5 | | PB20 | D8 | PE1 | J3 | TCK | N1 | | PB21 | A7 | PE2 | H1 | TDI | N2 | | PB22 | В7 | PINIT | P5 | TDO | М3 | | PB23 | C7 | PVCL | D6 | TIO0 | НЗ | | PB3 | F3 | RAS0 | P3 | TIO1 | G1 | | PB4 | E2 | RAS1 | R3 | TIO2 | G3 | | PB5 | D1 | RAS2 | R7 | TMS | M4 | Freescale Semiconductor 3-21 DSP56301 MAP-BGA Signal Identification by Name (Continued) **Table 3-4.** | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | |-----------------|------------|-----------------|------------|------------------|------------| | TRST | P1 | V <sub>CC</sub> | F5 | V <sub>CC</sub> | M10 | | TXD | J3 | V <sub>CC</sub> | G12 | V <sub>CC</sub> | M11 | | V <sub>CC</sub> | D10 | V <sub>CC</sub> | G4 | V <sub>CC</sub> | M12 | | V <sub>CC</sub> | D11 | V <sub>CC</sub> | G5 | V <sub>CC</sub> | M5 | | V <sub>CC</sub> | D5 | V <sub>CC</sub> | H12 | V <sub>CC</sub> | M6 | | V <sub>CC</sub> | D9 | V <sub>CC</sub> | H4 | V <sub>CC</sub> | M7 | | V <sub>CC</sub> | E10 | V <sub>CC</sub> | H5 | V <sub>CC</sub> | M8 | | V <sub>CC</sub> | E11 | V <sub>CC</sub> | J12 | V <sub>CC</sub> | M9 | | V <sub>CC</sub> | E12 | V <sub>CC</sub> | J13 | V <sub>CC</sub> | N11 | | V <sub>CC</sub> | E13 | V <sub>CC</sub> | J5 | V <sub>CC</sub> | N12 | | V <sub>CC</sub> | E5 | V <sub>CC</sub> | K12 | V <sub>CC</sub> | N6 | | V <sub>CC</sub> | E6 | V <sub>CC</sub> | K13 | V <sub>CC</sub> | N7 | | V <sub>CC</sub> | E7 | V <sub>CC</sub> | K5 | V <sub>CC</sub> | N8 | | V <sub>CC</sub> | E8 | V <sub>CC</sub> | L12 | V <sub>CCP</sub> | R5 | | V <sub>CC</sub> | E9 | V <sub>CC</sub> | L13 | WR | Т8 | | V <sub>CC</sub> | F12 | V <sub>CC</sub> | L5 | XTAL | R8 | | V <sub>CC</sub> | F4 | | | | | Note: NC stands for Not Connected. The following pin groups are shorted to each other: <sup>-</sup>pins A2, B1, and B2 <sup>-</sup>pins A15, B15, B16, C14, C15, C16, and D14 <sup>—</sup>pins N3, R1, R2, and T2 <sup>—</sup>pins N16, P13, P15, R15, R16, and T15 Do not connect any line, component, trace, or via to these pins. # 3.4 MAP-BGA Package Mechanical Drawing Figure 3-6. DSP56301 Mechanical Information, 252-pin MAP-BGA Package # **Power Consumption Benchmark** The following benchmark program permits evaluation of DSP power usage in a test situation. It enables the PLL, disables the external clock, and uses repeated multiply-accumulate (MAC) instructions with a set of synthetic DSP application data to emulate intensive sustained DSP operation. ``` ;* CHECKS Typical Power Consumption ;* page 200,55,0,0,0 nolist I VEC EQU$000000; Interrupt vectors for program debug only START EQU$8000; MAIN (external) program starting address INT_PROG EQU$100 ; INTERNAL program memory starting address INT_XDAT EQU$0 ; INTERNAL X-data memory starting address INT_YDAT EQU$0 ; INTERNAL Y-data memory starting address INCLUDE "ioequ.asm" INCLUDE "intequ.asm" list P:START movep #$0123FF,x:M_BCR; BCR: Area 3 : 1 w.s (SRAM) ; Area 2 : 0 w.s (SSRAM) ; Default: 1 w.s (SRAM) movep #$0d0000,x:M PCTL; XTAL disable ; PLL enable ; CLKOUT disable ;Load the program move #INT PROG, r0 move #PROG START, r1 do #(PROG_END-PROG_START),PLOAD_LOOP p:(r1)+,x0 move move x0,p:(r0)+ nop PLOAD LOOP ; Load the X-data #INT XDAT, r0 move #XDAT_START, r1 move ``` DSP56301 Technical Data, Rev. 10 Freescale Semiconductor A-1 #### er Consumption Benchmark ``` #(XDAT END-XDAT START), XLOAD LOOP p:(r1)+,x0 move move x0,x:(r0) + XLOAD LOOP ;Load the Y-data move #INT YDAT, r0 move #YDAT START, r1 do #(YDAT END-YDAT START),YLOAD LOOP p:(r1)+,x0 move x0,y:(r0)+ move YLOAD LOOP INT PROG jmp PROG_START #$0,r0 move #$0,r4 move move #$3f,m0 move #$3f,m4 clr а clr b move #$0,x0 move #$0,x1 move #$0,y0 move #$0,y1 bset #4,omr ; ebd #60, end sbr dor x0,y0,ax:(r0)+,x1 mac y: (r4) + , y1 mac x1,y1,ax:(r0)+,x0 y: (r4) + , y0 add a,b x0,y0,ax:(r0)+,x1 mac x1,y1,a y: (r4) + , y0 mac b1,x:$ff move _end bra sbr nop nop nop nop PROG END nop nop XDAT START org x:0 dс $262EB9 dc $86F2FE dc $E56A5F dc $616CAC dс $8FFD75 dc $9210A dc $A06D7B dс $CEA798 dc $8DFBF1 dc $A063D6 ``` DSP56301 Technical Data, Rev. 10