

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                           |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 40 MIPs                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, DCI, DMA, I <sup>2</sup> S, POR, PWM, WDT               |
| Number of I/O              | 35                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 13x10b/12b                                                                  |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-VQFN Exposed Pad                                                             |
| Supplier Device Package    | 44-QFN (8x8)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj32gp204-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.3 Special MCU Features

The dsPIC33FJ32GP202/204 and dsPIC33FJ16GP304 features a 17-bit by 17-bit single-cycle multiplier that is shared by both the MCU ALU and DSP engine. The multiplication. Using a 17-bit by 17-bit multiplier for 16-bit by 16-bit multiplication not only allows you to perform mixed-sign multiplication, it also achieves accurate results for special operations, such as (-1.0) x (-1.0).

The dsPIC33FJ32GP202/204 and dsPIC33FJ16GP304 supports 16/16 and 32/16 divide operations, both fractional and integer. All divide instructions are iterative operations. They must be executed within a REPEAT loop, resulting in a total execution time of 19 instruction cycles. The divide operation can be interrupted during any of those 19 cycles without loss of data.

A 40-bit barrel shifter is used to perform up to a 16-bit left or right shift in a single cycle. The barrel shifter can be used by both MCU and DSP instructions.



#### FIGURE 3-1: dsPIC33FJ32GP202/204 and dsPIC33FJ16GP304 CPU CORE BLOCK DIAGRAM

#### TABLE 4-1: CPU CORE REGISTERS MAP (CONTINUED)

| SFR Name | SFR<br>Addr | Bit 15 | Bit 14                                     | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8             | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|----------|-------------|--------|--------------------------------------------|--------|--------|--------|--------|--------|-------------------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| MODCON   | 0046        | XMODEN | YMODEN                                     | —      | —      |        | BWN    | /<3:0> |                   |       | YWM   | <3:0> |       |       | XWM   | <3:0> |       | 0000          |
| XMODSRT  | 0048        |        |                                            |        |        | ·      |        | )      | <s<15:1></s<15:1> |       |       |       |       |       |       |       | 0     | XXXX          |
| XMODEND  | 004A        |        | XE<15:1>                                   |        |        |        |        |        |                   |       |       |       |       | 1     | XXXX  |       |       |               |
| YMODSRT  | 004C        |        | YS<15:1>                                   |        |        |        |        |        |                   |       |       |       |       | 0     | XXXX  |       |       |               |
| YMODEND  | 004E        |        | YE<15:1> 1                                 |        |        |        |        |        |                   |       |       |       | 1     | XXXX  |       |       |       |               |
| XBREV    | 0050        | BREN   | EN XB<14:0>                                |        |        |        |        |        |                   |       |       |       | XXXX  |       |       |       |       |               |
| DISICNT  | 0052        | _      | - Disable Interrupts Counter Register xxx: |        |        |        |        |        |                   |       |       |       | XXXX  |       |       |       |       |               |
|          |             |        |                                            |        |        |        |        |        |                   |       |       |       |       |       |       |       |       |               |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-2: CHANGE NOTIFICATION REGISTER MAP FOR dsPIC33FJ32GP202

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10 | Bit 9 | Bit 8   | Bit 7   | Bit 6   | Bit 5   | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0         | All Resets |
|-------------|-------------|---------|---------|---------|---------|---------|--------|-------|---------|---------|---------|---------|--------|--------|--------|--------|---------------|------------|
| CNEN1       | 0060        | CN15IE  | CN14IE  | CN13IE  | CN12IE  | CN11IE  | _      | -     | _       | CN7IE   | CN6IE   | CN5IE   | CN4IE  | CN3IE  | CN2IE  | CN1IE  | CN0IE         | 0000       |
| CNEN2       | 0062        | _       | CN30IE  | CN29IE  | _       | CN27IE  | _      | _     | CN24IE  | CN23IE  | CN22IE  | CN21IE  | _      | _      | _      | _      | CN16IE        | 0000       |
| CNPU1       | 0068        | CN15PUE | CN14PUE | CN13PUE | CN12PUE | CN11PUE | _      | _     | _       | CN7PUE  | CN6PUE  | CN5PUE  | CN4PUE | CN3PUE | CN2PUE | CN1PUE | <b>CN0PUE</b> | 0000       |
| CNPU2       | 006A        | _       | CN30PUE | CN29PUE | _       | CN27PUE | _      |       | CN24PUE | CN23PUE | CN22PUE | CN21PUE | _      |        | _      |        | CN16PUE       | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-3: CHANGE NOTIFICATION REGISTER MAP FOR dsPIC33FJ32GP204 AND dsPIC33FJ16GP304

| SFR<br>Name | SFR<br>Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9   | Bit 8   | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | All<br>Resets |
|-------------|-------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------------|
| CNEN1       | 0060        | CN15IE  | CN14IE  | CN13IE  | CN12IE  | CN11IE  | CN10IE  | CN9IE   | CN8IE   | CN7IE   | CN6IE   | CN5IE   | CN4IE   | CN3IE   | CN2IE   | CN1IE   | CN0IE   | 0000          |
| CNEN2       | 0062        | —       | CN30IE  | CN29IE  | CN28IE  | CN27IE  | CN26IE  | CN25IE  | CN24IE  | CN23IE  | CN22IE  | CN21IE  | CN20IE  | CN19IE  | CN18IE  | CN17IE  | CN16IE  | 0000          |
| CNPU1       | 0068        | CN15PUE | CN14PUE | CN13PUE | CN12PUE | CN11PUE | CN10PUE | CN9PUE  | CN8PUE  | CN7PUE  | CN6PUE  | CN5PUE  | CN4PUE  | CN3PUE  | CN2PUE  | CN1PUE  | CN0PUE  | 0000          |
| CNPU2       | 006A        | —       | CN30PUE | CN29PUE | CN28PUE | CN27PUE | CN26PUE | CN25PUE | CN24PUE | CN23PUE | CN22PUE | CN21PUE | CN20PUE | CN19PUE | CN18PUE | CN17PUE | CN16PUE | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# dsPIC33FJ32GP202/204 and dsPIC33FJ16GP304



## 6.5 External Reset (EXTR)

The external Reset is generated by driving the MCLR pin low. The MCLR pin is a Schmitt trigger input with an additional glitch filter. Reset pulses that are longer than the minimum pulse-width will generate a Reset. Refer to **Section 22.0 "Electrical Characteristics"** for minimum pulse-width specifications. The External Reset (MCLR) Pin (EXTR) bit in the Reset Control (RCON) register is set to indicate the MCLR Reset.

#### 6.5.1 EXTERNAL SUPERVISORY CIRCUIT

Many systems have external supervisory circuits that generate reset signals to Reset multiple devices in the system. This external Reset signal can be directly connected to the MCLR pin to Reset the device when the rest of system is Reset.

#### 6.5.2 INTERNAL SUPERVISORY CIRCUIT

When using the internal power supervisory circuit to Reset the device, the external reset pin (MCLR) should be tied directly or resistively to VDD. In this case, the MCLR pin will not be used to generate a Reset. The external reset pin (MCLR) does not have an internal pull-up and must not be left unconnected.

#### 6.6 Software RESET Instruction (SWR)

Whenever the RESET instruction is executed, the device will assert SYSRST, placing the device in a special Reset state. This Reset state will not re-initialize the clock. The clock source in effect prior to the RESET instruction will remain. SYSRST is released at the next instruction cycle, and the reset vector fetch will commence.

The Software Reset (Instruction) Flag bit (SWR) in the Reset Control register (RCON<6>) is set to indicate the software Reset.

## 6.7 Watchdog Time-out Reset (WDTO)

Whenever a Watchdog <u>time-out</u> occurs, the device will asynchronously assert SYSRST. The clock source will remain unchanged. A WDT time-out during Sleep or Idle mode will wake-up the processor, but will not reset the processor.

The Watchdog Timer Time-out Flag (WDTO) bit in the Reset Control register (RCON<4>) is set to indicate the Watchdog Reset. Refer to **Section 19.4 "Watchdog Timer (WDT)**" for more information on Watchdog Reset.

## 6.8 Trap Conflict Reset

If a lower-priority hard trap occurs while a higher-priority trap is being processed, a hard trap conflict Reset occurs. The hard traps include exceptions of priority level 13 through level 15, inclusive. The address error (level 13) and oscillator error (level 14) traps fall into this category.

The Trap Reset Flag bit (TRAPR) in the Reset Control register (RCON<15>) is set to indicate the Trap Conflict Reset. Refer to **Section 7.0 "Interrupt Controller**" for more information on trap conflict Resets.

# **REGISTER 8-2:** CLKDIV: CLOCK DIVISOR REGISTER<sup>(2)</sup> (CONTINUED)

00000 = Input/2 (default)

- Note 1: This bit is cleared when the ROI bit is set and an interrupt occurs.
  - 2: This register is reset only on a Power-on Reset (POR).

## 9.2.2 IDLE MODE

The following occur in Idle mode:

- The CPU stops executing instructions.
- · The WDT is automatically cleared.
- The system clock source remains active. By default, all peripheral modules continue to operate normally from the system clock source, but can also be selectively disabled (see Section 9.4 "Peripheral Module Disable").
- If the WDT or FSCM is enabled, the LPRC also remains active.

The device will wake from Idle mode on any of these events:

- Any interrupt that is individually enabled.
- · Any form of device Reset
- A WDT time-out

On wake-up from Idle mode, the clock is reapplied to the CPU and instruction execution will begin (2-4 cycles later), starting with the instruction following the PWRSAV instruction, or the first instruction in the ISR.

#### 9.2.3 INTERRUPTS COINCIDENT WITH POWER SAVE INSTRUCTIONS

Any interrupt that coincides with the execution of a PWRSAV instruction is held off until entry into Sleep or Idle mode has completed. The device then wakes up from Sleep or Idle mode.

## 9.3 Doze Mode

The preferred strategies for reducing power consumption are changing clock speed and invoking one of the power-saving modes. In some circumstances, however, these are not practical. For example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. Reducing system clock speed can introduce communication errors, while using a power-saving mode can stop communications completely.

Doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. In this mode, the system clock continues to operate from the same source and at the same speed. Peripheral modules continue to be clocked at the same speed, while the CPU clock speed is reduced. Synchronization between the two clock domains is maintained, allowing the peripherals to access the SFRs while the CPU executes code at a slower rate. Doze mode is enabled by setting the DOZEN bit (CLKDIV<11>). The ratio between peripheral and core clock speed is determined by the DOZE<2:0> bits (CLKDIV<14:12>). There are eight possible configurations, from 1:1 to 1:128, with 1:1 being the default setting.

Programs can use Doze mode to selectively reduce power consumption in event-driven applications. This allows clock-sensitive functions, such as synchronous communications, to continue without interruption while the CPU idles, waiting for something to invoke an interrupt routine. An automatic return to full-speed CPU operation on interrupts can be enabled by setting the ROI bit (CLKDIV<15>). By default, interrupt events have no effect on Doze mode operation.

For example, suppose the device is operating at 20 MIPS and the CAN module has been configured for 500 kbps based on this device operating speed. If the device is placed in Doze mode with a clock frequency ratio of 1:4, the CAN module continues to communicate at the required bit rate of 500 kbps, but the CPU now starts executing instructions at a frequency of 5 MIPS.

## 9.4 Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers will have no effect and read values will be invalid.

A peripheral module is enabled only if both the associated bit in the PMD register is cleared and the peripheral is supported by the specific dsPIC<sup>®</sup> DSC variant. If the peripheral is present in the device, it is enabled in the PMD register by default.

Note: If a PMD bit is set, the corresponding module is disabled after a delay of one instruction cycle. Similarly, if a PMD bit is cleared, the corresponding module is enabled after a delay of one instruction cycle (assuming the module control registers are already configured to enable module operation).

## 10.0 I/O PORTS

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32GP202/204 and dsPIC33FJ16GP304 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 10. "I/O Ports" (DS70193) of Family "dsPIC33F/PIC24H the Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

All of the device pins (except VDD, VSS, MCLR and OSC1/CLKI) are shared among the peripherals and the parallel I/O ports. All I/O input ports feature Schmitt Trigger inputs for improved noise immunity.

## 10.1 Parallel I/O (PIO) Ports

A parallel I/O port that shares a pin with a peripheral is generally subservient to the peripheral. The peripheral's output buffer data and control signals are provided to a pair of multiplexers. The multiplexers select whether the peripheral or the associated port has ownership of the output data and control signals of the I/O pin. The logic also prevents "loop through", in which a port's digital output can drive the input of a peripheral that shares the same pin. Figure 10-1 shows how ports are shared with other peripherals and the associated I/O pin to which they are connected.

When a peripheral is enabled and the peripheral is actively driving an associated pin, the use of the pin as a general purpose output pin is disabled. The I/O pin can be read, but the output driver for the parallel port bit is disabled. If a peripheral is enabled, but the peripheral is not actively driving a pin, that pin can be driven by a port.

All port pins have three registers directly associated with their operation as digital I/O. The data direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is a '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the latch (LATx) read the latch. Writes to the latch, write the latch. Reads from the port (PORTx) read the port pins, while writes to the port pins write the latch.

Any bit and its associated data and control registers that are not valid for a particular device will be disabled. That means the corresponding LATx and TRISx registers and the port pin will read as zeros.

When a pin is shared with another peripheral or function that is defined as an input only, it is nevertheless regarded as a dedicated port because there is no other competing source of outputs.





© 2007-2011 Microchip Technology Inc.

## **10.6** Peripheral Pin Select

A major challenge in general-purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low-pin count devices. In an application where more than one peripheral must be assigned to a single pin, inconvenient workarounds in application code or a complete redesign may be the only option.

Peripheral Pin Select configuration enables peripheral set selection and placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, programmers can better tailor the microcontroller to their entire application, rather than trimming the application to fit the device.

The Peripheral Pin Select configuration feature operates over a fixed subset of digital I/O pins. Programmers can independently map the input and/or output of most digital peripherals to any one of these I/O pins. Peripheral Pin Select is performed in software, and generally does not require the device to be reprogrammed. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping, once it has been established.

### 10.6.1 AVAILABLE PINS

The Peripheral Pin Select feature is used with a range of up to 26 pins. The number of available pins depends on the particular device and its pin count. Pins that support the Peripheral Pin Select feature include the designation "RPn" in their full pin designation, where "RP" designates a remappable peripheral and "n" is the remappable pin number.

#### 10.6.2 CONTROLLING PERIPHERAL PIN SELECT

Peripheral Pin Select features are controlled through two sets of special function registers: one to map peripheral inputs, and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint.

The association of a peripheral to a peripheral selectable pin is handled in two different ways, depending on whether an input or output is being mapped.

### 10.6.2.1 Input Mapping

The inputs of the Peripheral Pin Select options are mapped on the basis of the peripheral. A control register associated with a peripheral dictates the pin it will be mapped to. The RPINRx registers are used to configure peripheral input mapping (see Register 10-1 through Register 10-9). Each register contains sets of 5-bit fields, with each set associated with one of the remappable peripherals. Programming a given peripheral's bit field with an appropriate 5-bit value maps the RPn pin with that value to that peripheral. For any given device, the valid range of values for any bit field corresponds to the maximum number of Peripheral Pin Selections supported by the device.

Figure 10-2 Illustrates remappable pin selection for U1RX input.

| Note: | For input mapping only, the Peripheral Pin |
|-------|--------------------------------------------|
|       | Select (PPS) functionality does not have   |
|       | priority over the TRISx settings. There-   |
|       | fore, when configuring the RPn pin for     |
|       | input, the corresponding bit in the TRISx  |
|       | register must also be configured for input |
|       | (i.e., set to '1').                        |

#### FIGURE 10-2: REMAPPABLE MUX INPUT FOR U1RX



# dsPIC33FJ32GP202/204 and dsPIC33FJ16GP304

| U-0          | U-0                          | U-0                      | R/W-1          | R/W-1            | R/W-1           | R/W-1           | R/W-1 |
|--------------|------------------------------|--------------------------|----------------|------------------|-----------------|-----------------|-------|
| _            | —                            | —                        |                |                  | U1CTSR<4:0      | )>              |       |
| bit 15       |                              |                          |                |                  |                 |                 | bit 8 |
|              |                              |                          |                |                  |                 |                 |       |
| U-0          | U-0                          | U-0                      | R/W-1          | R/W-1            | R/W-1           | R/W-1           | R/W-1 |
|              | —                            | _                        |                |                  | U1RXR<4:0       | >               |       |
| bit 7        | ·                            |                          |                |                  |                 |                 | bit 0 |
|              |                              |                          |                |                  |                 |                 |       |
| Legend:      |                              |                          |                |                  |                 |                 |       |
| R = Readab   | ole bit                      | W = Writable             | bit            | U = Unimple      | mented bit, rea | ad as '0'       |       |
| -n = Value a | it POR                       | '1' = Bit is set         |                | '0' = Bit is cle | eared           | x = Bit is unkr | nown  |
|              |                              |                          |                |                  |                 |                 |       |
| bit 15-13    | Unimplemer                   | nted: Read as '          | כי             |                  |                 |                 |       |
| bit 12-8     | U1CTSR<4:0                   | <b>)&gt;:</b> Assign UAR | T 1 Clear to S | Send (U1CTS)     | to the corresp  | onding RPn pin  |       |
|              | 11111 <b>= Inp</b> u         | ut tied to Vss           |                |                  |                 |                 |       |
|              | 11001 <b>= Inp</b>           | ut tied to RP25          |                |                  |                 |                 |       |
|              | •                            |                          |                |                  |                 |                 |       |
|              |                              |                          |                |                  |                 |                 |       |
|              | 00001 <b>= Inn</b>           | it tied to RP1           |                |                  |                 |                 |       |
|              | 00000 = Inpi                 | ut tied to RP0           |                |                  |                 |                 |       |
| bit 7-5      | Unimplemer                   | nted: Read as '          | ) <b>'</b>     |                  |                 |                 |       |
| bit 4-0      | U1RXR<4:0>                   | -: Assign UART           | 1 Receive (U   | 11RX) to the co  | orresponding F  | RPn pin         |       |
|              | 11111 <b>= Inp</b> u         | ut tied to Vss           |                |                  |                 |                 |       |
|              | 11001 <b>= Inp</b>           | ut tied to RP25          |                |                  |                 |                 |       |
|              | •                            |                          |                |                  |                 |                 |       |
|              | •                            |                          |                |                  |                 |                 |       |
|              | •                            | it find to PD1           |                |                  |                 |                 |       |
|              | 00001 – Inpl<br>00000 = Inpl | ut tied to RP0           |                |                  |                 |                 |       |
|              |                              |                          |                |                  |                 |                 |       |

## REGISTER 10-7: RPINR18: PERIPHERAL PIN SELECT INPUT REGISTER 18

NOTES:

# dsPIC33FJ32GP202/204 and dsPIC33FJ16GP304

## 14.3 Output Compare Register

## REGISTER 14-1: OCxCON: OUTPUT COMPARE x CONTROL REGISTER

| U-0    | U-0 | R/W-0  | U-0    | U-0    | U-0         | U-0      | U-0   |
|--------|-----|--------|--------|--------|-------------|----------|-------|
| —      | —   | OCSIDL | —      | _      | _           | —        | —     |
| bit 15 |     |        |        |        |             |          | bit 8 |
|        |     |        |        |        |             |          |       |
| U-0    | U-0 | U-0    | R-0 HC | R/W-0  | R/W-0       | R/W-0    | R/W-0 |
| —      | —   | —      | OCFLT  | OCTSEL |             | OCM<2:0> |       |
| bit 7  |     |        |        |        |             |          | bit 0 |
|        |     |        |        |        |             |          |       |
| Laward |     |        |        |        | lo rdu coro |          |       |

| Legend:           | HC = Cleared in Hardware | HS = Set in Hardware       |                    |
|-------------------|--------------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit         | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set         | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13    | OCSIDL: Stop Output Compare in Idle Mode Control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|           | <ul> <li>1 = Output Compare x will halt in CPU Idle mode</li> <li>0 = Output Compare x will continue to operate in CPU Idle mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                         |
| bit 12-5  | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| bit 4     | OCFLT: PWM Fault Condition Status bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           | <ul> <li>1 = PWM Fault condition has occurred (cleared in hardware only)</li> <li>0 = No PWM Fault condition has occurred</li> <li>(This bit is only used when OCM&lt;2:0&gt; = 111.)</li> </ul>                                                                                                                                                                                                                                                                                                                                    |
| bit 3     | OCTSEL: Output Compare Timer Select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|           | <ul> <li>1 = Timer3 is the clock source for Compare x</li> <li>0 = Timer2 is the clock source for Compare x</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                              |
| bit 2-0   | OCM<2:0>: Output Compare Mode Select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           | <ul> <li>111 = PWM mode on OCx, Fault pin enabled</li> <li>110 = PWM mode on OCx, Fault pin disabled</li> <li>101 = Initialize OCx pin low, generate continuous output pulses on OCx pin</li> <li>100 = Initialize OCx pin low, generate single output pulse on OCx pin</li> <li>011 = Compare event toggles OCx pin</li> <li>010 = Initialize OCx pin high, compare event forces OCx pin low</li> <li>001 = Initialize OCx pin low, compare event forces OCx pin high</li> <li>000 = Output compare channel is disabled</li> </ul> |

## 15.1 SPI Helpful Tips

- 1. In Frame mode, if there is a possibility that the master may not be initialized before the slave:
  - a) If FRMPOL (SPIxCON2<13>) = 1, use a pull-down resistor on SSx.
  - b) If FRMPOL = 0, use a pull-up resistor on  $\frac{1}{SSx}$ .

| Note: | This   | insures    | that  | the        | first | fra | ame |
|-------|--------|------------|-------|------------|-------|-----|-----|
|       | transr | nission a  | after | initializa | ation | is  | not |
|       | shifte | d or corru | pted. |            |       |     |     |

- 2. In non-framed 3-wire mode, (i.e., not using SSx from a master):
  - a) If CKP (SPIxCON1<6>) = 1, always place a pull-up resistor on SSx.
  - b) If CKP = 0, always place a pull-down resistor on SSx.
- **Note:** This will insure that during power-up and initialization the master/slave will not lose sync due to an errant SCK transition that would cause the slave to accumulate data shift errors for both transmit and receive appearing as corrupted data.
- FRMEN (SPIxCON2<15>) = 1 and SSEN (SPIxCON1<7>) = 1 are exclusive and invalid. In Frame mode, SCKx is continuous and the Frame sync pulse is active on the SSx pin, which indicates the start of a data frame.
- Note: Not all third-party devices support Frame mode timing. Refer to the SPI electrical characteristics for details.
- In Master mode only, set the SMP bit (SPIxCON1<9>) to a '1' for the fastest SPI data rate possible. The SMP bit can only be set at the same time or after the MSTEN bit (SPIxCON1<5>) is set.
- 5. To avoid invalid slave read data to the master, the user's master software must guarantee enough time for slave software to fill its write buffer before the user application initiates a master write/read cycle. It is always advisable to preload the SPIxBUF transmit register in advance of the next master transaction cycle. SPIxBUF is transferred to the SPI shift register and is empty once the data transmission begins.

### 15.2 SPI Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http:// www.microchip.com/wwwproducts/ Devices.aspx?dDocName=en530331

#### 15.2.1 KEY RESOURCES

- Section 18. "Serial Peripheral Interface (SPI)" (DS70206)
- Code Samples
- Application Notes
- · Software Libraries
- Webinars
- All related dsPIC33F/PIC24H Family Reference Manuals Sections
- Development Tools

| RW-0       U-0       RW-0       RW-1 HC       RW-0       RW-0       RW-0       RW-0         I2CEN       -       I2CSIDL       SCLREL       IPMIEN       A 10M       DISSLW       SMEN         bit 15       -       I2CSIDL       SCLREL       IPMIEN       A 10M       DISSLW       SMEN         bit 15       -       I2CSIDL       SCLREL       IPMIEN       A 10M       DISSLW       SMEN         RW-0       RW-0       RW-0       RW-0       RW-0 HC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I2CEN       —       I2CSIDL       SCLREL       IPMIEN       A10M       DISSLW       SMEN         bit 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| bit 15       bit 8         RW-0       RW-0       RW-0 RW-0 RW-0 RW-0 HC       RW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| R/W-0       R/W-0       R/W-0       R/W-0 HC       Bit is R/W       Bit is R/W       W       With the is the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R/W-0       R/W-0       R/W-0 HC       R/W       R/W       R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| GCEN       STREN       ACKDT       ACKEN       RCEN       PEN       RSEN       SEN         bit 7       bit 0         Legend:       U = Unimplemented bit, read as '0'         R = Readable bit       W = Writable bit       HS = Set in hardware       HC = Cleared in hardware         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       I2CEN: I2CX Enable bit       1 = Enables the I2Cx module and configures the SDAx and SCLx pins as serial port pins<br>0 = Disables the I2Cx module. All I <sup>2</sup> C pins are controlled by port functions         bit 13       I2CSIDL: Stop in Idle Mode bit       1 = Discontinue module operation when device enters an Idle mode<br>0 = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C™ slave)       1 = Release SCLx clock         0 = Hold SCLx clock low (clock stretch)       If STREN = 1:       Bit is RW (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.<br>If STREN = 0:         Bit is RVS (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged       0 = IPMI mode disabled         bit 10       A100M: 10-bit Slave Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| bit 7 bit 0<br>Legend: U = Unimplemented bit, read as '0'<br>R = Readable bit W = Writable bit HS = Set in hardware HC = Cleared in hardware<br>-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown<br>bit 15 IZCEN: I2CX Enable bit<br>1 = Enables the I2CX module and configures the SDAx and SCLx pins as serial port pins<br>0 = Disables the I2CX module. All I <sup>2</sup> C pins are controlled by port functions<br>bit 14 Unimplemented: Read as '0'<br>bit 13 IZCSIDL: Stop in Idle Mode bit<br>1 = Discontinue module operation in Idle mode<br>0 = Continue module operation in Idle mode<br>bit 12 SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C™ slave)<br>1 = Release SCLx clock<br>0 = Hold SCLx clock low (clock stretch)<br>If STREN = 1:<br>Bit is RW (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear<br>at beginning of slave transmission. Hardware clear at end of slave reception.<br>If STREN = 0:<br>Bit is R(i.e., software can only write '1' to release clock). Hardware clear<br>at beginning of slave transmission. Hardware clear at end of slave reception.<br>If STREN = 0:<br>Bit is R(i.e., software can only write '1' to release clock). Hardware clear at beginning of slave<br>transmission.<br>bit 11 IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit<br>1 = IPMI mode is enabled; all addresses Acknowledged<br>0 = IPMI mode is anabled; all addresses Acknowledged<br>0 = IPMI mode is anabled; all addresses bit<br>1 = I2CxADD is a 7-bit slave address<br>0 = I2CxADD is a 10-bit slave address<br>0 = I2CxADD is a 10-bit slave address<br>1 = Enable I/O pin thresholds compliant with SMBus specification<br>0 = Disable SMBus input thresholds<br>bit 8 SMEN: SMBus Input thresholds<br>bit 7 GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave) |
| Legend:       U = Unimplemented bit, read as '0'         R = Readable bit       W = Writable bit       HS = Set in hardware       HC = Cleared in hardware         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       IZCEN: I2Cx Enable bit       1 = Enables the I2Cx module and configures the SDAx and SCLx pins as serial port pins         0 = Disables the I2Cx module. All I <sup>2</sup> C pins are controlled by port functions       0 = Disables the I2Cx module. All I <sup>2</sup> C pins are controlled by port functions         bit 14       Unimplemented: Read as '0'       1         bit 13       IZCSIDL: Stop in Idle Mode bit       1 = Discontinue module operation when device enters an Idle mode         0 = Continue module operation in Idle mode       0 = Continue module operation in Idle mode       0         0 = Continue module operation when device enters an Idle mode       0 = Continue module operation in Idle mode         0 = Continue module operation in Idle mode       0 = Continue module operation in Idle mode         0 = Continue module operation when device enters an Idle mode       0 = Hold SCLx clock low (clock stretch)         1 # STREN = 1:       Bit is RW (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all ad                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Legend:       U = Unimplemented bit, read as '0'         R = Readable bit       W = Writable bit       HS = Set in hardware       HC = Cleared in hardware         .n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       I2CEN: I2Cx Enable bit       1 = Enables the I2Cx module and configures the SDAx and SCLx pins as serial port pins       0 = Disables the I2Cx module. All I²C pins are controlled by port functions         bit 14       Unimplemented: Read as '0'       1 = Discontinue module operation when device enters an Idle mode         0 = Continue module operation in Idle mode       0 = Continue module operation in Idle mode       0 = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I²C™ slave)       1 = Release SCLx clock       0 = Hold SCLx clock low (clock stretch)         If STREN = 1:       Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit       1 = IPMI mode is enabled; all addresses Acknowledged       0 = ISIX With 20 = SIX address         bit 10       A10w: 10-bit Slave Address bit       1 = I2CxADD is a 10-bit slave address       0 = I2CxADD is a 7-bit slave address         0 = IPMI mode is anabled; all addresses Acknowledged       0 = Slew rate control disabled       0 = Slew rate c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| R = Readable bit       W = Writable bit       HS = Set in hardware       HC = Cleared in hardware         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       I2CEN: I2Cx Enable bit       is cleared       x = Bit is unknown         bit 15       I2CEN: I2Cx Enable bit       is cleared       x = Bit is unknown         bit 16       I = Enables the I2Cx module and configures the SDAx and SCLx pins as serial port pins       o         bit 14       Unimplemented: Read as '0'       bit 14       Unimplemented: Read as '0'         bit 13       I2CSIDL: Stop in Idle Mode bit       I = Discontinue module operation when device enters an Idle mode       o = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C™ slave)       1 = Release SCLx clock       o = Hold SCLx clock low (clock stretch)         If STREN = 1:       Bit is RW (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission.       HSTREN = 0:         Bit is RVS (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.       HSTREN = 1:         bit 10       A10M: 10-bit Slave Address bit       1 = IPMI mode is enabled; all addresses Acknowledged       I = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       IZCEN: I2Cx Enable bit       1 = Enables the I2Cx module and configures the SDAx and SCLx pins as serial port pins         o = Disables the I2Cx module. All I <sup>2</sup> C pins are controlled by port functions       0 = Disables         bit 14       Unimplemented: Read as '0'         bit 13       I2CSIDL: Stop in Idle Mode bit         1 = Discontinue module operation when device enters an Idle mode       0 = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C ™ slave)         1 = Release SCLx clock       0 = Hold SCLx clock low (clock stretch)         If STREN = 1:       Bit is R/% (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.         If STREN = 0:       Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is anabled; all addresses Acknowledged       0 = IPMI mode isabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address       0 = I2CxADD is a 7-bit slave address         0 = I2CxADD is a 7-bit slave address       0 = I2CxADD is a 7-bit slave address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| bit 15       I2CEN: I2Cx Enable bit         1 = Enables the I2Cx module and configures the SDAx and SCLx pins as serial port pins         0 = Disables the I2Cx module. All I <sup>2</sup> C pins are controlled by port functions         bit 14       Unimplemented: Read as '0'         bit 13       I2CSIDL: Stop in Idle Mode bit         1 = Discontinue module operation when device enters an Idle mode         0 = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C™ slave)         1 = Release SCLx clock         0 = Hold SCLx clock low (clock stretch)         If STREN = 1:         Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged         0 = IPMI mode is anabled; all addresses Acknowledged         0 = IPMI mode is a 10-bit slave address         0 = I2CxADD is a 10-bit slave address <td< td=""></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| bit 15       I2CEN: I2Cx Enable bit         1 = Enables the I2Cx module and configures the SDAx and SCLx pins as serial port pins         0 = Disables the I2Cx module. All I <sup>2</sup> C pins are controlled by port functions         bit 14       Unimplemented: Read as '0'         bit 13       I2CSIDL: Stop in Idle Mode bit         1 = Discontinue module operation when device enters an Idle mode         0 = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C™ slave)         1 = Release SCLx clock         0 = Hold SCLx clock low (clock stretch)         If STREN = 1:         Bit is RW (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged         0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 7-bit slave address         0 = Slew rate control disabled         0 = Slew rate control disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1 = Enables the I2Cx module and configures the SDAx and SCLx pins as serial port pins         0 = Disables the I2Cx module. All I2C pins are controlled by port functions         bit 14       Unimplemented: Read as '0'         bit 13       I2CSIDL: Stop in Idle Mode bit         1 = Discontinue module operation when device enters an Idle mode       0 = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C™ slave)         1 = Release SCLx clock       0 = Hold SCLx clock low (dlock stretch)         If STREN = 1:       Bit is RW (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.         If STREN = 0:       Bit is RW (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged       0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 7-bit slave address       0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled       0 = Slew rate control disabled         0 = Slew rate control disabled       0 = Slew rate control disabled         0 = Slew rate contro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <ul> <li>c) = Disables the I2Cx module. All I<sup>2</sup>C pins are controlled by port functions</li> <li>bit 14</li> <li>Unimplemented: Read as '0'</li> <li>bit 13</li> <li>I2CSIDL: Stop in Idle Mode bit         <ol> <li>c) = Discontinue module operation when device enters an Idle mode             0 = Continue module operation in Idle mode             0 = Hold SCLx clock             0 = Hold SCLx clock low (clock stretch)             If STREN = 1:             Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear             at beginning of slave transmission.             If STREN = 0:                 Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave             transmission.             If STREN = 0:                 Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave             transmission.             I = IPMIIENt Intelligent Peripheral Management Interface (IPMI) Enable bit             1 = IPMIIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit             1 = IPMI mode is anabled; all addresses Acknowled</li></ol></li></ul>                                                                                                              |
| bit 14       Unimplemented: Read as '0'         bit 13       I2CSIDL: Stop in Idle Mode bit         1 = Discontinue module operation when device enters an Idle mode         0 = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C™ slave)         1 = Release SCLx clock         0 = Hold SCLx clock low (clock stretch)         If STREN = 1:         Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.         If STREN = 0:         Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged         0 = IPMI mode is anabled; all addresses Acknowledged         0 = IPMI mode is a 10-bit slave address         0 = I2CxADD is a 10-bit slave address         0 = I2CxADD is a 10-bit slave address         0 = Slew rate control disabled         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Snew rate control disabled         0 = Slew rate control enabled         0 = Slew rate control disabled         0 = Slew rate control enabled         0 = Slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| bit 13       I2CSIDL: Stop in Idle Mode bit         1 = Discontinue module operation when device enters an Idle mode         0 = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C™ slave)         1 = Release SCLx clock         0 = Hold SCLx clock low (clock stretch)         If STREN = 1:         Bit is RW (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.         If STREN = 0:         Bit is R/K (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged       0 = IPMI mode disabled         0 = IPMI mode is enabled; all addresses Acknowledged       0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = 12CxADD is a 10-bit slave address       0 = I2CXADD is a 7-bit slave address         0 = I2CXADD is a 10-bit slave address       0 = I2CXADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled       0 = Slew rate control disabled         0 = Slew rate control disabled       0 = Slew rate control disabled         0 = Sl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1 = Discontinue module operation when device enters an Idle mode         0 = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C™ slave)         1 = Release SCLx clock         0 = Hold SCLx clock low (clock stretch)         If STREN = 1:         Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.         If STREN = 0:         Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged         0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address         0 = IPXL DD is a 10-bit slave address         0 = I2CXADD is a 10-bit slave address         0 = I2CXADD is a 10-bit slave address         0 = I2CXADD is a 10-bit slave address         0 = Slew rate control disabled         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0 = Continue module operation in Idle mode         bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C™ slave)         1 = Release SCLx clock       0 = Hold SCLx clock low (clock stretch)         If STREN = 1:       Bit is RW (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.         If STREN = 0:       Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged       0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address       0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled       0 = Slew rate control disabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification       0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| bit 12       SCLREL: SCLx Release Control bit (when operating as I <sup>2</sup> C <sup>TM</sup> slave)         1 = Release SCLx clock       0 = Hold SCLx clock low (clock stretch)         If STREN = 1:       Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.         If STREN = 0:       Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged       0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address       0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled       0 = Slew rate control disabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification       0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>1 = Release SCLx clock         <ul> <li>a Hold SCLx clock low (clock stretch)</li> <li>If STREN = 1:<br/>Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.</li> <li>If STREN = 0:<br/>Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.</li> </ul> </li> <li>bit 11 IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         <ul> <li>a = IPMI mode is enabled; all addresses Acknowledged</li> <li>b = IPMI mode disabled</li> </ul> </li> <li>bit 10 A10M: 10-bit Slave Address bit         <ul> <li>a = I2CxADD is a 10-bit slave address</li> <li>b = I2CxADD is a 7-bit slave address</li> <li>b = I2CxADD is a 7-bit slave address</li> </ul> </li> <li>bit 9 DISSLW: Disable Slew Rate Control bit         <ul> <li>a = Slew rate control disabled</li> <li>bit 8 SMEN: SMBus Input Levels bit             <ul> <li>a = Enable I/O pin thresholds compliant with SMBus specification             <ul> <li>a = Disable SMBus input thresholds</li> </ul> </li> </ul></li></ul></li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| If STREN = 1:         Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.         If STREN = 0:         Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged         0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address         0 = I2CxADD is a 7-bit slave address         0 = I2CxADD is a 7-bit slave address         0 = Slew rate control disabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception.         If STREN = 0:         Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged         0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address         0 = I2CxADD is a 7-bit slave address         0 = I2CxADD is a 7-bit slave address         0 = Slew rate control disabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| at beginning of slave transmission. Hardware clear at end of slave reception.         If STREN = 0:         Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged         0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address         0 = I2CxADD is a 7-bit slave address         0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| If STREN = 0:         Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged       0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address       0 = I2CxADD is a 7-bit slave address         0 = I2CxADD is a 7-bit slave address       0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled       0 = Slew rate control enabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission.         bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged       0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address       0 = I2CxADD is a 7-bit slave address         0 = I2CxADD is a 7-bit slave address       0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled       0 = Slew rate control enabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification       0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| bit 11       IPMIEN: Intelligent Peripheral Management Interface (IPMI) Enable bit         1 = IPMI mode is enabled; all addresses Acknowledged         0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address         0 = I2CxADD is a 7-bit slave address         0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled         0 = Slew rate control enabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| bit 11       If mileter intelligent if explored wandgement interface (if with Endote bit         1 = IPMI mode is enabled; all addresses Acknowledged       0 = IPMI mode disabled         bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address       0 = I2CxADD is a 7-bit slave address         0 = I2CxADD is a 7-bit slave address       0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled       0 = Slew rate control enabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| bit 10       A10M: 10-bit Slave Address bit         1 = I2CxADD is a 10-bit slave address         0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled         0 = Slew rate control enabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| bit 10A10M: 10-bit Slave Address bit<br>1 = I2CxADD is a 10-bit slave address<br>0 = I2CxADD is a 7-bit slave addressbit 9DISSLW: Disable Slew Rate Control bit<br>1 = Slew rate control disabled<br>0 = Slew rate control enabledbit 8SMEN: SMBus Input Levels bit<br>1 = Enable I/O pin thresholds compliant with SMBus specification<br>0 = Disable SMBus input thresholdsbit 7GCEN: General Call Enable bit (when operating as I²C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1 = I2CxADD is a 10-bit slave address         0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled         0 = Slew rate control enabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0 = I2CxADD is a 7-bit slave address         bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled       0 = Slew rate control enabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification       0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| bit 9       DISSLW: Disable Slew Rate Control bit         1 = Slew rate control disabled         0 = Slew rate control enabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1 = Slew rate control disabled         0 = Slew rate control enabled         bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| bit 8       SMEN: SMBus Input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| bit 8       SMEN: SMBUS input Levels bit         1 = Enable I/O pin thresholds compliant with SMBus specification         0 = Disable SMBus input thresholds         bit 7       GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| bit 7 GCEN: General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| bit 7 <b>GCEN:</b> General Call Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1 = Enable interrupt when a general call address is received in the I2CxRSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| (module is enabled for reception)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0 = General call address disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| bit 6 STREN: SCLx Clock Stretch Enable bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Used in conjunction with SCLREL bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

## 20.0 INSTRUCTION SET SUMMARY

Note: This data sheet summarizes the features of the dsPIC33FJ32GP202/204 and dsPIC33FJ16GP304 devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the *"dsPIC33F/PIC24H Family Reference Manual"*. Please see the Microchip web site (www.microchip.com) for the latest dsPIC33F/PIC24H Family Reference Manual sections.

The dsPIC33F instruction set is identical to that of the dsPIC30F.

Most instructions are a single program memory word (24 bits). Only three instructions require two program memory locations.

Each single-word instruction is a 24-bit word, divided into an 8-bit opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction.

The instruction set is highly orthogonal and is grouped into five basic categories:

- · Word or byte-oriented operations
- · Bit-oriented operations
- Literal operations
- · DSP operations
- Control operations

Table 20-1shows the general symbols used indescribing the instructions.

The dsPIC33F instruction set summary in Table 20-2 lists all the instructions, along with the status flags affected by each instruction.

Most word or byte-oriented W register instructions (including barrel shift instructions) have three operands:

- The first source operand, which is typically a register 'Wb' without any address modifier
- The second source operand, which is typically a register 'Ws' with or without an address modifier
- The destination of the result, which is typically a register 'Wd' with or without an address modifier

However, word or byte-oriented file register instructions have two operands:

- The file register specified by the value 'f'
- The destination, which could be either the file register 'f' or the W0 register, which is denoted as 'WREG'

Most bit-oriented instructions (including simple rotate/shift instructions) have two operands:

- The W register (with or without an address modifier) or file register (specified by the value of 'Ws' or 'f')
- The bit in the W register or file register (specified by a literal value or indirectly by the contents of register 'Wb')

The literal instructions that involve data movement can use some of the following operands:

- A literal value to be loaded into a W register or file register (specified by 'k')
- The W register or file register where the literal value is to be loaded (specified by 'Wb' or 'f')

However, literal instructions that involve arithmetic or logical operations use some of the following operands:

- The first source operand, which is a register 'Wb' without any address modifier
- The second source operand, which is a literal value
- The destination of the result (only if not the same as the first source operand), which is typically a register 'Wd' with or without an address modifier

The  $\ensuremath{\mathtt{MAC}}$  class of DSP instructions can use some of the following operands:

- The accumulator (A or B) to be used (required operand)
- · The W registers to be used as the two operands
- · The X and Y address space prefetch operations
- · The X and Y address space prefetch destinations
- The accumulator write back destination

The other DSP instructions do not involve any multiplication and can include:

- The accumulator to be used (required)
- The source or destination operand (designated as Wso or Wdo, respectively) with or without an address modifier
- The amount of shift specified by a W register 'Wn' or a literal value

The control instructions can use some of the following operands:

- · A program memory address
- The mode of the table read and table write instructions

| TABLE 22-5: | DC CHARACTERISTICS: OPERATING CURRENT (IDD) |
|-------------|---------------------------------------------|
|             |                                             |

| DC CHARACTERISTICS              |                           |     | Standard Operating Conditions: 3.0V to 3.6V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |            |       |                        |  |  |
|---------------------------------|---------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|------------------------|--|--|
| Parameter<br>No. <sup>(2)</sup> | Typical <sup>(3)</sup>    | Мах | Units                                                                                                                                                                                    | Conditions |       |                        |  |  |
| Operating Cur                   | rent (IDD) <sup>(1)</sup> |     |                                                                                                                                                                                          |            |       |                        |  |  |
| DC20d                           | 20                        | 30  | mA                                                                                                                                                                                       | -40°C      |       |                        |  |  |
| DC20a                           | 19                        | 22  | mA                                                                                                                                                                                       | +25°C      | 2 2\/ | 10 MIPS <sup>(3)</sup> |  |  |
| DC20b                           | 19                        | 25  | mA                                                                                                                                                                                       | +85°C      | 3.30  |                        |  |  |
| DC20c                           | 19                        | 30  | mA                                                                                                                                                                                       | +125°C     |       |                        |  |  |
| DC21d                           | 28                        | 40  | mA                                                                                                                                                                                       | -40°C      |       | 16 MIPS <sup>(3)</sup> |  |  |
| DC21a                           | 27                        | 30  | mA                                                                                                                                                                                       | +25°C      | 2 2)/ |                        |  |  |
| DC21b                           | 27                        | 32  | mA                                                                                                                                                                                       | +85°C      | 3.30  |                        |  |  |
| DC21c                           | 27                        | 36  | mA                                                                                                                                                                                       | +125°C     |       |                        |  |  |
| DC22d                           | 33                        | 50  | mA                                                                                                                                                                                       | -40°C      |       | 20 MIPS <sup>(3)</sup> |  |  |
| DC22a                           | 33                        | 40  | mA                                                                                                                                                                                       | +25°C      | 2 2\/ |                        |  |  |
| DC22b                           | 33                        | 40  | mA                                                                                                                                                                                       | +85°C      | 3.30  |                        |  |  |
| DC22c                           | 33                        | 50  | mA                                                                                                                                                                                       | +125°C     |       |                        |  |  |
| DC23d                           | 44                        | 60  | mA                                                                                                                                                                                       | -40°C      |       | 30 MIPS <sup>(3)</sup> |  |  |
| DC23a                           | 43                        | 50  | mA                                                                                                                                                                                       | +25°C      | 2.21/ |                        |  |  |
| DC23b                           | 42                        | 55  | mA                                                                                                                                                                                       | +85°C      | 3.30  |                        |  |  |
| DC23c                           | 41                        | 65  | mA                                                                                                                                                                                       | +125°C     |       |                        |  |  |
| DC24d                           | 55                        | 75  | mA                                                                                                                                                                                       | -40°C      |       | 40 MIPS                |  |  |
| DC24a                           | 54                        | 65  | mA                                                                                                                                                                                       | +25°C      | 2 2)/ |                        |  |  |
| DC24b                           | 52                        | 70  | mA                                                                                                                                                                                       | +85°C      | 3.3V  |                        |  |  |
| DC24c                           | 51                        | 80  | mA                                                                                                                                                                                       | +125°C     |       |                        |  |  |

**Note 1:** IDD is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements are as follows:

• Oscillator is configured in EC mode with PLL, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)

- CLKO is configured as an I/O input pin in the Configuration Word
- All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- CPU, SRAM, program memory and data memory are operational
- No peripheral modules are operating; however, every peripheral is being clocked (defined PMDx bits are set to zero and unimplemented PMDx bits are set to one)
- CPU executing while (1) statement
- · JTAG is disabled
- 2: These parameters are characterized but not tested in manufacturing.
- 3: Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.

#### FIGURE 22-3: I/O TIMING CHARACTERISTICS



|              |        |                                   | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |     |                    |     |       |            |
|--------------|--------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|-------|------------|
| Param<br>No. | Symbol | Characteristic <sup>(2)</sup>     |                                                                                                                                                                                                          | Min | Typ <sup>(1)</sup> | Max | Units | Conditions |
| DO31         | TioR   | Port Output Rise Time             |                                                                                                                                                                                                          |     | 10                 | 25  | ns    | _          |
| DO32         | TIOF   | Port Output Fall Time             |                                                                                                                                                                                                          | —   | 10                 | 25  | ns    | _          |
| DI35         | TINP   | INTx Pin High or Low Time (input) |                                                                                                                                                                                                          | 25  | —                  | _   | ns    | —          |
| DI40         | Trbp   | CNx High or Low Time (input)      |                                                                                                                                                                                                          | 2   | _                  |     | TCY   | —          |

#### TABLE 22-20: I/O TIMING REQUIREMENTS

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

2: These parameters are characterized, but are not tested in manufacturing.

| TABLE 22-28: S | PIX MAXIMUM DATA/CLOCK RATE SUMMARY |
|----------------|-------------------------------------|
|----------------|-------------------------------------|

|                      |                                          |                                             | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |     |     |     |  |
|----------------------|------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--|
| Maximum<br>Data Rate | Master<br>Transmit Only<br>(Half-Duplex) | Master<br>Transmit/Receive<br>(Full-Duplex) | Slave<br>Transmit/Receive<br>(Full-Duplex)                                                                                                                                                               | CKE | СКР | SMP |  |
| 15 MHz               | Table 22-29                              |                                             | —                                                                                                                                                                                                        | 0,1 | 0,1 | 0,1 |  |
| 9 MHz                | —                                        | Table 22-30                                 | _                                                                                                                                                                                                        | 1   | 0,1 | 1   |  |
| 9 MHz                | —                                        | Table 22-31                                 | —                                                                                                                                                                                                        | 0   | 0,1 | 1   |  |
| 15 MHz               | —                                        | —                                           | Table 22-32                                                                                                                                                                                              | 1   | 0   | 0   |  |
| 11 MHz               | —                                        | —                                           | Table 22-33                                                                                                                                                                                              | 1   | 1   | 0   |  |
| 15 MHz               | _                                        | _                                           | Table 22-34                                                                                                                                                                                              | 0   | 1   | 0   |  |
| 11 MHz               | _                                        | _                                           | Table 22-35                                                                                                                                                                                              | 0   | 0   | 0   |  |

#### FIGURE 22-9: SPIX MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY CKE = 0) TIMING CHARACTERISTICS



#### FIGURE 22-10: SPIX MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY CKE = 1) TIMING CHARACTERISTICS





## 25.0 PACKAGING INFORMATION

## 25.1 Package Marking Information



| dsPIC33FJ32GP<br>202-E/SP@3<br>0730235 | $\bigcirc$ |
|----------------------------------------|------------|

28-Lead SOIC



Example



28-Lead SSOP



Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3                                                                                                                                                      | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |  |  |  |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Note:  | If the full Microchip part number cannot be marked on one line, it is carried over to the next line, thus limiting the number of available characters for customer-specific information. |                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |

## 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                          | MILLIMETERS |           |     |      |  |  |
|--------------------------|-------------|-----------|-----|------|--|--|
| Dimension                | Limits      | MIN       | NOM | MAX  |  |  |
| Number of Pins           | Ν           | 28        |     |      |  |  |
| Pitch                    | е           | 1.27 BSC  |     |      |  |  |
| Overall Height           | А           | -         | -   | 2.65 |  |  |
| Molded Package Thickness | A2          | 2.05      | -   | -    |  |  |
| Standoff §               | A1          | 0.10      | -   | 0.30 |  |  |
| Overall Width            | Ш           | 10.30 BSC |     |      |  |  |
| Molded Package Width     | E1          | 7.50 BSC  |     |      |  |  |
| Overall Length           | D           | 17.90 BSC |     |      |  |  |
| Chamfer (Optional)       | h           | 0.25      | -   | 0.75 |  |  |
| Foot Length              | L           | 0.40      | -   | 1.27 |  |  |
| Footprint                | L1          | 1.40 REF  |     |      |  |  |
| Lead Angle               | Θ           | 0°        | -   | -    |  |  |
| Foot Angle               | φ           | 0°        | -   | 8°   |  |  |
| Lead Thickness           | С           | 0.18      | -   | 0.33 |  |  |
| Lead Width               | b           | 0.31      | -   | 0.51 |  |  |
| Mold Draft Angle Top     | α           | 5°        | -   | 15°  |  |  |
| Mold Draft Angle Bottom  | β           | 5°        | -   | 15°  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
   REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing C04-052C Sheet 2 of 2

# 28-Lead Plastic Quad Flat, No Lead Package (MM) – 6x6x0.9 mm Body [QFN-S] with 0.40 mm Contact Length

# **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | Units    |          | MILLIMETERS | ;    |  |
|------------------------|----------|----------|-------------|------|--|
| Dimensio               | n Limits | MIN      | NOM         | MAX  |  |
| Number of Pins N 28    |          |          |             |      |  |
| Pitch                  | е        |          | 0.65 BSC    |      |  |
| Overall Height         | А        | 0.80     | 0.90        | 1.00 |  |
| Standoff               | A1       | 0.00     | 0.02        | 0.05 |  |
| Contact Thickness      | A3       | 0.20 REF |             |      |  |
| Overall Width          | E        |          | 6.00 BSC    |      |  |
| Exposed Pad Width      | E2       | 3.65     | 3.70        | 4.70 |  |
| Overall Length         | D        |          | 6.00 BSC    |      |  |
| Exposed Pad Length     | D2       | 3.65     | 3.70        | 4.70 |  |
| Contact Width          | b        | 0.23     | 0.38        | 0.43 |  |
| Contact Length         | L        | 0.30     | 0.40        | 0.50 |  |
| Contact-to-Exposed Pad | К        | 0.20     | _           | -    |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-124B