Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | - | | Peripherals | POR, WDT | | Number of I/O | 3 | | Program Memory Size | 384B (256 x 12) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | SOT-23-6 | | Supplier Device Package | SOT-23-6 | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic10f200t-i-ot | 9-10 8 GPIO Data Bus Program Counter Flash GP0/ICSPDAT 512 x12 or GP1/ICSPCLK 256 x12 RAM GP2/T0CKI/FOSC4 Program 24 or 16 Stack 1 GP3/MCLR/VPP Memory bytes Stack 2 File Registers Program 12 RAM Addr 9 Bus Addr MUX Instruction Reg Indirect Direct Addr Addr FSR Reg STATUS Reg 8 MUX Device Reset Timer Instruction Decode & Control Power-on Reset ALU Watchdog Timer 8 Timing Generation W Reg Internal RC Clock Timer0 $\times$ MCLR VDD, VSS FIGURE 3-1: PIC10F200/202 BLOCK DIAGRAM ### 4.2 Program Memory Organization for the PIC10F202/206 The PIC10F202/206 devices have a 10-bit Program Counter (PC) capable of addressing a 1024 x 12 program memory space. Only the first 512 x 12 (0000h-01FFh) for the PIC10F202/206 are physically implemented (see Figure 4-2). Accessing a location above these boundaries will cause a wraparound within the first 512 x 12 space (PIC10F202/206). The effective Reset vector is at 0000h (see Figure 4-2). Location 01FFh (PIC10F202/206) contains the internal clock oscillator calibration value. This value should never be overwritten. FIGURE 4-2: PROGRAM MEMORY MAP AND STACK FOR THE PIC10F202/206 #### 4.3 Data Memory Organization Data memory is composed of registers or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers (SFR) and General Purpose Registers (GPR). The Special Function Registers include the TMR0 register, the Program Counter (PCL), the STATUS register, the I/O register (GPIO) and the File Select Register (FSR). In addition, Special Function Registers are used to control the I/O port configuration and prescaler options. The General Purpose registers are used for data and control information under command of the instructions. For the PIC10F200/204, the register file is composed of seven Special Function registers and 16 General Purpose registers (see Figure 4-3 and Figure 4-4). For the PIC10F202/206, the register file is composed of eight Special Function registers and 24 General Purpose registers (see Figure 4-4). ### 4.3.1 GENERAL PURPOSE REGISTER FILE The General Purpose Register file is accessed, either directly or indirectly, through the File Select Register (FSR). See Section 4.9 "Indirect Data Addressing: INDF and FSR Registers". #### 4.5 **OPTION Register** The OPTION register is a 8-bit wide, write-only register, which contains various control bits to configure the Timer0/WDT prescaler and Timer0. By executing the OPTION instruction, the contents of the W register will be transferred to the OPTION register. A Reset sets the OPTION<7:0> bits. If TRIS bit is set to '0', the wake-up on Note: change and pull-up functions are disabled for that pin (i.e., note that TRIS overrides Option control of GPPU and GPWU). Note: If the T0CS bit is set to '1', it will override the TRIS function on the T0CKI pin. #### **REGISTER 4-2: OPTION REGISTER** | W-1 |-------|------|------|------|-----|-----|-----|-------| | GPWU | GPPU | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 GPWU: Enable Wake-up on Pin Change bit (GP0, GP1, GP3) > 1 = Disabled 0 = Enabled bit 6 GPPU: Enable Weak Pull-ups bit (GP0, GP1, GP3) > 1 = Disabled 0 = Enabled bit 5 T0CS: Timer0 Clock Source Select bit 1 = Transition on T0CKI pin (overrides TRIS on the T0CKI pin) 0 = Transition on internal instruction cycle clock, Fosc/4 bit 4 T0SE: Timer0 Source Edge Select bit 1 = Increment on high-to-low transition on the T0CKI pin 0 = Increment on low-to-high transition on the T0CKI pin bit 3 PSA: Prescaler Assignment bit 1 = Prescaler assigned to the WDT 0 = Prescaler assigned to Timer0 bit 2-0 PS<2:0>: Prescaler Rate Select bits | 000 | 1:2 | 1:1 | |-----|-------|---------| | 001 | 1:4 | 1:2 | | 010 | 1:8 | 1:4 | | 011 | 1:16 | 1:8 | | 100 | 1:32 | 1:16 | | 101 | 1:64 | 1:32 | | 110 | 1:128 | 1:64 | | 111 | 1:256 | 1 : 128 | #### 4.7 Program Counter As a program instruction is executed, the Program Counter (PC) will contain the address of the next program instruction to be executed. The PC value is increased by one every instruction cycle, unless an instruction changes the PC. For a GOTO instruction, bits 8-0 of the PC are provided by the GOTO instruction word. The Program Counter Low (PCL) is mapped to PC<7:0>. For a CALL instruction, or any instruction where the PCL is the destination, bits 7:0 of the PC again are provided by the instruction word. However, PC<8> does not come from the instruction word, but is always cleared (Figure 4-5). Instructions where the PCL is the destination, or modify PCL instructions, include ${\tt MOVWF}\ {\tt PC}$ , $\ {\tt ADDWF}\ {\tt PC}$ and BSF PC , 5 . **Note:** Because PC<8> is cleared in the CALL instruction or any modify PCL instruction, all subroutine calls or computed jumps are limited to the first 256 locations of any program memory page (512 words long). FIGURE 4-5: LOADING OF PC BRANCH INSTRUCTIONS #### 4.7.1 EFFECTS OF RESET The PC is set upon a Reset, which means that the PC addresses the last location in program memory (i.e., the oscillator calibration instruction). After executing MOVLW XX, the PC will roll over to location 0000h and begin executing user code. #### 4.8 Stack The PIC10F200/204 devices have a 2-deep, 8-bit wide hardware PUSH/POP stack. The PIC10F202/206 devices have a 2-deep, 9-bit wide hardware PUSH/POP stack. A CALL instruction will PUSH the current value of Stack 1 into Stack 2 and then PUSH the current PC value, incremented by one, into Stack Level 1. If more than two sequential CALLs are executed, only the most recent two return addresses are stored. A RETLW instruction will POP the contents of Stack Level 1 into the PC and then copy Stack Level 2 contents into level 1. If more than two sequential RETLWS are executed, the stack will be filled with the address previously stored in Stack Level 2. - Note 1: The W register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of the data look-up tables within the program memory. - **2:** There are no Status bits to indicate stack overflows or stack underflow conditions. - 3: There are no instruction mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL and RETLW instructions. #### 5.0 I/O PORT As with any other register, the I/O register(s) can be written and read under program control. However, read instructions (e.g., MOVF GPIO, W) always read the I/O pins independent of the pin's Input/Output modes. On Reset, all I/O ports are defined as input (inputs are at high-impedance) since the I/O control registers are all set #### 5.1 **GPIO** GPIO is an 8-bit I/O register. Only the low-order 4 bits are used (GP<3:0>). Bits 7 through 4 are unimplemented and read as '0's. Please note that GP3 is an input-only pin. Pins GP0, GP1 and GP3 can be configured with weak pull-ups and also for wake-up on change. The wake-up on change and weak pull-up functions are not pin selectable. If GP3/MCLR is configured as MCLR, weak pull-up is always on and wake-up on change for this pin is not enabled. #### 5.2 TRIS Registers The Output Driver Control register is loaded with the contents of the W register by executing the TRIS f instruction. A '1' from a TRIS register bit puts the corresponding output driver in a High-Impedance mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer. The exceptions are GP3, which is input-only and the GP2/TOCKI/COUT/FOSC4 pin, which may be controlled by various registers. See Table 5-1. Note: A read of the ports reads the pins, not the output data latches. That is, if an output driver on a pin is enabled and driven high, but the external system is holding it low, a read of the port will indicate that the pin is low. The TRIS registers are "write-only" and are set (output drivers disabled) upon Reset. TABLE 5-1: ORDER OF PRECEDENCE FOR PIN FUNCTIONS | Priority | GP0 | GP1 | GP2 | GP3 | |----------|-----------|-----------|-----------|--------| | 1 | CIN+ | CIN- | FOSC4 | I/MCLR | | 2 | TRIS GPIO | TRIS GPIO | COUT | _ | | 3 | ı | ı | T0CKI | _ | | 4 | _ | _ | TRIS GPIO | _ | #### 5.3 I/O Interfacing The equivalent circuit for an I/O port pin is shown in Figure 5-1. All port pins, except GP3 which is inputonly, may be used for both input and output operations. For input operations, these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF GPIO, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit in TRIS must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin (except GP3) can be programmed individually as input or output. FIGURE 5-1: PIC10F200/202/204/206 EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN #### FIGURE 5-2: SUCCESSIVE I/O OPERATION (PIC10F200/202/204/206) #### 6.1.2 TIMERO INCREMENT DELAY Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 6-4 shows the delay from the external clock edge to the timer incrementing. FIGURE 6-4: TIMERO TIMING WITH EXTERNAL CLOCK - Note 1: Delay from clock input change to Timer0 increment is 3 Tosc to 7 Tosc (Duration of Q = Tosc). Therefore, the error in measuring the interval between two edges on Timer0 input = ±4 Tosc max. - 2: External clock if no prescaler selected; prescaler output otherwise. - 3: The arrows indicate the points in time where sampling occurs. #### 6.2 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer (WDT), respectively (see **Section 9.6** "Watchdog Timer (WDT)"). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note: The prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT and vice versa. The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1,x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a Reset, the prescaler contains all '0's. ### 6.2.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control (i.e., it can be changed "on-the-fly" during program execution). To avoid an unintended device Reset, the following instruction sequence (Example 6-1) must be executed when changing the prescaler assignment from Timer0 to the WDT. ### EXAMPLE 6-1: CHANGING PRESCALER (TIMER0 → WDT) | CLRWDT | ;Clear WDT | |--------|--------------------------------------| | CLRF | TMR0 ;Clear TMR0 & Prescaler | | MOVLW | '00xx1111'b; These 3 lines (5, 6, 7) | | OPTION | are required only if | | | ;desired | | CLRWDT | ;PS<2:0> are 000 or 001 | | MOVLW | '00xx1xxx'b;Set Postscaler to | | OPTION | desired WDT rate | | | | To change the prescaler from the WDT to the Timer0 module, use the sequence shown in Example 6-2. This sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler. # EXAMPLE 6-2: CHANGING PRESCALER (WDT→TIMER0) CLRWDT ;Clear WDT and ;prescaler MOVLW 'xxxx0xxx' ;Select TMR0, new ;prescale value and ;clock source OPTION #### FIGURE 6-5: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER #### 7.1.2 TIMERO INCREMENT DELAY Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 7-4 shows the delay from the external clock edge to the timer incrementing. FIGURE 7-4: TIMERO TIMING WITH EXTERNAL CLOCK - Note 1: Delay from clock input change to Timer0 increment is 3 Tosc to 7 Tosc (Duration of Q = Tosc). Therefore, the error in measuring the interval between two edges on Timer0 input = ±4 Tosc max. - 2: External clock if no prescaler selected; prescaler output otherwise. - 3: The arrows indicate the points in time where sampling occurs. #### 7.2 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer (WDT), respectively (see Figure 9-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note: The prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT and vice versa. The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1,x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a Reset, the prescaler contains all '0's. ### 7.2.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control (i.e., it can be changed "on-the-fly" during program execution). To avoid an unintended device Reset, the following instruction sequence (Example 7-1) must be executed when changing the prescaler assignment from Timer0 to the WDT. # EXAMPLE 7-1: CHANGING PRESCALER (TIMER0 → WDT) | | , , , , , , , , , , , , , , , , , , , , | |--------|-----------------------------------------| | CLRWDT | ;Clear WDT | | CLRF | TMR0 ;Clear TMR0 & Prescaler | | MOVLW | '00xx1111'b; These 3 lines (5, 6, 7) | | OPTION | are required only if | | | ;desired | | CLRWDT | ;PS<2:0> are 000 or 001 | | MOVLW | '00xx1xxx'b;Set Postscaler to | | OPTION | <pre>;desired WDT rate</pre> | | | | To change the prescaler from the WDT to the Timer0 module, use the sequence shown in Example 7.2. This sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler. # EXAMPLE 7-2: CHANGING PRESCALER (WDT→TIMER0) CLRWDT ;Clear WDT and ;prescaler MOVLW 'xxxx0xxx' ;Select TMR0, new ;prescale value and ;clock source OPTION #### FIGURE 7-5: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER #### 9.0 SPECIAL FEATURES OF THE What sets a microcontroller apart from other processors are special circuits that deal with the needs of real-time applications. The PIC10F200/202/204/206 microcontrollers have a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide powersaving operating modes and offer code protection. These features are: - · Reset: - Power-on Reset (POR) - Device Reset Timer (DRT) - Watchdog Timer (WDT) - Wake-up from Sleep on pin change - Wake-up from Sleep on comparator change - Sleep - Code Protection - ID Locations - In-Circuit Serial Programming™ - · Clock Out PIC10F200/202/204/206 devices have a Watchdog Timer, which can be shut off only through Configuration bit WDTE. It runs off of its own RC oscillator for added reliability. When using INTRC, there is an 18 ms delay only on VDD power-up. With this timer on-chip, most applications need no external Reset circuitry. The Sleep mode is designed to offer a very low-current Power-Down mode. The user can wake-up from Sleep through a change on input pins, wake-up from comparator change, or through a Watchdog Timer time-out. #### 9.1 **Configuration Bits** The PIC10F200/202/204/206 Configuration Words consist of 12 bits. Configuration bits can be programmed to select various device configurations. One bit is the Watchdog Timer enable bit, one bit is the MCLR enable bit and one bit is for code protection (see Register 9-1). #### **CONFIGURATION WORD FOR PIC10F200/202/204/206<sup>(1,2)</sup> REGISTER 9-1:** | R/P-1 |--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | _ | _ | _ | _ | _ | _ | _ | MCLRE | CP | WDTE | | _ | | bit 11 | | | | | | | | | | | bit 0 | Legend: W = Writable bit R = Readable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 11-5 Unimplemented: Read as '0' bit 4 MCLRE: GP3/MCLR Pin Function Select bit $1 = GP3/\overline{MCLR}$ pin function is $\overline{MCLR}$ 0 = GP3/MCLR pin function is digital I/O, MCLR internally tied to VDD bit 3 CP: Code Protection bit 1 = Code protection off 0 = Code protection on bit 2 WDTE: Watchdog Timer Enable bit 1 = WDT enabled 0 = WDT disabled bit 1-0 Reserved: Read as '0' - Note 1: Refer to the "PIC10F200/202/204/206 Memory Programming Specifications" (DS41228) to determine how to access the Configuration Word. The Configuration Word is not user addressable during device - 2: INTRC is the only oscillator mode offered on the PIC10F200/202/204/206. | BTFSS | Bit Test f, Skip if Set | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] BTFSS f,b | | Operands: | $0 \le f \le 31$<br>$0 \le b < 7$ | | Operation: | skip if $(f < b >) = 1$ | | Status Affected: | None | | Description: | If bit 'b' in register 'f' is '1', then the next instruction is skipped. | | | If bit 'b' is '1', then the next instruction fetched during the current instruction execution, is discarded and a NOP is executed instead, making this a 2-cycle instruction. | | CLRW | Clear W | |------------------|-------------------------------------------------| | Syntax: | [ label ] CLRW | | Operands: | None | | Operation: | $00h \rightarrow (W);$ $1 \rightarrow Z$ | | Status Affected: | Z | | Description: | The W register is cleared. Zero bit (Z) is set. | | | | | | | | CALL | Subroutine Call | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] CALL k | | Operands: | $0 \leq k \leq 255$ | | Operation: | (PC) + 1 $\rightarrow$ Top-of-Stack;<br>k $\rightarrow$ PC<7:0>;<br>(STATUS<6:5>) $\rightarrow$ PC<10:9>;<br>0 $\rightarrow$ PC<8> | | Status Affected: | None | | Description: | Subroutine call. First, return address (PC + 1) is PUSHed onto the stack. The 8-bit immediate address is loaded into PC bits <7:0>. The upper bits PC<10:9> are loaded from STATUS<6:5>, PC<8> is cleared. CALL is a 2-cycle instruction. | | CLRWDT | Clear Watchdog Timer | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] CLRWDT | | Operands: | None | | Operation: | 00h → WDT;<br>0 → WDT prescaler (if assigned);<br>1 → $\overline{TO}$ ;<br>1 → $\overline{PD}$ | | Status Affected: | TO, PD | | Description: | The CLRWDT instruction resets the WDT. It also resets the prescaler, if the prescaler is assigned to the WDT and not Timer0. Status bits TO and PD are set. | | CLRF | Clear f | | | | | |------------------|----------------------------------------------------------------|--|--|--|--| | Syntax: | [label] CLRF f | | | | | | Operands: | $0 \le f \le 31$ | | | | | | Operation: | $00h \to (f);$ $1 \to Z$ | | | | | | Status Affected: | Z | | | | | | Description: | The contents of register 'f' are cleared and the Z bit is set. | | | | | | COMF | Complement f | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] COMF f,d | | Operands: | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$ | | Operation: | $(\bar{f}) \to (dest)$ | | Status Affected: | Z | | Description: | The contents of register 'f' are complemented. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | TRIS | Load TRIS Register | | | | | | | |----------------------|------------------------------------------------------------------------------|--|--|--|--|--|--| | Syntax: | [label] TRIS f | | | | | | | | Operands: | f = 6 | | | | | | | | Operation: | (W) $\rightarrow$ TRIS register f | | | | | | | | Status Affected: | None | | | | | | | | Description: | TRIS register 'f' (f = 6 or 7) is loaded with the contents of the W register | | | | | | | | | | | | | | | | | XORLW | Exclusive OR literal with W | | | | | | | | XORLW<br>Syntax: | Exclusive OR literal with W [ label ] XORLW k | | | | | | | | | | | | | | | | | Syntax: | [label] XORLW k | | | | | | | | Syntax:<br>Operands: | [ <i>label</i> ] XORLW k 0 ≤ k ≤ 255 | | | | | | | | XORWF | Exclusive OR W with f | | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Syntax: | [ label ] XORWF f,d | | | | | | | | Operands: | $0 \le f \le 31$<br>$d \in [0,1]$ | | | | | | | | Operation: | (W) .XOR. (f) $\rightarrow$ (dest) | | | | | | | | Status Affected: | Z | | | | | | | | Description: | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | | | | | | **TABLE 12-1: COMPARATOR SPECIFICATIONS** Standard Operating Conditions (unless otherwise stated) Operating Temperature -40°C ≤ TA ≤ +125°C | 3 - 1 | | | | | | | | | |---------------|---------|----------------------------------------|--|------|-------|----------|-------|--------------------------------------------------------------------------------------| | Param.<br>No. | Sym. | Characteristics | | Min. | Тур.† | Max. | Units | Comments | | D300 | Vos | Input Offset Voltage | | _ | ± 5.0 | ± 10 | mV | (VDD - 1.5)/2 | | D301 | Vсм | Input Common Mode Voltage | | 0 | _ | VDD-1.5* | V | | | D302 | CMRR | Common Mode Rejection Ratio | | 55* | _ | _ | dB | | | D303* | TRT | Response Time Falling | | _ | 150 | 600 | ns | (Note 1) | | | | Rising | | _ | 200 | 1000 | ns | | | D304* | TMC2COV | Comparator Mode Change to Output Valid | | _ | _ | 10* | μS | | | D305 | VIVRF | Internal Reference Voltage | | 0.55 | 0.6 | 0.65 | V | $2.0V \le VDD \le 5.5V$<br>- $40^{\circ}C \le TA \le \pm 125^{\circ}C$<br>(extended) | <sup>\*</sup> These parameters are characterized but not tested. **Note 1:** Response time is measured with one comparator input at (VDD - 1.5)/2 - 100 mV to (VDD - 1.5)/2 + 20 mV. TABLE 12-2: PULL-UP RESISTOR RANGES | VDD (Volts) | Temperature (°C) | Min. | Тур. | Max. | Units | |-------------|------------------|------|------|------|-------| | GP0/GP1 | | | • | • | | | 2.0 | -40 | 73K | 105K | 186K | Ω | | | 25 | 73K | 113K | 187K | Ω | | | 85 | 82K | 123K | 190K | Ω | | | 125 | 86K | 132k | 190K | Ω | | 5.5 | -40 | 15K | 21K | 33K | Ω | | | 25 | 15K | 22K | 34K | Ω | | | 85 | 19K | 26k | 35K | Ω | | | 125 | 23K | 29K | 35K | Ω | | GP3 | <u> </u> | | | | | | 2.0 | -40 | 63K | 81K | 96K | Ω | | | 25 | 77K | 93K | 116K | Ω | | | 85 | 82K | 96k | 116K | Ω | | | 125 | 86K | 100K | 119K | Ω | | 5.5 | -40 | 16K | 20k | 22K | Ω | | | 25 | 16K | 21K | 23K | Ω | | | 85 | 24K | 25k | 28K | Ω | | | 125 | 26K | 27K | 29K | Ω | <sup>†</sup> Data in 'Typ.' column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **TABLE 12-6: THERMAL CONSIDERATIONS** | Standard Operating Conditions (unless otherwise specified) | | | | | | | | |------------------------------------------------------------|----------------------------------------|-------------------------------------|------|--------------------|----------------------------------------------------------|--|--| | Param.<br>No. | Sym. | Characteristic | Тур. | Units | Conditions | | | | TH01 | Ή01 θJA Thermal Resistance Junction to | | 60 | °C/W | 6-pin SOT-23 package | | | | | | Ambient | 80 | °C/W | 8-pin PDIP package | | | | | | | 90 | °C/W | 8-pin DFN package | | | | TH02 θJC | | Thermal Resistance Junction to Case | 31.4 | °C/W | 6-pin SOT-23 package | | | | | 24 | | °C/W | 8-pin PDIP package | | | | | | | | 24 | °C/W | 8-pin DFN package | | | | TH03 | ТЈМАХ | Maximum Junction Temperature | 150 | °C | | | | | TH04 | PD | Power Dissipation | _ | W | PD = PINTERNAL + PI/O | | | | TH05 | PINTERNAL | Internal Power Dissipation | _ | W | PINTERNAL = IDD x VDD <sup>(1)</sup> | | | | TH06 | Pı/o | I/O Power Dissipation | _ | W | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ | | | | TH07 | PDER | Derated Power | _ | W | PDER = PDMAX (TJ - TA)/ $\theta$ JA <sup>(2)</sup> | | | **Note 1:** IDD is current to run the chip alone without driving any load on the output pins. **<sup>2:</sup>** TA = Ambient Temperature; TJ = Junction Temperature. FIGURE 13-8: Vol vs. Iol OVER TEMPERATURE (VDD = 3.0V) FIGURE 13-9: Vol vs. Iol OVER TEMPERATURE (VDD = 5.0V) #### 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x0.9mm Body [DFN] **lote:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | | |----------------------------|-------------|----------|------|------|--| | Dimension | MIN | NOM | MAX | | | | Contact Pitch | Е | 0.50 BSC | | | | | Optional Center Pad Width | W2 | | | 1.45 | | | Optional Center Pad Length | T2 | | | 1.75 | | | Contact Pad Spacing | C1 | | 2.90 | | | | Contact Pad Width (X8) | X1 | | | 0.30 | | | Contact Pad Length (X8) | Y1 | | | 0.75 | | | Distance Between Pads | G | 0.20 | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2123B #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2004-2014, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. ISBN: 978-1-63276-597-0 # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.