



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 4MHz                                                                     |
| Connectivity               | -                                                                        |
| Peripherals                | POR, WDT                                                                 |
| Number of I/O              | 3                                                                        |
| Program Memory Size        | 384B (256 x 12)                                                          |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 16 × 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 8-VFDFN Exposed Pad                                                      |
| Supplier Device Package    | 8-DFN (2x3)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic10f204-e-mc |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Pin Diagrams**



## FIGURE 2: 8-PIN PDIP



# FIGURE 3: 8-PIN DFN



| Name             | Function | Input<br>Type | Output<br>Type | Description                                                                                                                                                                                                                                                                   |
|------------------|----------|---------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GP0/ICSPDAT/CIN+ | GP0      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                             |
|                  | ICSPDAT  | ST            | CMOS           | In-Circuit Serial Programming <sup>™</sup> data pin.                                                                                                                                                                                                                          |
|                  | CIN+     | AN            | _              | Comparator input (PIC10F204/206 only).                                                                                                                                                                                                                                        |
| GP1/ICSPCLK/CIN- | GP1      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                             |
|                  | ICSPCLK  | ST            | CMOS           | In-Circuit Serial Programming clock pin.                                                                                                                                                                                                                                      |
|                  | CIN-     | AN            | _              | Comparator input (PIC10F204/206 only).                                                                                                                                                                                                                                        |
| GP2/T0CKI/COUT/  | GP2      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                                        |
| FOSC4            | T0CKI    | ST            | _              | Clock input to TMR0.                                                                                                                                                                                                                                                          |
|                  | COUT     |               | CMOS           | Comparator output (PIC10F204/206 only).                                                                                                                                                                                                                                       |
|                  | FOSC4    |               | CMOS           | Oscillator/4 output.                                                                                                                                                                                                                                                          |
| GP3/MCLR/Vpp     | GP3      | TTL           | —              | Input pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                                         |
|                  | MCLR     | ST            | _              | Master Clear (Reset). When configured as MCLR, this pin is<br>an active-low Reset to the device. Voltage on GP3/MCLR/VPP<br>must not exceed VDD during normal device operation or the<br>device will enter Programming mode. Weak pull-up always on<br>if configured as MCLR. |
|                  | Vpp      | ΗV            | —              | Programming voltage input.                                                                                                                                                                                                                                                    |
| Vdd              | Vdd      | Р             | _              | Positive supply for logic and I/O pins.                                                                                                                                                                                                                                       |
| Vss              | Vss      | Р             | —              | Ground reference for logic and I/O pins.                                                                                                                                                                                                                                      |

| TABLE 3-2: | PIC10F200/202/204/206 PINOUT DESCRIPTION |
|------------|------------------------------------------|
|            |                                          |

**Legend:** I = Input, O = Output, I/O = Input/Output, P = Power, — = Not used, TTL = TTL input, ST = Schmitt Trigger input, AN = Analog input

# 5.0 I/O PORT

As with any other register, the I/O register(s) can be written and read under program control. However, read instructions (e.g., MOVF GPIO, W) always read the I/O pins independent of the pin's Input/Output modes. On Reset, all I/O ports are defined as input (inputs are at high-impedance) since the I/O control registers are all set.

## 5.1 GPIO

GPIO is an 8-bit I/O register. Only the low-order 4 bits are used (GP<3:0>). Bits 7 through 4 are unimplemented and read as '0's. Please note that GP3 is an input-only pin. Pins GP0, GP1 and GP3 can be configured with weak pull-ups and also for wake-up on change. The wake-up on change and weak pull-up functions are <u>not pin</u> selectable. If GP3/MCLR is configured as MCLR, weak pull-up is always on and wake-up on change for this pin is not enabled.

# 5.2 TRIS Registers

The Output Driver Control register is loaded with the contents of the W register by executing the TRIS f instruction. A '1' from a TRIS register bit puts the corresponding output driver in a High-Impedance mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer. The exceptions are GP3, which is input-only and the GP2/TOCKI/COUT/FOSC4 pin, which may be controlled by various registers. See Table 5-1.

**Note:** A read of the ports reads the pins, not the output data latches. That is, if an output driver on a pin is enabled and driven high, but the external system is holding it low, a read of the port will indicate that the pin is low.

The TRIS registers are "write-only" and are set (output drivers disabled) upon Reset.

# TABLE 5-1:ORDER OF PRECEDENCEFOR PIN FUNCTIONS

| Priority | GP0       | GP1       | GP2          | GP3    |
|----------|-----------|-----------|--------------|--------|
| 1        | CIN+      | CIN-      | FOSC4        | I/MCLR |
| 2        | TRIS GPIO | TRIS GPIO | COUT         | —      |
| 3        |           | —         | <b>T0CKI</b> | _      |
| 4        | _         | _         | TRIS GPIO    | _      |

# 5.3 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 5-1. All port pins, except GP3 which is inputonly, may be used for both input and output operations. For input operations, these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF GPIO, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit in TRIS must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin (except GP3) can be programmed individually as input or output.



### PIC10F200/202/204/206 EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN



#### FIGURE 7-2: TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALE

| (Program<br>Counter)              | ( PC – 1 )   | PC         | ( PC + 1 )                        | Q1 Q2 Q3 Q4            | (PC + 3)    | ( PC + 4 )             | ( PC+5 )                               | PC + 6      |
|-----------------------------------|--------------|------------|-----------------------------------|------------------------|-------------|------------------------|----------------------------------------|-------------|
| Instruction<br>Fetch              | //<br>!<br>! | MOVWF TMR0 | MOVF TMR0,W                       | MOVF TMR0,W            | MOVF TMR0,W | MOVF TMR0,W            | MOVF TMR0,W                            | i<br>1<br>1 |
| Timer0<br>Instruction<br>Executed | ( <u>T0)</u> | Τ0 + 1 )   | T0 + 2)<br>Write TMR0<br>executed | Read TMR0<br>reads NT0 | NT0         | Read TMR0<br>reads NT0 | NT0 + 1)<br>Read TMR0<br>reads NT0 + 1 | NT0 + 2     |

#### FIGURE 7-3: TIMER0 TIMING: INTERNAL CLOCK/PRESCALE 1:2

| PC<br>(Program<br>Counter) | PC - 1 |             | $\frac{1}{\sqrt{\frac{PC+1}{PC+1}}}$ | Q1 Q2 Q3 Q4<br>(PC + 2) | Q1 Q2 Q3 Q4<br>(PC + 3) | Q1 Q2 Q3 Q4 | Q1 Q2 Q3 Q4 | Q1 Q2 Q3 Q4<br>PC + 6 |
|----------------------------|--------|-------------|--------------------------------------|-------------------------|-------------------------|-------------|-------------|-----------------------|
| Instruction<br>Fetch       |        | MOVWF TMR0  | MOVF TMR0,W                          | MOVF TMR0,W             | MOVF TMR0,W             | MOVF TMR0,W | MOVF TMR0,W |                       |
| Timer0                     | (то )  | T0 + 1      |                                      |                         | NT0                     | 1<br>       |             | NT0 + 1               |
| Instruction<br>Executed    |        | 1<br>1<br>1 | Write TMR0                           | Read TMR0<br>reads NT0  | Read TMR0               | Read TMR0   | Read TMR0   | Read TMR0             |

#### **TABLE 7-1: REGISTERS ASSOCIATED WITH TIMER0**

| Address | Name        | Bit 7       | Bit 6                                  | Bit 5 | Bit 4   | Bit 3                | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset | Value on<br>All Other<br>Resets |
|---------|-------------|-------------|----------------------------------------|-------|---------|----------------------|-------|-------|-------|-------------------------------|---------------------------------|
| 01h     | TMR0        | Timer0 – 8- | Timer0 – 8-bit Real-Time Clock/Counter |       |         |                      |       |       |       | XXXX XXXX                     | uuuu uuuu                       |
| 07h     | CMCON0      | CMPOUT      | COUTEN                                 | POL   | CMPT0CS | CMPON                | CNREF | CPREF | CWU   | 1111 1111                     | uuuu uuuu                       |
| N/A     | OPTION      | GPWU        | GPPU                                   | TOCS  | T0SE    | PSA                  | PS2   | PS1   | PS0   | 1111 1111                     | 1111 1111                       |
| N/A     | TRISGPIO(1) |             | _                                      |       | _       | I/O Control Register |       |       |       | 1111                          | 1111                            |

Legend: Shaded cells not used by Timer0. – = unimplemented, The TRIS of the T0CKI pin is overridden when T0CS = 1. Note 1:

#### 7.1 Using Timer0 with an External Clock (PIC10F204/206)

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 7.1.1 EXTERNAL CLOCK **SYNCHRONIZATION**

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of an external clock with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-4). Therefore, it is necessary for TOCKI or the comparator output to be high for at least 2 Tosc (and a

x = unknown.u = unchanged.

small RC delay of 2 Tt0H) and low for at least 2 Tosc (and a small RC delay of 2 Tt0H). Refer to the electrical specification of the desired device.

When a prescaler is used, the external clock input is divided by the asynchronous ripple counter type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for T0CKI or the comparator output to have a period of at least 4 Tosc (and a small RC delay of 4 Tt0H) divided by the prescaler value. The only requirement on TOCKI or the comparator output high and low time is that they do not violate the minimum pulse width requirement of Tt0H. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

# 9.2 Oscillator Configurations

## 9.2.1 OSCILLATOR TYPES

The PIC10F200/202/204/206 devices are offered with Internal Oscillator mode only.

• INTOSC: Internal 4 MHz Oscillator

### 9.2.2 INTERNAL 4 MHz OSCILLATOR

The internal oscillator provides a 4 MHz (nominal) system clock (see **Section 12.0 "Electrical Characteristics"** for information on variation over voltage and temperature).

In addition, a calibration instruction is programmed into the last address of memory, which contains the calibration value for the internal oscillator. This location is always uncode protected, regardless of the codeprotect settings. This value is programmed as a MOVLW xx instruction where xx is the calibration value and is placed at the Reset vector. This will load the W register with the calibration value upon Reset and the PC will then roll over to the users program at address 0x000. The user then has the option of writing the value to the OSCCAL Register (05h) or ignoring it.

OSCCAL, when written to with the calibration value, will "trim" the internal oscillator to remove process variation from the oscillator frequency.

| Note: | Erasing the device will also erase the pre- |
|-------|---------------------------------------------|
|       | programmed internal calibration value for   |
|       | the internal oscillator. The calibration    |
|       | value must be read prior to erasing the     |
|       | part so it can be reprogrammed correctly    |
|       | later.                                      |

## 9.3 Reset

The device differentiates between various kinds of Reset:

- Power-on Reset (POR)
- MCLR Reset during normal operation
- MCLR Reset during Sleep
- · WDT time-out Reset during normal operation
- WDT time-out Reset during Sleep
- · Wake-up from Sleep on pin change
- · Wake-up from Sleep on comparator change

Some registers are not reset in any way, they are unknown on POR and unchanged in any other Reset. Most other registers are reset to "Reset state" on Power-on Reset (POR), MCLR, WDT or Wake-up on pin change Reset during normal operation. They are not affected by a WDT Reset during Sleep or MCLR Reset during Sleep, since these Resets are viewed as resumption of normal operation. The exceptions to this are TO, PD, GPWUF and CWUF bits. They are set or cleared differently in different Reset situations. These bits are used in software to determine the nature of Reset. See Table 9-1 for a full description of Reset states of all registers.

| Register              | Address | Power-on Reset           | MCLR Reset, WDT Time-out,<br>Wake-up On Pin Change, Wake on<br>Comparator Change |
|-----------------------|---------|--------------------------|----------------------------------------------------------------------------------|
| W                     | _       | qqqq qqqu <sup>(1)</sup> | qqqq qqqu(1)                                                                     |
| INDF                  | 00h     | XXXX XXXX                | uuuu uuuu                                                                        |
| TMR0                  | 01h     | XXXX XXXX                | uuuu uuuu                                                                        |
| PCL                   | 02h     | 1111 1111                | 1111 1111                                                                        |
| STATUS                | 03h     | 00-1 1xxx                | 9009 quuu <b>(2)</b>                                                             |
| STATUS <sup>(3)</sup> | 03h     | 00-1 1xxx                | qq0q quuu <b>(2)</b>                                                             |
| FSR                   | 04h     | 111x xxxx                | 111u uuuu                                                                        |
| OSCCAL                | 05h     | 1111 1110                | uuuu uuuu                                                                        |
| GPIO                  | 06h     | xxxx                     | uuuu                                                                             |
| CMCON <sup>(3)</sup>  | 07h     | 1111 1111                | uuuu uuuu                                                                        |
| OPTION                | _       | 1111 1111                | 1111 1111                                                                        |
| TRISGPIO              | —       | 1111                     | 1111                                                                             |

# TABLE 9-1: RESET CONDITIONS FOR REGISTERS – PIC10F200/202/204/206

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition.

Note 1: Bits <7:2> of W register contain oscillator calibration values due to MOVLW XX instruction at top of memory.

**2:** See Table 9-2 for Reset value for specific conditions.

3: PIC10F204/206 only.

(W) .XOR.  $k \rightarrow (W)$ 

The contents of the W register are XOR'ed with the 8-bit literal 'k'. The result is placed in the W

Ζ

register.

| TRIS                    | Load TRIS Register                         | XORWF            | Exclusive OR W with f                                                                                                                              |
|-------------------------|--------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                 | [label] TRIS f                             | Syntax:          | [ <i>label</i> ] XORWF f,d                                                                                                                         |
| Operands:<br>Operation: | f = 6<br>(W) $\rightarrow$ TRIS register f | Operands:        | 0 ≤ f ≤ 31<br>d ∈ [0,1]                                                                                                                            |
| Status Affected:        | None                                       | Operation:       | (W) .XOR. (f) $\rightarrow$ (dest)                                                                                                                 |
| Description:            | TRIS register 'f' (f = 6 or 7) is          | Status Affected: | Z                                                                                                                                                  |
|                         | loaded with the contents of the W register | Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is |
| XORLW                   | Exclusive OR literal with W                |                  | stored back in register 'f'.                                                                                                                       |
| Syntax:                 | [ <i>label</i> ] XORLW k                   |                  | J                                                                                                                                                  |
| Operands:               | $0 \le k \le 255$                          |                  |                                                                                                                                                    |

Operation:

Description:

Status Affected:

## 11.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

# 11.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>

# 12.0 ELECTRICAL CHARACTERISTICS

# Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                                                                                         | 40°C to +125°C                     |
|------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| Storage temperature                                                                                                    | 65°C to +150°C                     |
| Voltage on VDD with respect to Vss                                                                                     | 0 to +6.5V                         |
| Voltage on MCLR with respect to Vss                                                                                    | 0 to +13.5V                        |
| Voltage on all other pins with respect to Vss                                                                          | 0.3V to (VDD + 0.3V)               |
| Total power dissipation <sup>(1)</sup>                                                                                 | 800 mW                             |
| Max. current out of Vss pin                                                                                            | 80 mA                              |
| Max. current into Vod pin                                                                                              | 80 mA                              |
| Input clamp current, Iк (VI < 0 or VI > VDD)                                                                           | ±20 mA                             |
| Output clamp current, IOK (VO < 0 or VO > VDD)                                                                         | ±20 mA                             |
| Max. output current sunk by any I/O pin                                                                                | 25 mA                              |
| Max. output current sourced by any I/O pin                                                                             | 25 mA                              |
| Max. output current sourced by I/O port                                                                                | 75 mA                              |
| Max. output current sunk by I/O port                                                                                   | 75 mA                              |
| <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD $-\Sigma$ IOH} + $\Sigma$ {(VDD $-\Sigma$ | Voh) x Ioh} + $\Sigma$ (Vol x Iol) |

<sup>†</sup>NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## 12.2 DC Characteristics: PIC10F200/202/204/206 (Extended)

| DC CHA        | RACTE | RISTICS                                       | Standard Operating Conditions (unless otherwise specified)Operating Temperature -40°C $\leq$ TA $\leq$ +125°C (extended) |                     |            |          |                          |  |  |
|---------------|-------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------|------------|----------|--------------------------|--|--|
| Param.<br>No. | Sym.  | Characteristic                                | Min.                                                                                                                     | Тур. <sup>(1)</sup> | Max.       | Units    | Conditions               |  |  |
| D001          | Vdd   | Supply Voltage                                | 2.0                                                                                                                      |                     | 5.5        | V        | See Figure 12-1          |  |  |
| D002          | Vdr   | RAM Data Retention<br>Voltage <sup>(2)</sup>  | 1.5*                                                                                                                     |                     | _          | V        | Device in Sleep mode     |  |  |
| D003          | VPOR  | VDD Start Voltage<br>to ensure Power-on Reset | —                                                                                                                        | Vss                 | _          | V        |                          |  |  |
| D004          | SVDD  | VDD Rise Rate<br>to ensure Power-on Reset     | 0.05*                                                                                                                    | —                   |            | V/ms     |                          |  |  |
|               | Idd   | Supply Current <sup>(3)</sup>                 |                                                                                                                          |                     |            |          |                          |  |  |
| D010          |       |                                               | _                                                                                                                        | 175<br>0.63         | 275<br>1.1 | μA<br>mA | VDD = 2.0V<br>VDD = 5.0V |  |  |
|               | IPD   | Power-down Current <sup>(4)</sup>             |                                                                                                                          | 1                   |            |          |                          |  |  |
| D020          |       |                                               | _                                                                                                                        | 0.1<br>0.35         | 9<br>15    | μΑ<br>μΑ | VDD = 2.0V<br>VDD = 5.0V |  |  |
|               | Iwdt  | WDT Current <sup>(5)</sup>                    |                                                                                                                          | 1                   |            |          |                          |  |  |
| D022          |       |                                               | _                                                                                                                        | 1.0<br>7            | 18<br>22   | μΑ<br>μΑ | VDD = 2.0V<br>VDD = 5.0V |  |  |
|               | Ісмр  | Comparator Current <sup>(5)</sup>             |                                                                                                                          | 1                   |            | 1        |                          |  |  |
| D023          |       |                                               | _                                                                                                                        | 12<br>42            | 27<br>85   | μΑ<br>μΑ | VDD = 2.0V<br>VDD = 5.0V |  |  |
|               | VREF  | Internal Reference Current <sup>(5,0</sup>    | 6)                                                                                                                       | ·                   |            | ·        | ·                        |  |  |
| D024          |       |                                               | —                                                                                                                        | 85<br>175           | 120<br>200 | μΑ<br>μΑ | VDD = 2.0V<br>VDD = 5.0V |  |  |

These parameters are characterized but not tested.

**Note 1:** Data in the Typical ("Typ.") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

- 2: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.
- **3:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
  - a) The test conditions for all IDD measurements in active operation mode are: All I/O pins tri-stated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
  - b) For standby current measurements, the conditions are the same, except that the device is in Sleep mode.
- 4: Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or VSS.
- **5:** The peripheral current is the sum of the base IDD or IPD and the additional current consumed when this peripheral is enabled.
- 6: Measured with the Comparator enabled.

# 12.4 Timing Parameter Symbology and Load Conditions – PIC10F200/202/204/206

The timing parameter symbols have been created following one of the following formats:

1. TppS2ppS

2. TppS

| 2. TppS                                       |                                       |        |                |  |  |  |
|-----------------------------------------------|---------------------------------------|--------|----------------|--|--|--|
| т                                             |                                       |        |                |  |  |  |
| F Frequency                                   |                                       | T Time |                |  |  |  |
| Lowercase subscripts (pp) and their meanings: |                                       |        |                |  |  |  |
| рр                                            |                                       |        |                |  |  |  |
| 2                                             | to                                    | mc     | MCLR           |  |  |  |
| ck                                            | CLKOUT                                | osc    | Oscillator     |  |  |  |
| су                                            | Cycle time                            | tO     | ТОСКІ          |  |  |  |
| drt                                           | Device Reset Timer                    | wdt    | Watchdog Timer |  |  |  |
| io                                            | I/O port                              | wdt    | Watchdog Timer |  |  |  |
| Upperc                                        | Uppercase letters and their meanings: |        |                |  |  |  |
| S                                             |                                       |        |                |  |  |  |
| F                                             | Fall                                  | Р      | Period         |  |  |  |
| н                                             | High                                  | R      | Rise           |  |  |  |
| I                                             | Invalid (high-impedance)              | V      | Valid          |  |  |  |
| L                                             | Low                                   | Z      | High-impedance |  |  |  |

## FIGURE 12-2: LOAD CONDITIONS – PIC10F200/202/204/206



| AC CHARACTERISTICS |      |                                                          | $ \begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial),} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (extended)} \\ \mbox{Operating Voltage VDD range is described in} \\ \mbox{Section 12.1 "DC Characteristics: PIC10F200/202/204/206} \\ \mbox{ (Industrial)"} \end{array} $ |              |              |              |            |                                                                                                              |
|--------------------|------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|------------|--------------------------------------------------------------------------------------------------------------|
| Param.<br>No.      | Sym. | Characteristic                                           | Freq.<br>Tolerance                                                                                                                                                                                                                                                                                                                                                                                                  | Min.         | Тур.†        | Max.         | Units      | Conditions                                                                                                   |
| F10                | Fosc | Internal Calibrated<br>INTOSC Frequency <sup>(1,2)</sup> | ± 1%<br>± 2%                                                                                                                                                                                                                                                                                                                                                                                                        | 3.96<br>3.92 | 4.00<br>4.00 | 4.04<br>4.08 | MHz<br>MHz | VDD=3.5V @ 25°C<br>2.5V ≤ VDD ≤ 5.5V<br>0°C ≤ TA ≤ +85°C (industrial)                                        |
|                    |      |                                                          | ± 5%                                                                                                                                                                                                                                                                                                                                                                                                                | 3.80         | 4.00         | 4.20         | MHz        | $2.0V \le VDD \le 5.5V$<br>-40°C $\le$ TA $\le$ +85°C (industrial)<br>-40°C $\le$ TA $\le$ +125°C (extended) |

## TABLE 12-3: CALIBRATED INTERNAL RC FREQUENCIES - PIC10F200/202/204/206

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ.") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: To ensure these oscillator frequency tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1  $\mu$ F and 0.01  $\mu$ F values in parallel are recommended.

2: Under stable VDD conditions.

## FIGURE 12-3: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER TIMING – PIC10F200/202/204/206





# FIGURE 13-2: TYPICAL IPD vs. VDD (SLEEP MODE, ALL PERIPHERALS DISABLED)



















# **Package Marking Information (Continued)**

8-Lead DFN (2x3x0.9 mm)



Example



| Legenc | I: XXX<br>Y<br>YY<br>WW<br>NNN<br>(e3)<br>*                                                                                                                                                                   | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the event the full Microchip part number cannot be marked on one line, it will<br>be carried over to the next line, thus limiting the number of available<br>characters for customer-specific information. |                                                                                                                                                                                                                                                                                                                                                                                           |

\* Standard PIC<sup>®</sup> device marking consists of Microchip part number, year code, week code, and traceability code. For PIC device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

# TABLE 14-1:8-LEAD 2x3 DFN (MC)PACKAGE TOP MARKING

| Part Number    | Marking |  |  |
|----------------|---------|--|--|
| PIC10F200-I/MC | BA0     |  |  |
| PIC10F200-E/MC | BB0     |  |  |
| PIC10F202-I/MC | BC0     |  |  |
| PIC10F202-E/MC | BD0     |  |  |
| PIC10F204-I/MC | BE0     |  |  |
| PIC10F204-E/MC | BF0     |  |  |
| PIC10F206-I/MC | BG0     |  |  |
| PIC10F206-E/MC | BH0     |  |  |

## TABLE 14-2: 6-LEAD SOT-23 (OT) PACKAGE TOP MARKING

| Marking |
|---------|
| 00NN    |
| 00NN    |
| 02NN    |
| 02NN    |
| 04NN    |
| 04NN    |
| 06NN    |
| 06NN    |
|         |

Note: NN represents the alphanumeric traceability code.

# 6-Lead Plastic Small Outline Transistor (OT) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | MILLIMETERS |          |      |      |  |
|-------------------------|-------------|----------|------|------|--|
| Dimension Limits        |             | MIN      | NOM  | MAX  |  |
| Contact Pitch E         |             | 0.95 BSC |      |      |  |
| Contact Pad Spacing     | С           |          | 2.80 |      |  |
| Contact Pad Width (X6)  | X           |          |      | 0.60 |  |
| Contact Pad Length (X6) | Y           |          |      | 1.10 |  |
| Distance Between Pads   | G           | 1.70     |      |      |  |
| Distance Between Pads   | GX          | 0.35     |      |      |  |
| Overall Width           | Z           |          |      | 3.90 |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2028A

# 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging









**END VIEW** 

Microchip Technology Drawing No. C04-018D Sheet 1 of 2

# APPENDIX A: REVISION HISTORY

# **Revision C (August 2006)**

Added 8-Pin DFN Pin Diagram; Revised Table 1-1; Reformatted all Registers; Revised Section 4.8 and added note; Section 5.3 (changed Figure reference to Figure 5-1); Tables 6-1 and 7-1 (removed shading from TRISGPIO (I/O Control Register); Sections 8.1-8.4 (changed Table reference to Table 12-2); Section 14.1 Revised and replaced Package Marking Information and drawings, Added Tables 14-1 & 14-2, Added DFN Package drawing.

# **Revision D (April 2007)**

Revised section 12.1, 12.2, 12.3, Table 1-1, 12-1, 12-3, 12-4. Added Section 13.0. Replaced Package Drawings (Rev. AP); Removed instances of PICmicro<sup>®</sup> and replaced it with PIC<sup>®</sup>.

# **Revision E (October 2013)**

Revised Figure 8-1 (deleted OSCCAL); Revised Packaging Legend.

# **Revision F (September 2014)**

Added Table 12-6 (Thermal Considerations); Updated Register 4-1, Register 9-1 and Chapter 14 (Packaging Information); Other minor corrections.

# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR Tel: 852-2943-5100

Fax: 852-2401-3431 China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828

Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79 Germany - Dusseldorf Tel: 49-2129-3766400

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Pforzheim Tel: 49-7231-424750

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

03/25/14