Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | - | | Peripherals | POR, WDT | | Number of I/O | 3 | | Program Memory Size | 384B (256 x 12) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 8-VFDFN Exposed Pad | | Supplier Device Package | 8-DFN (2x3) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic10f204t-i-mc | ### **Table of Contents** | 1.0 | General Description | 4 | |-------|--------------------------------------------------------------------------------------------------|----| | 2.0 | General Description | 5 | | 3.0 | Architectural Overview | ( | | 4.0 | Memory Organization | 1′ | | 5.0 | I/O Port | 20 | | 6.0 | Timer0 Module and TMR0 Register (PIC10F200/202) | 23 | | 7.0 | Timer0 Module and TMR0 Register (PIC10F200/202) Timer0 Module and TMR0 Register (PIC10F204/206) | 2 | | 8.0 | Comparator Module | 3 | | 9.0 | Special Features of the CPU | 3 | | 10.0 | Instruction Set Summary | 4 | | | Development Support | | | 12.0 | Electrical Characteristics | 5 | | 13.0 | DC and AC Characteristics Graphs and Tables. | 67 | | 14.0 | Packaging Information | 7 | | The N | /licrochip Web Site | 8 | | Custo | omer Change Notification Serviceomer Support | 8 | | Custo | omer Support | 8 | | Produ | uct Identification System | 86 | ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: ### http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000). #### Errata An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. ### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. 9-10 8 GPIO Data Bus Program Counter Flash GP0/ICSPDAT 512 x12 or GP1/ICSPCLK 256 x12 RAM GP2/T0CKI/FOSC4 Program 24 or 16 Stack 1 GP3/MCLR/VPP Memory bytes Stack 2 File Registers Program 12 RAM Addr 9 Bus Addr MUX Instruction Reg Indirect Direct Addr Addr FSR Reg STATUS Reg 8 MUX Device Reset Timer Instruction Decode & Control Power-on Reset ALU Watchdog Timer 8 Timing Generation W Reg Internal RC Clock Timer0 $\times$ MCLR VDD, VSS FIGURE 3-1: PIC10F200/202 BLOCK DIAGRAM ### 4.0 MEMORY ORGANIZATION The PIC10F200/202/204/206 memories are organized into program memory and data memory. Data memory banks are accessed using the File Select Register (FSR). # 4.1 Program Memory Organization for the PIC10F200/204 The PIC10F200/204 devices have a 9-bit Program Counter (PC) capable of addressing a 512 x 12 program memory space. Only the first 256 x 12 (0000h-00FFh) for the PIC10F200/204 are physically implemented (see Figure 4-1). Accessing a location above these boundaries will cause a wraparound within the first 256 x 12 space (PIC10F200/204). The effective Reset vector is at 0000h (see Figure 4-1). Location 00FFh (PIC10F200/204) contains the internal clock oscillator calibration value. This value should never be overwritten. # FIGURE 4-1: PROGRAM MEMORY MAP AND STACK FOR THE PIC10F200/204 FIGURE 4-3: PIC10F200/204 REGISTER FILE MAP - Note 1: Not a physical register. See Section 4.9 "Indirect Data Addressing: INDF and FSR Registers". - **2:** PIC10F204 only. Unimplemented on the PIC10F200 and reads as 00h. - 3: Unimplemented, read as 00h. FIGURE 4-4: PIC10F202/206 REGISTER FILE MAP - Note 1: Not a physical register. See Section 4.9 "Indirect Data Addressing: INDF and FSR Registers". - **2:** PIC10F206 only. Unimplemented on the PIC10F202 and reads as 00h. #### 4.5 **OPTION Register** The OPTION register is a 8-bit wide, write-only register, which contains various control bits to configure the Timer0/WDT prescaler and Timer0. By executing the OPTION instruction, the contents of the W register will be transferred to the OPTION register. A Reset sets the OPTION<7:0> bits. If TRIS bit is set to '0', the wake-up on Note: change and pull-up functions are disabled for that pin (i.e., note that TRIS overrides Option control of GPPU and GPWU). Note: If the T0CS bit is set to '1', it will override the TRIS function on the T0CKI pin. #### **REGISTER 4-2: OPTION REGISTER** | W-1 |-------|------|------|------|-----|-----|-----|-------| | GPWU | GPPU | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 GPWU: Enable Wake-up on Pin Change bit (GP0, GP1, GP3) > 1 = Disabled 0 = Enabled bit 6 GPPU: Enable Weak Pull-ups bit (GP0, GP1, GP3) > 1 = Disabled 0 = Enabled bit 5 T0CS: Timer0 Clock Source Select bit 1 = Transition on T0CKI pin (overrides TRIS on the T0CKI pin) 0 = Transition on internal instruction cycle clock, Fosc/4 bit 4 T0SE: Timer0 Source Edge Select bit 1 = Increment on high-to-low transition on the T0CKI pin 0 = Increment on low-to-high transition on the T0CKI pin bit 3 PSA: Prescaler Assignment bit 1 = Prescaler assigned to the WDT 0 = Prescaler assigned to Timer0 bit 2-0 PS<2:0>: Prescaler Rate Select bits | 000 | 1:2 | 1:1 | |-----|-------|---------| | 001 | 1:4 | 1:2 | | 010 | 1:8 | 1:4 | | 011 | 1:16 | 1:8 | | 100 | 1:32 | 1:16 | | 101 | 1:64 | 1:32 | | 110 | 1:128 | 1:64 | | 111 | 1:256 | 1 : 128 | ### FIGURE 5-2: SUCCESSIVE I/O OPERATION (PIC10F200/202/204/206) # 6.0 TIMERO MODULE AND TMRO REGISTER (PIC10F200/202) The Timer0 module has the following features: - 8-bit timer/counter register, TMR0 - · Readable and writable - 8-bit software programmable prescaler - · Internal or external clock select: - Edge select for external clock Figure 6-1 is a simplified block diagram of the Timer0 module. Timer mode is selected by clearing the TOCS bit (OPTION<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting the T0CS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin T0CKI. The T0SE bit (OPTION<4>) determines the source edge. Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.1 "Using Timer0 with an External Clock (PIC10F200/202)". The prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both. The prescaler assignment is controlled in software by the control bit, PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, 1:256 are selectable. **Section 6.2 "Prescaler"** details the operation of the prescaler. A summary of registers associated with the Timer0 module is found in Table 6-1. #### FIGURE 6-1: TIMERO BLOCK DIAGRAM #### FIGURE 6-2: TIMERO TIMING: INTERNAL CLOCK/NO PRESCALE #### 6.1.2 TIMERO INCREMENT DELAY Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 6-4 shows the delay from the external clock edge to the timer incrementing. FIGURE 6-4: TIMERO TIMING WITH EXTERNAL CLOCK - Note 1: Delay from clock input change to Timer0 increment is 3 Tosc to 7 Tosc (Duration of Q = Tosc). Therefore, the error in measuring the interval between two edges on Timer0 input = ±4 Tosc max. - 2: External clock if no prescaler selected; prescaler output otherwise. - 3: The arrows indicate the points in time where sampling occurs. ## 6.2 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer (WDT), respectively (see **Section 9.6** "Watchdog Timer (WDT)"). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note: The prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT and vice versa. The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1,x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a Reset, the prescaler contains all '0's. # 6.2.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control (i.e., it can be changed "on-the-fly" during program execution). To avoid an unintended device Reset, the following instruction sequence (Example 6-1) must be executed when changing the prescaler assignment from Timer0 to the WDT. # EXAMPLE 6-1: CHANGING PRESCALER (TIMER0 → WDT) | CLRWDT | ;Clear WDT | |--------|--------------------------------------| | CLRF | TMR0 ;Clear TMR0 & Prescaler | | MOVLW | '00xx1111'b; These 3 lines (5, 6, 7) | | OPTION | are required only if | | | ;desired | | CLRWDT | ;PS<2:0> are 000 or 001 | | MOVLW | '00xx1xxx'b;Set Postscaler to | | OPTION | desired WDT rate | | | | ### FIGURE 7-2: TIMERO TIMING: INTERNAL CLOCK/NO PRESCALE #### FIGURE 7-3: TIMERO TIMING: INTERNAL CLOCK/PRESCALE 1:2 TABLE 7-1: REGISTERS ASSOCIATED WITH TIMERO | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset | Value on<br>All Other<br>Resets | |---------|-------------|-------------|---------------------------------------|-------|---------|----------------------|-------|-------|-------|-------------------------------|---------------------------------| | 01h | TMR0 | Timer0 – 8- | imer0 – 8-bit Real-Time Clock/Counter | | | | | | | xxxx xxxx | uuuu uuuu | | 07h | CMCON0 | CMPOUT | COUTEN | POL | CMPT0CS | CMPON | CNREF | CPREF | CWU | 1111 1111 | uuuu uuuu | | N/A | OPTION | GPWU | GPPU | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | N/A | TRISGPIO(1) | _ | _ | _ | _ | I/O Control Register | | | | 1111 | 1111 | **Legend:** Shaded cells not used by Timer0. — = unimplemented, **Note 1:** The TRIS of the TOCKI pin is overridden when TOCS = 1. x = unknown, u = unchanged. # 7.1 Using Timer0 with an External Clock (PIC10F204/206) When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization. # 7.1.1 EXTERNAL CLOCK SYNCHRONIZATION When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of an external clock with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-4). Therefore, it is necessary for TOCKI or the comparator output to be high for at least 2 Tosc (and a small RC delay of 2 Tt0H) and low for at least 2 Tosc (and a small RC delay of 2 Tt0H). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple counter type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI or the comparator output to have a period of at least 4 Tosc (and a small RC delay of 4 TtOH) divided by the prescaler value. The only requirement on TOCKI or the comparator output high and low time is that they do not violate the minimum pulse width requirement of TtOH. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device. ### 9.0 SPECIAL FEATURES OF THE What sets a microcontroller apart from other processors are special circuits that deal with the needs of real-time applications. The PIC10F200/202/204/206 microcontrollers have a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide powersaving operating modes and offer code protection. These features are: - · Reset: - Power-on Reset (POR) - Device Reset Timer (DRT) - Watchdog Timer (WDT) - Wake-up from Sleep on pin change - Wake-up from Sleep on comparator change - Sleep - Code Protection - ID Locations - In-Circuit Serial Programming™ - · Clock Out PIC10F200/202/204/206 devices have a Watchdog Timer, which can be shut off only through Configuration bit WDTE. It runs off of its own RC oscillator for added reliability. When using INTRC, there is an 18 ms delay only on VDD power-up. With this timer on-chip, most applications need no external Reset circuitry. The Sleep mode is designed to offer a very low-current Power-Down mode. The user can wake-up from Sleep through a change on input pins, wake-up from comparator change, or through a Watchdog Timer time-out. #### 9.1 **Configuration Bits** The PIC10F200/202/204/206 Configuration Words consist of 12 bits. Configuration bits can be programmed to select various device configurations. One bit is the Watchdog Timer enable bit, one bit is the MCLR enable bit and one bit is for code protection (see Register 9-1). #### **CONFIGURATION WORD FOR PIC10F200/202/204/206<sup>(1,2)</sup> REGISTER 9-1:** | R/P-1 |--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | _ | _ | _ | _ | _ | _ | _ | MCLRE | CP | WDTE | | _ | | bit 11 | | | | | | | | | | | bit 0 | Legend: W = Writable bit R = Readable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 11-5 Unimplemented: Read as '0' bit 4 MCLRE: GP3/MCLR Pin Function Select bit $1 = GP3/\overline{MCLR}$ pin function is $\overline{MCLR}$ 0 = GP3/MCLR pin function is digital I/O, MCLR internally tied to VDD bit 3 CP: Code Protection bit 1 = Code protection off 0 = Code protection on bit 2 WDTE: Watchdog Timer Enable bit 1 = WDT enabled 0 = WDT disabled bit 1-0 Reserved: Read as '0' - Note 1: Refer to the "PIC10F200/202/204/206 Memory Programming Specifications" (DS41228) to determine how to access the Configuration Word. The Configuration Word is not user addressable during device - 2: INTRC is the only oscillator mode offered on the PIC10F200/202/204/206. ### 11.0 DEVELOPMENT SUPPORT The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools: - Integrated Development Environment - MPLAB® X IDE Software - · Compilers/Assemblers/Linkers - MPLAB XC Compiler - MPASM<sup>TM</sup> Assembler - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian - MPLAB Assembler/Linker/Librarian for Various Device Families - Simulators - MPLAB X SIM Software Simulator - Emulators - MPLAB REAL ICE™ In-Circuit Emulator - In-Circuit Debuggers/Programmers - MPLAB ICD 3 - PICkit™ 3 - Device Programmers - MPLAB PM3 Device Programmer - Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits - Third-party development tools # 11.1 MPLAB X Integrated Development Environment Software The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface. With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users. #### Feature-Rich Editor: - Color syntax highlighting - Smart code completion makes suggestions and provides hints as you type - Automatic code formatting based on user-defined rules - · Live parsing User-Friendly, Customizable Interface: - Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc. - · Call graph window Project-Based Workspaces: - · Multiple projects - · Multiple tools - · Multiple configurations - · Simultaneous debugging sessions File History and Bug Tracking: - · Local file history feature - · Built-in support for Bugzilla issue tracker ## 11.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory. The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. In addition to the PICDEM<sup>TM</sup> and dsPICDEM<sup>TM</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, Keelog® security ICs, CAN, IrDA®, PowerSmart battery management, SEEVAL® evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more. Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board. Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits. ### 11.12 Third-Party Development Tools Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality. - Device Programmers and Gang Programmers from companies, such as SoftLog and CCS - Software Tools from companies, such as Gimpel and Trace Systems - Protocol Analyzers from companies, such as Saleae and Total Phase - Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex - Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup> ### 12.3 DC Characteristics: PIC10F200/202/204/206 (Industrial, Extended) | DC CHA | RACT | ERISTICS | Standard Operating Conditions (unless otherwise specified) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ (industrial) $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ (extended) Operating voltage VDD range as described in DC specification | | | | | | | |---------------|-----------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|----------|-------------------------------------------------------------------------------------------------|--|--| | Param.<br>No. | Sym. | Characteristic | Min. | Тур.† | Max. | Units | Conditions | | | | | VIL | Input Low Voltage | | | | | | | | | | | I/O ports: | | | | | | | | | D030 | | with TTL buffer | Vss | _ | 0.8 | V | For all $4.5V \le VDD \le 5.5V$ | | | | D030A | | | Vss | _ | 0.15<br>VDD | V | | | | | D031 | | with Schmitt Trigger<br>buffer | Vss | _ | 0.2 VDD | V | | | | | D032 | | MCLR, TOCKI | Vss | | 0.2 VDD | V | | | | | | VIH | Input High Voltage | | | | | | | | | | | I/O ports: | | _ | | | | | | | D040 | | with TTL buffer | 2.0 | _ | VDD | V | $4.5V \le VDD \le 5.5V$ | | | | D040A | | | 0.25 VDD + 0.8 | _ | VDD | V | Otherwise | | | | D041 | | with Schmitt Trigger<br>buffer | 0.8VDD | _ | VDD | V | For entire VDD range | | | | D042 | | MCLR, TOCKI | 0.8VDD | _ | VDD | V | | | | | D070 | IPUR | GPIO weak pull-up current <sup>(3)</sup> | 50 | 250 | 400 | μΑ | VDD = 5V, VPIN = VSS | | | | | lı∟ | Input Leakage Current <sup>(1, 2</sup> | ) | | | | | | | | D060 | | I/O ports | _ | ±0.1 | ± 1 | μΑ | Vss ≤ VPIN ≤ VDD, Pin at high-impedance | | | | D061 | | GP3/MCLR <sup>(3)</sup> | _ | ±0.7 | ± 5 | μΑ | $Vss \le VPIN \le VDD$ | | | | | | Output Low Voltage | | | | | | | | | D080 | | I/O ports | _ | _ | 0.6 | V | IOL = $8.5 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | | | D080A | | | _ | _ | 0.6 | V | IOL = $7.0 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ | | | | | | Output High Voltage | | | • | | | | | | D090 | | I/O ports <sup>(2)</sup> | VDD - 0.7 | _ | | V | IOH = -3.0 mA, VDD = 4.5V,<br>-40°C to +85°C | | | | D090A | | | VDD - 0.7 | _ | _ | <b>V</b> | IOH = -2.5 mA, VDD = 4.5V,<br>-40°C to +125°C | | | | | Capacitive Loading Specs on Output Pins | | | | | | | | | | D101 | | All I/O pins | _ | | 50* | pF | | | | <sup>†</sup> Data in "Typ." column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>\*</sup> These parameters are for design guidance only and are not tested. **Note 1:** The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. <sup>2:</sup> Negative current is defined as coming out of the pin. <sup>3:</sup> This specification applies when GP3/MCLR is configured as an input with pull-up disabled. The leakage current of the MCLR circuit is higher than the standard I/O logic. **TABLE 12-6: THERMAL CONSIDERATIONS** | Standar | Standard Operating Conditions (unless otherwise specified) | | | | | | | | |---------------|------------------------------------------------------------|--------------------------------|------|-------|----------------------------------------------------------|--|--|--| | Param.<br>No. | Sym. | Characteristic | Тур. | Units | Conditions | | | | | TH01 | θЈА | Thermal Resistance Junction to | 60 | °C/W | 6-pin SOT-23 package | | | | | | | Ambient | | °C/W | 8-pin PDIP package | | | | | | | | 90 | °C/W | 8-pin DFN package | | | | | TH02 θJC | | Thermal Resistance Junction to | | °C/W | 6-pin SOT-23 package | | | | | | | Case | 24 | °C/W | 8-pin PDIP package | | | | | | | | 24 | °C/W | 8-pin DFN package | | | | | TH03 | ТЈМАХ | Maximum Junction Temperature | 150 | °C | | | | | | TH04 | PD | Power Dissipation | _ | W | PD = PINTERNAL + PI/O | | | | | TH05 | PINTERNAL | Internal Power Dissipation | _ | W | PINTERNAL = IDD x VDD <sup>(1)</sup> | | | | | TH06 | Pı/o | I/O Power Dissipation | _ | W | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ | | | | | TH07 | PDER | Derated Power | _ | W | PDER = PDMAX (TJ - TA)/ $\theta$ JA <sup>(2)</sup> | | | | **Note 1:** IDD is current to run the chip alone without driving any load on the output pins. **<sup>2:</sup>** TA = Ambient Temperature; TJ = Junction Temperature. FIGURE 13-8: Vol vs. Iol OVER TEMPERATURE (VDD = 3.0V) FIGURE 13-9: Vol vs. Iol OVER TEMPERATURE (VDD = 5.0V) TABLE 14-1: 8-LEAD 2x3 DFN (MC) PACKAGE TOP MARKING | Part Number | Marking | |----------------|---------| | PIC10F200-I/MC | BA0 | | PIC10F200-E/MC | BB0 | | PIC10F202-I/MC | BC0 | | PIC10F202-E/MC | BD0 | | PIC10F204-I/MC | BE0 | | PIC10F204-E/MC | BF0 | | PIC10F206-I/MC | BG0 | | PIC10F206-E/MC | BH0 | TABLE 14-2: 6-LEAD SOT-23 (OT) PACKAGE TOP MARKING | Part Number | Marking | |----------------|---------| | PIC10F200-I/OT | 00NN | | PIC10F200-E/OT | 00NN | | PIC10F202-I/OT | 02NN | | PIC10F202-E/OT | 02NN | | PIC10F204-I/OT | 04NN | | PIC10F204-E/OT | 04NN | | PIC10F206-I/OT | 06NN | | PIC10F206-E/OT | 06NN | **Note:** NN represents the alphanumeric traceability code. # 6-Lead Plastic Small Outline Transistor (OT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Units **MILLIMETERS** NOM MIN MAX **Dimension Limits** Contact Pitch Ε 0.95 BSC С Contact Pad Spacing 2.80 Contact Pad Width (X6) 0.60 Χ Υ Contact Pad Length (X6) 1.10 G 1.70 Distance Between Pads Distance Between Pads GX 0.35 Overall Width Z 3.90 #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2028A # 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging # ALTERNATE LEAD DESIGN (VENDOR DEPENDENT) | Units | | INCHES | | | |----------------------------|----|----------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Pins | N | 8 | | | | Pitch | е | .100 BSC | | | | Top to Seating Plane | Α | - | - | .210 | | Molded Package Thickness | A2 | .115 | .130 | .195 | | Base to Seating Plane | A1 | .015 | - | - | | Shoulder to Shoulder Width | Е | .290 | .310 | .325 | | Molded Package Width | E1 | .240 | .250 | .280 | | Overall Length | D | .348 | .365 | .400 | | Tip to Seating Plane | L | .115 | .130 | .150 | | Lead Thickness | С | .008 | .010 | .015 | | Upper Lead Width | b1 | .040 | .060 | .070 | | Lower Lead Width | b | .014 | .018 | .022 | | Overall Row Spacing § | eВ | - | - | .430 | ### Notes: Note: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-018D Sheet 2 of 2 # 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x0.9mm Body [DFN] **lote:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | Units | | MILLIMETERS | | | |----------------------------|----|-------------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | 0.50 BSC | | | | Optional Center Pad Width | W2 | | | 1.45 | | Optional Center Pad Length | T2 | | | 1.75 | | Contact Pad Spacing | C1 | | 2.90 | | | Contact Pad Width (X8) | X1 | | | 0.30 | | Contact Pad Length (X8) | Y1 | | | 0.75 | | Distance Between Pads | G | 0.20 | | | ### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2123B ### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. Device | T | d Reel | X<br> <br>Temperatur<br>Range | /XX<br> <br>re Package | XXX<br> <br> <br> Pattern | | |--------------------------|---------------|-----------------------------------------------------------|----------------------------------------------------------|------------------------|----------------------------|--| | Device: | PIC10 | F202<br>F204<br>F206<br>F200T (T<br>F202T (T<br>F204T (T | āpe & Reel)<br>āpe & Reel)<br>āpe & Reel)<br>āpe & Reel) | | | | | Tape and Reel<br>Option: | Blank<br>T | | dard packaging<br>and Reel <sup>(1)</sup> | (tube or tray) | | | | Temperature<br>Range: | I<br>E | = -40°<br>= -40° | C to +85°C<br>C to +125°C | | | | | Package: | P<br>OT<br>MC | = SC | 00 mil PDIP (Pt<br>DT-23, 6-LD (P<br>FN, 8-LD 2x3 ( | b-freé) | | | | Pattern: | | QTP, SQTP, Code or Special Requirements (blank otherwise) | | | | | ### **Examples:** - a) PIC10F202T E/OT Tape and Reel Extended temperature SOT-23 package (Pb-free) - b) PIC10F200 I/P Industrial temperature, PDIP package (Pb-free) - PIC10F204 I/MC Industrial temperature DFN package (Pb-free) Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.