Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 33MHz | | Connectivity | EBI/EMI, UART/USART | | Peripherals | POR | | Number of I/O | 32 | | Program Memory Size | 8KB (8K x 8) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.59x16.59) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p87c52x2fa-512 | 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 ### **DESCRIPTION** The Philips microcontrollers described in this data sheet are high-performance static 80C51 designs incorporating Philips' high-density CMOS technology with operation from 2.7 V to 5.5 V. They support both 6-clock and 12-clock operation. The P8xC31X2/51X2 and P8xC32X2/52X2/54X2/58X2 contain 128 byte RAM and 256 byte RAM respectively, 32 I/O lines, three 16-bit counter/timers, a six-source, four-priority level nested interrupt structure, a serial I/O port for either multi-processor communications, I/O expansion or full duplex UART, and on-chip oscillator and clock circuits. In addition, the devices are low power static designs which offer a wide range of operating frequencies down to zero. Two software selectable modes of power reduction — idle mode and power-down mode — are available. The idle mode freezes the CPU while allowing the RAM, timers, serial port, and interrupt system to continue functioning. The power-down mode saves the RAM contents but freezes the oscillator, causing all other chip functions to be inoperative. Since the design is static, the clock can be stopped without loss of user data. Then the execution can be resumed from the point the clock was stopped. ### **SELECTION TABLE** For applications requiring more ROM and RAM, as well as more on-chip peripherals, see the P89C66x and P89C51Rx2 data sheets. | Туре | | Mem | ory | | | Tim | ers | | Se | rial In | terfac | es | | | | | | | | | | |----------|------|-----|-----|-------|-------------|-----|-----|----|------|---------|--------|-----|--------------|----------|--------------------------|---------------------|-----------------------|------------------------|------------------------------------------------|----------------------------------|----------------------------------| | | RAM | ROM | OTP | Flash | # of Timers | PWM | PCA | WD | UART | 12C | CAN | SPI | ADC bits/ch. | I/O Pins | Interrupts<br>(External) | Program<br>Security | Default Clock<br>Rate | Optional<br>Clock Rate | Max.<br>Freq.<br>at 6-clk<br>/ 12-clk<br>(MHz) | Freq.<br>Range<br>at 3V<br>(MHz) | Freq.<br>Range<br>at 5V<br>(MHz) | | P87C58X2 | 256B | - | 32K | - | 3 | - | - | - | ~ | - | - | - | - | 32 | 6 (2) | ~ | 12-clk | 6-clk | 30/33 | 0–16 | 0-30/33 | | P80C58X2 | 256B | 32K | - | - | 3 | - | - | - | ~ | - | - | - | - | 32 | 6 (2) | ~ | 12-clk | 6-clk | 30/33 | 0–16 | 0-30/33 | | P87C54X2 | 256B | - | 16K | - | 3 | - | - | - | ~ | - | - | - | - | 32 | 6 (2) | ~ | 12-clk | 6-clk | 30/33 | 0–16 | 0-30/33 | | P80C54X2 | 256B | 16K | - | - | 3 | - | - | - | ~ | - | - | - | - | 32 | 6 (2) | ~ | 12-clk | 6-clk | 30/33 | 0–16 | 0-30/33 | | P87C52X2 | 256B | - | 8K | - | 3 | - | - | - | ~ | - | - | - | - | 32 | 6 (2) | ~ | 12-clk | 6-clk | 30/33 | 0–16 | 0-30/33 | | P80C52X2 | 256B | 8K | - | - | 3 | - | - | - | ~ | - | - | - | - | 32 | 6 (2) | ~ | 12-clk | 6-clk | 30/33 | 0–16 | 0-30/33 | | P87C51X2 | 128B | - | 4K | - | 3 | - | - | - | ~ | - | - | - | - | 32 | 6 (2) | ~ | 12-clk | 6-clk | 30/33 | 0–16 | 0-30/33 | | P80C51X2 | 128B | 4K | - | - | 3 | - | - | - | ~ | - | - | - | - | 32 | 6 (2) | ~ | 12-clk | 6-clk | 30/33 | 0–16 | 0-30/33 | | P80C32X2 | 256B | - | - | - | 3 | - | - | - | ~ | - | - | - | - | 32 | 6 (2) | - | 12-clk | 6-clk | 30/33 | 0–16 | 0-30/33 | | P80C31X2 | 128B | - | - | - | 3 | - | - | - | ~ | - | - | - | - | 32 | 6 (2) | - | 12-clk | 6-clk | 30/33 | 0–16 | 0-30/33 | #### NOTE: 2003 Jan 24 2 853-2337 29260 <sup>1.</sup> I<sup>2</sup>C = Inter-Integrated Circuit Bus; CAN = Controller Area Network; SPI = Serial Peripheral Interface; PCA = Programmable Counter Array; ADC = Analog-to-Digital Converter; PWM = Pulse Width Modulation 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 Table 1. Special Function Registers | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | MSB | IT ADDRI | SS, SYM | BOL, OR | ALTERNA | TIVE PO | RT FUNC | TION<br>LSB | RESET<br>VALUE | |---------------------|-----------------------------------------------------------|-------------------|--------|----------|----------|-------------------|----------|----------|----------|-------------|----------------| | ACC* | Accumulator | E0H | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | 00H | | AUXR# | Auxiliary | 8EH | - | _ | <u> </u> | <u> </u> | _ | <u> </u> | _ | AO | xxxxxxx0B | | AUXR1# | Auxiliary 1 | A2H | - | _ | - | LPEP <sup>2</sup> | WUPD | 0 | - | DPS | xxx000x0E | | B* | B register | F0H | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 00H | | CKCON | Clock Control Register | 8FH | _ | _ | <u> </u> | <u> </u> | _ | T - | <u> </u> | X2 | xxx00000E | | DPTR:<br>DPH<br>DPL | Data Pointer (2 bytes) Data Pointer High Data Pointer Low | 83H<br>82H | | | • | <u>I</u> | | | | | 00H<br>00H | | | | | AF | AE | AD | AC | AB | AA | A9 | A8 | | | IE* | Interrupt Enable | A8H | ĒĀ | _ | ET2 | ES | ET1 | EX1 | ET0 | EX0 | 0x000000E | | | | | BF | BE | BD | ВС | BB | ВА | В9 | B8 | 1 | | IP* | Interrupt Priority | B8H | - | - | PT2 | PS | PT1 | PX1 | PT0 | PX0 | xx000000E | | IPH# | Interrupt Priority High | В7Н | - | - | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | xx000000E | | | | | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | 1 | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | | | | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | 1 | | P1* | Port 1 | 90H | - | - | <u> </u> | <u> </u> | _ | - | T2EX | T2 | FFH | | | | | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 1 | | P2* | Port 2 | A0H | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | FFH | | - | | | B7 | B6 | B5 | B4 | B3 | B2 | B1 | В0 | 1 | | P3* | Port 3 | вон | RD | WR | T1 | T0 | ĪNT1 | ĪNT0 | TxD | RxD | FFH | | PCON#1 | Power Control | 87H | SMOD1 | SMOD0 | | POF | GF1 | GF0 | PD | IDL | 00xx0000E | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 1 | | PSW* | Program Status Word | D0H | CY | AC | F0 | RS1 | RS0 | OV | _ | Р | 000000x0E | | RACAP2H# | Timer 2 Capture High | СВН | | | | | <u>I</u> | | | | 00H | | RACAP2L# | Timer 2 Capture Low | CAH | | | | | | | | | 00H | | SADDR# | Slave Address | A9H | | | | | | | | | 00H | | SADEN# | Slave Address Mask | В9Н | | | | | | | | | 00H | | SBUF | Serial Data Buffer | 99H | | | | | | | | | xxxxxxxxB | | | | | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | | | SCON* | Serial Control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 00H | | SP | Stack Pointer | 81H | | | ļ | ļ | <u>I</u> | | <u>I</u> | ļ | 07H | | | | | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | TCON* | Timer Control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00H | | | | | CF | CE | CD | CC | СВ | CA | C9 | C8 | 1 | | T2CON* | Timer 2 Control | C8H | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | 00H | | T2MOD# | Timer 2 Mode Control | C9H | - | _ | - | – | - LALINZ | - | T20E | DCEN | xxxxxx00B | | TH0 | Timer High 0 | 8CH | | | | | | | .202 | DOLIV | 00H | | TH1 | Timer High 1 | 8DH | | | | | | | | | 00H | | TH2# | Timer High 2 | CDH | | | | | | | | | 00H | | TL0 | Timer Low 0 | 8AH | | | | | | | | | 00H | | TL1 | Timer Low 1 | 8BH | | | | | | | | | 00H | | TL2# | Timer Low 2 | CCH | | | | | | | | | 00H | | TMOD | Timer Mode | 89H | GATE | C/T | M1 | M0 | GATE | C/T | M1 | M0 | 00H | ## NOTE: Unused register bits that are not defined should not be set by the user's program. If violated, the device could function incorrectly. - SFRs are bit addressable. - # SFRs are modified from or added to the 80C51 SFRs. - Reserved bits. - 1. Reset value depends on reset source. - 2. LPEP Low Power EPROM operation (OTP only) 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 Figure 1. Timer/Counter 0/1 Mode Control (TMOD) Register Figure 2. Timer/Counter 0/1 Mode 0: 13-Bit Timer/Counter Figure 9. Timer 2 in Auto-Reload Mode (DCEN = 0) Figure 10. Timer 2 Auto Reload Mode (DCEN = 1) 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 | s | CON | Addres | s = 98H | | | | | | | | | Reset Value = 00H | |------|--------|--------------------------|-----------------------------------------|----------|----------------------|----------|----------------------|-----------------------|----------|-----------------------|-----------------------|-------------------------------------------------------------------------| | | | Bit Addı | ressable | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | | Wher | e SM0, | SM1 spe | cify the serial po | rt mode | , as foll | ows: | | | | | | | | SM0 | SM1 | Mode | Description | E | Baud Ra | ate | | | | | | | | 0 | 0 | 0 | shift register | | f <sub>OSC</sub> /12 | 2 (12-cl | ock mod | de) or f <sub>O</sub> | SC/6 (6- | -clock n | node) | | | 0 | 1 | 1 | 8-bit UART | | variable | Э | | | | | | | | 1 | 0 | 2 | 9-bit UART | | f <sub>OSC</sub> /64 | or fos | <sub>C</sub> /32 (12 | 2-clock i | node) o | r f <sub>OSC</sub> /3 | 32 or f <sub>OS</sub> | <sub>SC</sub> /16 (6-clock mode) | | 1 | 1 | 1 3 9-bit UART variable | | | | | | | | | | | | SM2 | acti | vated if th | | data bit | (RB8) is | | | | | | | M2 is set to 1, then RI will not be tivated if a valid stop bit was not | | REN | Ena | bles seria | al reception. Set | by soft | ware to | enable | reception | n. Clea | r by sof | tware to | disable | e reception. | | TB8 | The | 9th data | bit that will be to | ansmitt | ed in M | odes 2 | and 3. S | Set or cl | ear by s | oftware | as desi | red. | | RB8 | | Modes 2 a<br>3 is not us | | data bit | that wa | s receiv | ed. In N | /lode 1, | it SM2= | 0, RB8 | is the st | op bit that was received. In Mode 0, | | TI | | | rrupt flag. Set by<br>y serial transmis | • | | | | | e in Mo | de 0, oı | r at the b | peginning of the stop bit in the other | | RI | | | rrupt flag. Set by<br>y serial receptio | | | | | | | | halfway | through the stop bit time in the other | | | | | · · | | | | | | - | | | SU01626 | Figure 12. Serial Port Control (SCON) Register | | Baud Rate | | £ | SMOD | | Tim | er 1 | |---------------|---------------|--------------|------------|--------|-----|------|--------------| | Mode | 12-clock mode | 6-clock mode | fosc | SINIOD | C/T | Mode | Reload Value | | Mode 0 Max | 1.67 MHz | 3.34 MHz | 20 MHz | Х | Х | Х | Х | | Mode 2 Max | 625 k | 1250 k | 20 MHz | 1 | Х | Х | X | | Mode 1, 3 Max | 104.2 k | 208.4 k | 20 MHz | 1 | 0 | 2 | FFH | | Mode 1, 3 | 19.2 k | 38.4 k | 11.059 MHz | 1 | 0 | 2 | FDH | | | 9.6 k | 19.2 k | 11.059 MHz | 0 | 0 | 2 | FDH | | | 4.8 k | 9.6 k | 11.059 MHz | 0 | 0 | 2 | FAH | | | 2.4 k | 4.8 k | 11.059 MHz | 0 | 0 | 2 | F4H | | | 1.2 k | 2.4 k | 11.059 MHz | 0 | 0 | 2 | E8H | | | 137.5 | 275 | 11.986 MHz | 0 | 0 | 2 | 1DH | | | 110 | 220 | 6 MHz | 0 | 0 | 2 | 72H | | | 110 | 220 | 12 MHz | 0 | 0 | 1 | FEEBH | Figure 13. Timer 1 Generated Commonly Used Baud Rates #### More About Mode 0 Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted/received: 8 data bits (LSB first). The baud rate is fixed a 1/12 the oscillator frequency (12-clock mode) or 1/6 the oscillator frequency (6-clock mode). Figure 14 shows a simplified functional diagram of the serial port in Mode 0, and associated timing. Transmission is initiated by any instruction that uses SBUF as a destination register. The "write to SBUF" signal at S6P2 also loads a 1 into the 9th position of the transmit shift register and tells the TX Control block to commence a transmission. The internal timing is such that one full machine cycle will elapse between "write to SBUF" and activation of SEND. SEND enables the output of the shift register to the alternate output function line of P3.0 and also enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK is low during S3, S4, and S5 of every machine cycle, and high during S6, S1, and S2. At S6P2 of every machine cycle in which SEND is active, the contents of the transmit shift are shifted to the right one position. As data bits shift out to the right, zeros come in from the left. When the MSB of the data byte is at the output position of the shift register, then the 1 that was initially loaded into the 9th position, is just to the left of the MSB, and all positions to the left of that contain zeros. This condition flags the TX Control block to do one last shift and then deactivate SEND and set T1. Both of these actions occur at S1P1 of the 10th machine cycle after "write to SBUF." Reception is initiated by the condition REN = 1 and R1 = 0. At S6P2 of the next machine cycle, the RX Control unit writes the bits 11111110 to the receive shift register, and in the next clock phase activates RECEIVE. RECEIVE enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK makes transitions at S3P1 and S6P1 of every machine cycle. At S6P2 of every machine cycle in which RECEIVE is active, the contents of the receive shift register are 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) Figure 16. Serial Port Mode 2 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) Figure 17. Serial Port Mode 3 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 ### **Interrupt Priority Structure** Figure 21. Interrupt Sources ### Interrupts The devices described in this data sheet provide six interrupt sources. These are shown in Figure 21. The External Interrupts INTO and INTT can each be either level-activated or transition-activated, depending on bits ITO and IT1 in Register TCON. The flags that actually generate these interrupts are bits IEO and IE1 in TCON. When an external interrupt is generated, the flag that generated it is cleared by the hardware when the service routine is vectored to only if the interrupt was transition-activated. If the interrupt was level-activated, then the external requesting source is what controls the request flag, rather than the on-chip hardware. The Timer 0 and Timer 1 Interrupts are generated by TF0 and TF1, which are set by a rollover in their respective Timer/Counter registers (except see Timer 0 in Mode 3). When a timer interrupt is generated, the flag that generated it is cleared by the on-chip hardware when the service routine is vectored to. The Serial Port Interrupt is generated by the logical OR of RI and TI. Neither of these flags is cleared by hardware when the service routine is vectored to. In fact, the service routine will normally have to determine whether it was RI or TI that generated the interrupt, and the bit will have to be cleared in software. All of the bits that generate interrupts can be set or cleared by software, with the same result as though it had been set or cleared by hardware. That is, interrupts can be generated or pending interrupts can be canceled in software. Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE (Figure 22). IE also contains a global disable bit, $\overline{\text{EA}}$ , which disables all interrupts at once. #### **Priority Level Structure** Each interrupt source can also be individually programmed to one of four priority levels by setting or clearing bits in Special Function Registers IP (Figure 23) and IPH (Figure 24). A lower-priority interrupt can itself be interrupted by a higher-priority interrupt, but not by another interrupt of the same level. A high-priority level 3 interrupt can't be interrupted by any other interrupt source. If two request of different priority levels are received simultaneously, the request of higher priority level is serviced. If requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence as follows: # Source Priority Within Level 1. IE0 (External Int 0) (highest) - 2. TF0 (Timer 0) - 3. IE1 (External Int 1) - 4. TF1 (Timer 1) - 5. RI+TI (UART) - 6. TF2, EXF2 (Timer 2) (lowest) Note that the "priority within level" structure is only used to resolve simultaneous requests of the same priority level. The IP and IPH registers contain a number of unimplemented bits. User software should not write 1s to these positions, since they may be used in other 80C51 Family products. #### **How Interrupts Are Handled** The interrupt flags are sampled at S5P2 of every machine cycle. The samples are polled during the following machine cycle. If one of the flags was in a set condition at S5P2 of the preceding cycle, the polling cycle will find it and the interrupt system will generate an LCALL to the appropriate service routine, provided this hardware-generated LCALL is not blocked by any of the following conditions: - An interrupt of equal or higher priority level is already in progress. - 2. The current (polling) cycle is not the final cycle in the execution of the instruction in progress. - The instruction in progress is RETI or any write to the IE or IP registers. Any of these three conditions will block the generation of the LCALL to the interrupt service routine. Condition 2 ensures that the instruction in progress will be completed before vectoring to any service routine. Condition 3 ensures that if the instruction in progress is RETI or any access to IE or IP, then at least one more instruction will be executed before any interrupt is vectored to. The polling cycle is repeated with each machine cycle, and the values polled are the values that were present at S5P2 of the previous machine cycle. Note that if an interrupt flag is active but not being responded to for one of the above conditions, if the flag is not still active when the blocking condition is removed, the denied interrupt will not be serviced. In other words, the fact that the interrupt flag was once active but not serviced is not remembered. Every polling cycle is new. 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 Figure 22. Interrupt Enable (IE) Register | IP | | ess = 0B8H<br>ddressable | | | | | | | | Re | eset Value = xx000000B | |----|---------------------------|--------------------------|--------------------------|------------------------------------|-----------------------|----------------------------------------------|-----|-----|-----|---------|------------------------| | | Dit A | adicosabic | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | _ | _ | PT2 | PS | PT1 | PX1 | PT0 | PX0 | | | | <b>BIT</b> IP.7 IP.6 IP.5 | SYMBOL — PT2 | FUNC Not im Not im Timer | plemente<br>plemente<br>2 interrup | d, reserved, reserved | er priority ed for futur ed for futur it. | | | | I | | | | IP.4<br>IP.3 | PS<br>PT1 | | Port interr<br>1 interrup | | • | | | | | | | | IP.2 | PX1 | Extern | ıal interrüp | t 1 priority | y bit. | | | | | | | | IP.1<br>IP.0 | PT0<br>PX0 | | 0 interrup | | | | | | SU01523 | | Figure 23. Interrupt Priority (IP) Register Figure 24. Interrupt Priority HIGH (IPH) Register 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 Figure 25. Interrupt Response Timing Diagram The polling cycle/LCALL sequence is illustrated in Figure 25. Note that if an interrupt of higher priority level goes active prior to S5P2 of the machine cycle labeled C3 in Figure 25, then in accordance with the above rules it will be vectored to during C5 and C6, without any instruction of the lower priority routine having been executed. Thus the processor acknowledges an interrupt request by executing a hardware-generated LCALL to the appropriate servicing routine. In some cases it also clears the flag that generated the interrupt, and in other cases it doesn't. It never clears the Serial Port flag. This has to be done in the user's software. It clears an external interrupt flag (IE0 or IE1) only if it was transition-activated. The hardware-generated LCALL pushes the contents of the Program Counter on to the stack (but it does not save the PSW) and reloads the PC with an address that depends on the source of the interrupt being vectored to, as shown in Table 8. Execution proceeds from that location until the RETI instruction is encountered. The RETI instruction informs the processor that this interrupt routine is no longer in progress, then pops the top two bytes from the stack and reloads the Program Counter. Execution of the interrupted program continues from where it left off. Note that a simple RET instruction would also have returned execution to the interrupted program, but it would have left the interrupt control system thinking an interrupt was still in progress, making future interrupts impossible. #### **External Interrupts** The external sources can be programmed to be level-activated or transition-activated by setting or clearing bit IT1 or IT0 in Register TCON. If ITx = 0, external interrupt x is triggered by a detected low at the $\overline{\text{INTx}}$ pin. If ITx = 1, external interrupt x is edge triggered. In this mode if successive samples of the $\overline{\text{INTx}}$ pin show a high in one cycle and a low in the next cycle, interrupt request flag IEx in TCON is set. Flag bit IEx then requests the interrupt. Since the external interrupt pins are sampled once each machine cycle, an input high or low should hold for at least 12 oscillator periods to ensure sampling. If the external interrupt is transition-activated, the external source has to hold the request pin high for at least one cycle, and then hold it low for at least one cycle. This is done to ensure that the transition is seen so that interrupt request flag IEx will be set. IEx will be automatically cleared by the CPU when the service routine is called. If the external interrupt is level-activated, the external source has to hold the request active until the requested interrupt is actually generated. Then it has to deactivate the request before the interrupt service routine is completed, or else another interrupt will be generated. ### **Response Time** The INTO and INTT levels are inverted and latched into IEO and IE1 at S5P2 of every machine cycle. The values are not actually polled by the circuitry until the next machine cycle. If a request is active and conditions are right for it to be acknowledged, a hardware subroutine call to the requested service routine will be the next instruction to be executed. The call itself takes two cycles. Thus, a minimum of three complete machine cycles elapse between activation of an external interrupt request and the beginning of execution of the first instruction of the service routine. Figure 25 shows interrupt response timings. A longer response time would result if the request is blocked by one of the 3 previously listed conditions. If an interrupt of equal or higher priority level is already in progress, the additional wait time obviously depends on the nature of the other interrupt's service routine. If the instruction in progress is not in its final cycle, the additional wait time cannot be more the 3 cycles, since the longest instructions (MUL and DIV) are only 4 cycles long, and if the instruction in progress is RETI or an access to IE or IP, the additional wait time cannot be more than 5 cycles (a maximum of one more cycle to complete the instruction in progress, plus 4 cycles to complete the next instruction if the instruction is MUL or DIV). Thus, in a single-interrupt system, the response time is always more than 3 cycles and less than 9 cycles. As previously mentioned, the derivatives described in this data sheet have a four-level interrupt structure. The corresponding registers are IE, IP and IPH. (See Figures 22, 23, and 24.) The IPH (Interrupt Priority High) register makes the four-level interrupt structure possible. The function of the IPH SFR is simple and when combined with the IP SFR determines the priority of each interrupt. The priority of each interrupt is determined as shown in the following table: | PRIORI" | TY BITS | INTERRUPT PRIORITY LEVEL | |---------|---------|----------------------------| | IPH.x | IP.x | INTERROPT PRIORITY LEVEL | | 0 | 0 | Level 0 (lowest priority) | | 0 | 1 | Level 1 | | 1 | 0 | Level 2 | | 1 | 1 | Level 3 (highest priority) | 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 # **ABSOLUTE MAXIMUM RATINGS**1, 2, 3 | PARAMETER | RATING | UNIT | |----------------------------------------------------------------------------------------------|------------------------|------| | Operating temperature under bias | 0 to +70 or -40 to +85 | °C | | Storage temperature range | -65 to +150 | °C | | Voltage on EA/V <sub>PP</sub> pin to V <sub>SS</sub> | 0 to +13.0 | V | | Voltage on any other pin to V <sub>SS</sub> | -0.5 to +6.5 | V | | Maximum I <sub>OL</sub> per I/O pin | 15 | mA | | Power dissipation (based on package heat transfer limitations, not device power consumption) | 1.5 | W | #### NOTES: 1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied. This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. ### **AC ELECTRICAL CHARACTERISTICS** $T_{amb} = 0$ °C to +70°C or -40°C to +85°C | | | | | | CLOCK FREC | | | |---------------------|--------|----------------------|----------------|-------------------------|------------|-----|------| | SYMBOL | FIGURE | PARAMETER | OPERATING MODE | POWER SUPPLY<br>VOLTAGE | MIN | MAX | UNIT | | 1/t <sub>CLCL</sub> | 31 | Oscillator frequency | 6-clock | 5 V ± 10% | 0 | 30 | MHz | | | | | 6-clock | 2.7 V to 5.5 V | 0 | 16 | MHz | | | | | 12-clock | 5 V ± 10% | 0 | 33 | MHz | | | | | 12-clock | 2.7 V to 5.5 V | 0 | 16 | MHz | 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 # AC ELECTRICAL CHARACTERISTICS (6-CLOCK MODE, 2.7 V TO 5.5 V OPERATION) $T_{amb}$ = 0 °C to +70 °C or -40 °C to +85 °C ; $V_{CC}$ =2.7 V to 5.5 V, $V_{SS}$ = 0 V<sup>1,2,3,4,5</sup> | Symbol | Figure | Parameter | Limits | | 16 MHz ( | Unit | | |---------------------|--------|------------------------------------------|---------------------------|---------------------------------------|----------|--------|-----| | | | | MIN | MAX | MIN | MAX | 7 | | 1/t <sub>CLCL</sub> | 31 | Oscillator frequency | 0 | 16 | - | _ | MHz | | t <sub>LHLL</sub> | 27 | ALE pulse width | t <sub>CLCL</sub> -10 | _ | 52.5 | _ | ns | | t <sub>AVLL</sub> | 27 | Address valid to ALE low | 0.5 t <sub>CLCL</sub> -15 | _ | 16.25 | _ | ns | | t <sub>LLAX</sub> | 27 | Address hold after ALE low | 0.5 t <sub>CLCL</sub> -25 | T- | 6.25 | - | ns | | t <sub>LLIV</sub> | 27 | ALE low to valid instruction in | _ | 2 t <sub>CLCL</sub> -55 | _ | 70 | ns | | t <sub>LLPL</sub> | 27 | ALE low to PSEN low | 0.5 t <sub>CLCL</sub> -15 | T- | 16.25 | - | ns | | t <sub>PLPH</sub> | 27 | PSEN pulse width | 1.5 t <sub>CLCL</sub> -15 | _ | 78.75 | _ | ns | | t <sub>PLIV</sub> | 27 | PSEN low to valid instruction in | _ | 1.5 t <sub>CLCL</sub> -55 | _ | 38.75 | ns | | t <sub>PXIX</sub> | 27 | Input instruction hold after PSEN | 0 | _ | 0 | _ | ns | | t <sub>PXIZ</sub> | 27 | Input instruction float after PSEN | _ | 0.5 t <sub>CLCL</sub> -10 | _ | 21.25 | ns | | t <sub>AVIV</sub> | 27 | Address to valid instruction in | _ | 2.5 t <sub>CLCL</sub> -50 | _ | 101.25 | ns | | t <sub>PLAZ</sub> | 27 | PSEN low to address float | _ | 10 | _ | 10 | ns | | Data Men | nory | | | | | | | | t <sub>RLRH</sub> | 28 | RD pulse width | 3 t <sub>CLCL</sub> -25 | _ | 162.5 | _ | ns | | t <sub>WLWH</sub> | 29 | WR pulse width | 3 t <sub>CLCL</sub> -25 | _ | 162.5 | _ | ns | | t <sub>RLDV</sub> | 28 | RD low to valid data in | _ | 2.5 t <sub>CLCL</sub> -50 | _ | 106.25 | ns | | t <sub>RHDX</sub> | 28 | Data hold after RD | 0 | _ | 0 | _ | ns | | t <sub>RHDZ</sub> | 28 | Data float after RD | _ | t <sub>CLCL</sub> -20 | _ | 42.5 | ns | | t <sub>LLDV</sub> | 28 | ALE low to valid data in | _ | 4 t <sub>CLCL</sub> -55 | _ | 195 | ns | | t <sub>AVDV</sub> | 28 | Address to valid data in | _ | 4.5 t <sub>CLCL</sub> -50 | _ | 231.25 | ns | | t <sub>LLWL</sub> | 28, 29 | ALE low to RD or WR low | 1.5 t <sub>CLCL</sub> -20 | 1.5 t <sub>CLCL</sub> +20 | 73.75 | 113.75 | ns | | t <sub>AVWL</sub> | 28, 29 | Address valid to WR low or RD low | 2 t <sub>CLCL</sub> -20 | _ | 105 | _ | ns | | t <sub>QVWX</sub> | 29 | Data valid to WR transition | 0.5 t <sub>CLCL</sub> -30 | - | 1.25 | - | ns | | t <sub>WHQX</sub> | 29 | Data hold after WR | 0.5 t <sub>CLCL</sub> -20 | _ | 11.25 | _ | ns | | t <sub>QVWH</sub> | 29 | Data valid to WR high | 3.5 t <sub>CLCL</sub> -10 | 1- | 208.75 | _ | ns | | t <sub>RLAZ</sub> | 28 | RD low to address float | _ | 0 | _ | 0 | ns | | twhlh | 28, 29 | RD or WR high to ALE high | 0.5 t <sub>CLCL</sub> -15 | 0.5 t <sub>CLCL</sub> +15 | 16.25 | 46.25 | ns | | External | Clock | | | 0.00 | | | | | t <sub>CHCX</sub> | 31 | High time | 0.4 t <sub>CLCL</sub> | t <sub>CLCL</sub> - t <sub>CLCX</sub> | - | _ | ns | | t <sub>CLCX</sub> | 31 | Low time | 0.4 t <sub>CLCL</sub> | t <sub>CLCL</sub> - t <sub>CHCX</sub> | _ | _ | ns | | t <sub>CLCH</sub> | 31 | Rise time | - | 5 | - | _ | ns | | t <sub>CHCL</sub> | 31 | Fall time | _ | 5 | _ | _ | ns | | Shift regi | ster | | • | • | | | | | t <sub>XLXL</sub> | 30 | Serial port clock cycle time | 6 t <sub>CLCL</sub> | _ | 375 | _ | ns | | t <sub>QVXH</sub> | 30 | Output data setup to clock rising edge | 5 t <sub>CLCL</sub> -25 | _ | 287.5 | - | ns | | t <sub>XHQX</sub> | 30 | Output data hold after clock rising edge | t <sub>CLCL</sub> -15 | - | 47.5 | _ | ns | | t <sub>XHDX</sub> | 30 | Input data hold after clock rising edge | 0 | - | 0 | _ | ns | | t <sub>XHDV</sub> | 30 | Clock rising edge to input data valid | _ | 5 t <sub>CLCL</sub> -133 | _ | 179.5 | ns | #### NOTES: - 1. Parameters are valid over operating temperature range unless otherwise specified. - 2. Load capacitance for port 0, ALE, and PSEN=100 pF, load capacitance for all outputs = 80 pF - 3. Interfacing the microcontroller to devices with float time up to 45ns is permitted. This limited bus contention will not cause damage to port 0 drivers. - 4. Parts are guaranteed by design to operate down to 0 Hz. - 5. Data shown in the table are the best mathematical models for the set of measured values obtained in tests. If a particular parameter calculated at a customer specified frequency has a negative value, it should be considered equal to zero. 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 ### **EXPLANATION OF THE AC SYMBOLS** Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are: A - Address C - Clock D - Input data H - Logic level high I – Instruction (program memory contents) L - Logic level low, or ALE P - PSEN Q - Output data R - RD signal t - Time V - Valid W- WR signal X - No longer a valid logic level Z - Float **Examples:** t<sub>AVLL</sub> = Time for address valid to ALE low. $t_{LLPL}$ =Time for ALE low to $\overline{PSEN}$ low. Figure 27. External Program Memory Read Cycle Figure 28. External Data Memory Read Cycle 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 ``` ## as31 version V2.10 / *js* / ## ## ## source file: idd_ljmp1.asm list file: idd_ljmp1.lst created Fri Apr 20 15:51:40 2001 ## #0000 # AUXR equ 08Eh #0000 # CKCON equ 08Fh # #0000 # org 0 # LJMP_LABEL: AUXR,#001h ; turn off ALE LJMP_LABEL ; jump to end of address space 0000 /75;/8E;/01; MOV # 0003 /02;/FF;/FD; # LJMP 0005 /00; NOP #FFFD # org Offfdh # LJMP_LABEL: FFFD /02;/FD;FF; # LJMP LJMP_LABEL # ; NOP # # SU01499 ``` Figure 35. Source code used in measuring $I_{\mbox{\scriptsize DD}}$ operational 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 Figure 36. I<sub>CC</sub> Test Condition, Active Mode All other pins are disconnected Figure 37. I<sub>CC</sub> Test Condition, Idle Mode All other pins are disconnected Figure 38. Clock Signal Waveform for $I_{CC}$ Tests in Active and Idle Modes $t_{CLCH} = t_{CHCL} = 5 ns$ Figure 39. $I_{CC}$ Test Condition, Power Down Mode All other pins are disconnected. $V_{CC}$ = 2 V to 5.5 V 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 ### PROGRAMMING AND VERIFICATION CHARACTERISTICS $T_{amb}$ = 21 °C to +27 °C, $V_{CC}$ = 5 V±10%, $V_{SS}$ = 0 V (See Figure 43) | SYMBOL | PARAMETER | MIN | MAX | UNIT | |---------------------|---------------------------------------|---------------------|---------------------|------| | V <sub>PP</sub> | Programming supply voltage | 12.5 | 13.0 | V | | I <sub>PP</sub> | Programming supply current | | 50 <sup>1</sup> | mA | | 1/t <sub>CLCL</sub> | Oscillator frequency | 4 | 6 | MHz | | t <sub>AVGL</sub> | Address setup to PROG low | 48t <sub>CLCL</sub> | | | | t <sub>GHAX</sub> | Address hold after PROG | 48t <sub>CLCL</sub> | | | | t <sub>DVGL</sub> | Data setup to PROG low | 48t <sub>CLCL</sub> | | | | t <sub>GHDX</sub> | Data hold after PROG | 48t <sub>CLCL</sub> | | | | t <sub>EHSH</sub> | P2.7 (ENABLE) high to V <sub>PP</sub> | 48t <sub>CLCL</sub> | | | | t <sub>SHGL</sub> | V <sub>PP</sub> setup to PROG low | 10 | | μs | | t <sub>GHSL</sub> | V <sub>PP</sub> hold after PROG | 10 | | μs | | t <sub>GLGH</sub> | PROG width | 90 | 110 | μs | | t <sub>AVQV</sub> | Address to data valid | | 48t <sub>CLCL</sub> | | | t <sub>ELQZ</sub> | ENABLE low to data valid | | 48t <sub>CLCL</sub> | | | t <sub>EHQZ</sub> | Data float after ENABLE | 0 | 48t <sub>CLCL</sub> | | | t <sub>GHGL</sub> | PROG high to PROG low | 10 | | μs | ### NOTE: 1. Not tested. #### NOTES: - FOR PROGRAMMING CONFIGURATION SEE FIGURE 40. FOR VERIFICATION CONDITIONS SEE FIGURE 42. - \*\* SEE TABLE 9. Figure 43. Programming and Verification 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 #### MASK ROM DEVICES # **Security Bits** With none of the security bits programmed the code in the program memory can be verified. If the encryption table is programmed, the code will be encrypted when verified. When only security bit 1 (see Table 11) is programmed, MOVC instructions executed from external program memory are disabled from fetching code bytes from the internal memory, $\overline{EA}$ is latched on Reset and all further programming of the EPROM is disabled. When security bits 1 and 2 are programmed, in addition to the above, verify mode is disabled. # **Encryption Array** 64 bytes (87C51), or 32 bytes (87C52/4) of encryption array are initially unprogrammed (all 1s). **Table 11. Program Security Bits** | PROGRA | AM LOCK | BITS <sup>1, 2</sup> | | |--------|---------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | SB1 | SB2 | PROTECTION DESCRIPTION | | 1 | U | | No Program Security features enabled. (Code verify will still be encrypted by the Encryption Array if programmed.) | | 2 | Р | U | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on Reset, and further programming of the EPROM is disabled. | #### NOTES: - 1. P programmed. U unprogrammed. - 2. Any other combination of the security bits is not defined. #### 80C51X2 ROM CODE SUBMISSION When submitting a ROM code for the 80C51X2, the following must be specified: - 1. 4 kbyte user ROM data - 2. 64 byte ROM encryption key - 3. ROM security bits. | ADDRESS | CONTENT | BIT(S) | COMMENT | | | |----------------|---------|--------|--------------------|--|--| | 0000H to 0FFFH | DATA | 7:0 | User ROM Data | | | | 1000H to 103FH | KEY | 7:0 | ROM Encryption Key | | | | 1040H | SEC | 0 | ROM Security Bit 1 | | | | 1040H | SEC | 1 | ROM Security Bit 2 | | | Security Bit 1: When programmed, this bit has two effects on masked ROM parts: - 1. External MOVC is disabled, and - 2. EA is latched on Reset. Security Bit 2: When programmed, this bit inhibits Verify User ROM. NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled. If the ROM Code file does not include the options, the following information must be included with the ROM code. For each of the following, check the appropriate box, and send to Philips along with the code: | Security Bit #1: | ☐ Enabled | ☐ Disabled | |------------------|-----------|-----------------------------------| | Security Bit #2: | ☐ Enabled | ☐ Disabled | | Encryption: | □ No | ☐ Yes If Yes, must send key file. | #### 80C52X2 ROM CODE SUBMISSION When submitting a ROM code for the 80C52X2, the following must be specified: - 1. 8 kbyte user ROM data - 2. 64 byte ROM encryption key - 3. ROM security bits. 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 | ADDRESS | CONTENT | BIT(S) | COMMENT | |----------------|---------|--------|--------------------| | 0000H to 1FFFH | DATA | 7:0 | User ROM Data | | 2000H to 203FH | KEY | 7:0 | ROM Encryption Key | | 2040H | SEC | 0 | ROM Security Bit 1 | | 2040H | SEC | 1 | ROM Security Bit 2 | Security Bit 1: When programmed, this bit has two effects on masked ROM parts: - 1. External MOVC is disabled, and - 2. EA is latched on Reset. Security Bit 2: When programmed, this bit inhibits Verify User ROM. **NOTE:** Security Bit 2 cannot be enabled unless Security Bit 1 is enabled. If the ROM Code file does not include the options, the following information must be included with the ROM code. For each of the following, check the appropriate box, and send to Philips along with the code: | Security Bit #1: | ☐ Enabled | ☐ Disable | d | |------------------|-----------|-----------|-----------------------------| | Security Bit #2: | ☐ Enabled | ☐ Disable | d | | Encryption: | □ No | □ Yes | If Yes, must send key file. | 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 ### 80C54X2 ROM CODE SUBMISSION When submitting a ROM code for the 80C54X2, the following must be specified: - 1. 16 kbyte user ROM data - 2. 64 byte ROM encryption key - 3. ROM security bits. | ADDRESS | CONTENT | BIT(S) | COMMENT | |----------------|---------|--------|-------------------------------------------------------------------| | 0000H to 3FFFH | DATA | 7:0 | User ROM Data | | 4000H to 403FH | KEY | 7:0 | ROM Encryption Key<br>FFH = no encryption | | 4040H | SEC | 0 | ROM Security Bit 1<br>0 = enable security<br>1 = disable security | | 4040H | SEC | 1 | ROM Security Bit 2<br>0 = enable security<br>1 = disable security | Security Bit 1: When programmed, this bit has two effects on masked ROM parts: - 1. External MOVC is disabled, and - 2. EA is latched on Reset. Security Bit 2: When programmed, this bit inhibits Verify User ROM. NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled. If the ROM Code file does not include the options, the following information must be included with the ROM code. For each of the following, check the appropriate box, and send to Philips along with the code: | Security Bit #1: | ☐ Enabled | ☐ Disabled | |------------------|-----------|-----------------------------------| | Security Bit #2: | ☐ Enabled | ☐ Disabled | | Encryption: | □ No | ☐ Yes If Yes, must send key file. | 80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz) P80C3xX2; P80C5xX2; P87C5xX2 LQFP44: plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm SOT389-1 ### **DIMENSIONS (mm are the original dimensions)** | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | Ьp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | НD | HE | L | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|----------------|---|--------------|-----|-----|-----|-------------------------------|-------------------------------|----------| | mm | 1.6 | 0.15<br>0.05 | 1.45<br>1.35 | 0.25 | 0.45<br>0.30 | 0.20<br>0.12 | 10.1<br>9.9 | 10.1<br>9.9 | 0.8 | 12.15<br>11.85 | 12.15<br>11.85 | 1 | 0.75<br>0.45 | 0.2 | 0.2 | 0.1 | 1.14<br>0.85 | 1.14<br>0.85 | 7°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|--------|--------|----------|------------|------------|-----------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT389-1 | 136E08 | MS-026 | | | | <del>-00-01-19-</del><br>02-06-07 |