Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | N-4-11- | | |---------------------------|--------------------------------------------------------------------------------| | Details | | | Product Status | Obsolete | | Core Processor | F <sup>2</sup> MC-16FX | | Core Size | 16-Bit | | Speed | 56MHz | | Connectivity | CANbus, EBI/EMI, I <sup>2</sup> C, LINbus, SCI, UART/USART | | Peripherals | DMA, LVD, LVR, POR, PWM, WDT | | lumber of I/O | 51 | | rogram Memory Size | 96KB (96K x 8) | | rogram Memory Type | FLASH | | EPROM Size | - | | AM Size | 8K x 8 | | oltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | ata Converters | A/D 15x10b | | scillator Type | Internal | | perating Temperature | -40°C ~ 105°C (TA) | | ounting Type | Surface Mount | | ackage / Case | 64-LQFP | | upplier Device Package | 64-LQFP (12x12) | | urchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/mb96f353rsbpmc-gse2 | ### **■ FEATURES** | Feature | Description | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Technology | 0.18μm CMOS | | | F <sup>2</sup> MC-16FX CPU | | | Up to 56 MHz internal, 17.8 ns instruction cycle time | | CPU | Optimized instruction set for controller applications (bit, byte, word and long-wo data types; 23 different addressing modes; barrel shift; variety of pointers) | | | 8-byte instruction execution queue | | | Signed multiply (16-bit $\times$ 16-bit) and divide (32-bit/16-bit) instructions available | | | On-chip PLL clock multiplier (x1 - x25, x1 when PLL stop) | | | 3 MHz - 16 MHz external crystal oscillator clock (maximum frequency when using ceramic resonator depends on Q-factor). | | | Up to 56 MHz external clock | | | 32-100 kHz subsystem quartz clock | | System clock | 100kHz/2MHz internal RC clock for quick and safe startup, oscillator stop detection watchdog | | | Clock source selectable from main- and subclock oscillator (part number suffix "Vand on-chip RC oscillator, independently for CPU and 2 clock domains of peripheral | | | Low Power Consumption - 13 operating modes : (different Run, Sleep, Timer mode Stop mode) | | | Clock modulator | | On-chip voltage regulator | Internal voltage regulator supports reduced internal MCU voltage, offering low El and low power consumption figures | | Low voltage reset | Reset is generated when supply voltage is below minimum. | | Code Security | Protects ROM content from unintended read-out | | Memory Patch Function | Replaces ROM content | | Welliory Paten Function | Can also be used to implement embedded debug support | | DMA | Automatic transfer function independent of CPU, can be assigned freely to resource | | | Fast Interrupt processing | | Interrupts | 8 programmable priority levels | | | Non-Maskable Interrupt (NMI) | | Timers | Three independent clock timers (23-bit RC clock timer, 23-bit Main clock timer, 17-bub clock timer) | | | Watchdog Timer | #### **■ PIN CIRCUIT TYPE** ### Pin circuit types | FPT-64P-M23/24 | | | | | | | | |----------------|--------------------|--|--|--|--|--|--| | Pin no. | Circuit<br>type *1 | | | | | | | | 1 | Supply | | | | | | | | 2 | G | | | | | | | | 3 to 15 | I | | | | | | | | 16,17 | Н | | | | | | | | 18 | Supply | | | | | | | | 19,20 | B*2 | | | | | | | | 19,20 | H*3 | | | | | | | | 21 to 23 | С | | | | | | | | 24 to 44 | Н | | | | | | | | 45 | E | | | | | | | | 46,47 | Α | | | | | | | | 48,49 | Supply | | | | | | | | 50 | F | | | | | | | | 51 | Н | | | | | | | | 52,53 | N | | | | | | | | 54 to 61 | Н | | | | | | | | 62,63 | I | | | | | | | | 64 | Supply | | | | | | | <sup>\*1:</sup> Please refer to "■ I/O CIRCUIT TYPE" for details on the I/O circuit types <sup>\*2:</sup> Devices with suffix "W" <sup>\*3:</sup> Devices without suffix "W" ### ■ RAMSTART/END AND EXTERNAL BUS END ADDRESSES | Devices | Bank 0<br>RAM size | Bank 1<br>RAM size | External Bus end address | RAMSTART0 | RAMSTART1 | RAMEND1 | |---------------|--------------------|--------------------|--------------------------|-----------|-----------|---------| | MB96F353/F355 | 8KByte | - | 00:51FFн | 00:6240н | - | - | | MB96F356 | 12KByte | - | 00:51FFн | 00:5240н | - | - | ### I/O map MB96(F)35x (4 of 28) | Address | Register | Abbreviation<br>8-bit access | Abbreviation<br>16-bit access | Access | |---------|----------------------------------------------------------------|------------------------------|-------------------------------|--------| | 00006Dн | RLT3 - Timer Control Status Register High | TMCSRH3 | | R/W | | 00006Ен | RLT3 - Reload Register - for writing | | TMRLR3 | W | | 00006Ен | RLT3 - Reload Register - for reading | | TMR3 | R | | 00006Fн | RLT3 - Reload Register - for writing | | | W | | 00006Fн | RLT3 - Reload Register - for reading | | | R | | 000070н | RLT6 - Timer Control Status Register Low (dedic. RLT for PPG) | TMCSRL6 | TMCSR6 | R/W | | 000071н | RLT6 - Timer Control Status Register High (dedic. RLT for PPG) | TMCSRH6 | | R/W | | 000072н | RLT6 - Reload Register (dedic. RLT for PPG) - for writing | | TMRLR6 | W | | 000072н | RLT6 - Reload Register (dedic. RLT for PPG) - for reading | | TMR6 | R | | 000073н | RLT6 - Reload Register (dedic. RLT for PPG) - for writing | | | W | | 000073н | RLT6 - Reload Register (dedic. RLT for PPG) - for reading | | | R | | 000074н | PPG3-PPG0 - General Control register 1 Low | GCN1L0 | GCN10 | R/W | | 000075н | PPG3-PPG0 - General Control register 1 High | GCN1H0 | | R/W | | 000076н | PPG3-PPG0 - General Control register 2 Low | GCN2L0 | GCN20 | R/W | | 000077н | PPG3-PPG0 - General Control register 2 High | GCN2H0 | | R/W | | 000078н | PPG0 - Timer register | | PTMR0 | R | | 000079н | PPG0 - Timer register | | | R | | 00007Ан | PPG0 - Period setting register | | PCSR0 | W | | 00007Вн | PPG0 - Period setting register | | | W | | 00007Сн | PPG0 - Duty cycle register | | PDUT0 | W | | 00007Dн | PPG0 - Duty cycle register | | | W | | 00007Ен | PPG0 - Control status register Low | PCNL0 | PCN0 | R/W | | 00007Fн | PPG0 - Control status register High | PCNH0 | | R/W | | 000080н | PPG1 - Timer register | | PTMR1 | R | | 000081н | PPG1 - Timer register | | | R | | 000082н | PPG1 - Period setting register | | PCSR1 | W | ### I/O map MB96(F)35x (7 of 28) | Address | Register Abb<br>8-bi | | Abbreviation<br>16-bit access | Access | |---------------------|-----------------------------------------------|---------|-------------------------------|--------| | 0000Дн | USART2 - Baud Rate Generator Register Low | BGRL2 | BGR2 | R/W | | 0000DВн | USART2 - Baud Rate Generator Register High | BGRH2 | | R/W | | 0000DСн | USART2 - Extended Serial Interrupt Register | ESIR2 | | R/W | | 0000DDн | Reserved | | | - | | 0000DЕн | USART3 - Serial Mode Register | SMR3 | | R/W | | 0000DFн | USART3 - Serial Control Register | SCR3 | | R/W | | 0000Е0н | USART3 - TX Register | TDR3 | | W | | 0000Е0н | USART3 - RX Register | RDR3 | | R | | 0000Е1н | USART3 - Serial Status | SSR3 | | R/W | | 0000Е2н | USART3 - Control/Com. Register | ECCR3 | | R/W | | 0000ЕЗн | USART3 - Ext. Status Register | ESCR3 | | R/W | | 0000Е4н | USART3 - Baud Rate Generator Register Low | BGRL3 | BGR3 | R/W | | 0000Е5н | USART3 - Baud Rate Generator Register High | BGRH3 | | R/W | | 0000Е6н | USART3 - Extended Serial Interrupt Register | ESIR3 | | R/W | | 0000Е7н-<br>0000ЕFн | Reserved | | | - | | 0000F0н-<br>0000FFн | External Bus area | EXTBUS0 | | R/W | | 000100н | DMA0 - Buffer address pointer low byte | BAPL0 | | R/W | | 000101н | DMA0 - Buffer address pointer middle byte | ВАРМ0 | | R/W | | 000102н | DMA0 - Buffer address pointer high byte | BAPH0 | | R/W | | 000103н | DMA0 - DMA control register | DMACS0 | | R/W | | 000104н | DMA0 - I/O register address pointer low byte | IOAL0 | IOA0 | R/W | | 000105н | DMA0 - I/O register address pointer high byte | IOAH0 | | R/W | | 000106н | DMA0 - Data counter low byte | DCTL0 | DCT0 | R/W | | 000107н | DMA0 - Data counter high byte | DCTH0 | | R/W | | 000108н | DMA1 - Buffer address pointer low byte | BAPL1 | | R/W | | 000109н | DMA1 - Buffer address pointer middle byte | BAPM1 | | R/W | | 00010Ан | DMA1 - Buffer address pointer high byte | BAPH1 | | R/W | | 00010Вн | DMA1 - DMA control register | DMACS1 | | R/W | | 00010Сн | DMA1 - I/O register address pointer low byte | IOAL1 | IOA1 | R/W | ### I/O map MB96(F)35x (25 of 28) | Address | Register | Abbreviation<br>8-bit access | Abbreviation<br>16-bit access | Access | |---------------------|------------------------------------------|------------------------------|-------------------------------|--------| | 000884н-<br>00088Fн | Reserved | | | - | | 000890н | CAN1 - New Data 1 Register Low | NEWDT1L1 | NEWDT11 | R | | 000891н | CAN1 - New Data 1 Register High | NEWDT1H1 | | R | | 000892н | CAN1 - New Data 2 Register Low | NEWDT2L1 | NEWDT21 | R | | 000893н | CAN1 - New Data 2 Register High | NEWDT2H1 | | R | | 000894н-<br>00089Fн | Reserved | | | - | | 0008А0н | CAN1 - Interrupt Pending 1 Register Low | INTPND1L1 | INTPND11 | R | | 0008А1н | CAN1 - Interrupt Pending 1 Register High | INTPND1H1 | | R | | 0008А2н | CAN1 - Interrupt Pending 2 Register Low | INTPND2L1 | INTPND21 | R | | 0008АЗн | CAN1 - Interrupt Pending 2 Register High | INTPND2H1 | | R | | 0008А4н-<br>0008АFн | Reserved | | | - | | 0008В0н | CAN1 - Message Valid 1 Register Low | MSGVAL1L1 | MSGVAL11 | R | | 0008В1н | CAN1 - Message Valid 1 Register High | MSGVAL1H1 | | R | | 0008В2н | CAN1 - Message Valid 2 Register Low | MSGVAL2L1 | MSGVAL21 | R | | 0008ВЗн | CAN1 - Message Valid 2 Register High | MSGVAL2H1 | | R | | 0008В4н-<br>0008СDн | Reserved | | | - | | 0008СЕн | CAN1 - Output enable register | COER1 | | R/W | | 0008СFн-<br>0008FFн | Reserved | | | - | | 000900н | CAN2 - Control register Low | CTRLRL2 | CTRLR2 | R/W | | 000901н | CAN2 - Control register High (reserved) | CTRLRH2 | | R | | 000902н | CAN2 - Status register Low | STATRL2 | STATR2 | R/W | | 000903н | CAN2 - Status register High (reserved) | STATRH2 | | R | | 000904н | CAN2 - Error Counter Low (Transmit) | ERRCNTL2 | ERRCNT2 | R | | 000905н | CAN2 - Error Counter High (Receive) | ERRCNTH2 | | R | | 000906н | CAN2 - Bit Timing Register Low | BTRL2 | BTR2 | R/W | | 000907н | CAN2 - Bit Timing Register High | BTRH2 | | R/W | | 000908н | CAN2 - Interrupt Register Low | INTRL2 | INTR2 | R | Interrupt vector table MB96(F)35x (3 of 3) | Vector<br>number | Offset in vector ta-<br>ble | Vector name | Cleared by<br>DMA | Index in<br>ICR to pro-<br>gram | Description | |------------------|-----------------------------|-------------|-------------------|---------------------------------|-------------------------------------| | 67 | 2F0н | | | | Reserved | | 68 | 2ЕСн | ICU9 | Yes | 68 | Input Capture Unit 9 | | 69 | 2Е8н | ICU10 | Yes | 69 | Input Capture Unit 10 | | 70 | 2Е4н | | | | Reserved | | 71 | 2Е0н | OCU4 | Yes | 71 | Output Compare Unit 4 | | 72 | 2DC <sub>H</sub> | OCU5 | Yes | 72 | Output Compare Unit 5 | | 73 | 2D8н | OCU6 | Yes | 73 | Output Compare Unit 6 | | 74 | 2D4н | OCU7 | Yes | 74 | Output Compare Unit 7 | | 75 | 2D0н | | | | Reserved | | 76 | 2ССн | | | | Reserved | | 77 | 2С8н | FRT0 | Yes | 77 | Free Running Timer 0 | | 78 | 2С4н | FRT1 | Yes | 78 | Free Running Timer 1 | | 79 | 2С0н | FRT2 | Yes | 79 | Free Running Timer 2 | | 80 | 2ВСн | FRT3 | Yes | 80 | Free Running Timer 3 | | 81 | 2В8н | RTC0 | No | 81 | Real Timer Clock | | 82 | 2В4н | CAL0 | No | 82 | Clock Calibration Unit | | 83 | 2В0н | IIC0 | Yes | 83 | I2C interface | | 84 | 2АСн | ADC0 | Yes | 84 | A/D Converter | | 85 | 2А8н | LINR2 | Yes | 85 | LIN USART 2 RX | | 86 | 2А4н | LINT2 | Yes | 86 | LIN USART 2 TX | | 87 | 2А0н | LINR3 | Yes | 87 | LIN USART 3 RX | | 88 | 29Сн | LINT3 | Yes | 88 | LIN USART 3 TX | | 89 | 298н | LINR7 | Yes | 89 | LIN USART 7 RX | | 90 | 294н | LINT7 | Yes | 90 | LIN USART 7 TX | | 91 | 290н | LINR8 | Yes | 91 | LIN USART 8 RX | | 92 | 28Сн | LINT8 | Yes | 92 | LIN USART 8 TX | | 93 | 288н | FLASH_A | No | 93 | Flash memory A (only Flash devices) | #### 2. Opposite phase external clock • When using an opposite phase external clock, X1 (X1A) must be supplied with a clock signal which has the opposite phase to the X0 (X0A) pins. #### 4. Unused sub clock signal If the pins X0A and X1A are not connected to an oscillator, a pull-down resistor must be connected on the X0A pin and the X1A pin must be left open. #### 5. Notes on PLL clock mode operation If the PLL clock mode is selected and no external oscillator is operating or no external clock is supplied, the microcontroller attempts to work with the free oscillating PLL. Performance of this operation, however, cannot be guaranteed. #### 6. Power supply pins (Vcc/Vss) It is required that all Vcc-level as well as all Vss-level power supply pins are at the same potential. If there is more than one Vcc or Vss level, the device may operate incorrectly or be damaged even within the guaranteed operating range. Vcc and Vss must be connected to the device from the power supply with lowest possible impedance. As a measure against power supply noise, it is required to connect a bypass capacitor of about 0.1 $\mu$ F between Vcc and Vss as close as possible to Vcc and Vss pins. #### 7. Crystal oscillator and ceramic resonator circuit Noise at X0, X1 pins or X0A, X1A pins might cause abnormal operation. It is required to provide bypass capacitors with shortest possible distance to X0, X1 pins and X0A, X1A pins, crystal oscillator (or ceramic resonator) and ground lines, and, to the utmost effort, that the lines of oscillation circuit do not cross the lines of other circuits. It is highly recommended to provide a printed circuit board art work surrounding X0, X1 pins and X0A, X1A pins with a ground area for stabilizing the operation. It is highly recommended to evaluate the quartz/MCU or resonator/MCU system at the quartz or resonator manufacturer, especially when using low-Q resonators at higher frequencies. #### 8. Turn on sequence of power supply to A/D converter and analog inputs It is required to turn the A/D converter power supply (AVcc, AVRH, AVRL) and analog inputs (ANn) on after turning the digital power supply (Vcc) on. It is also required to turn the digital power off after turning the A/D converter supply and analog inputs off. In this case, the voltage must not exceed AVRH or $AV_{CC}$ (turning the analog and digital power supplies simultaneously on or off is acceptable). #### 9. Pin handling when not using the A/D converter It is required to connect the unused pins of the A/D converter as AVcc = Vcc, AVss = AVRH = AVRL = Vss. #### 10. Notes on Power-on To prevent malfunction of the internal voltage regulator, supply voltage profile while turning the power supply on should be slower than $50\mu s$ from 0.2 V to 2.7 V. ### 3. DC characteristics $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C, V_{CC} = AV_{CC} = 3.0V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V)$ | | | | | | Value | | | | |-----------------|--------------------------|-------------------|------------------------------------------------|-----------------------|-------|--------------|------|-----------------------| | Parameter | Symbol | Pin | Condition | Min | Тур | Max | Unit | Remarks | | Input H voltage | | | CMOS Hysteresis<br>0.8/0.2 input se-<br>lected | 0.8<br>Vcc | - | Vcc + 0.3 | V | | | | | | CMOS Hysteresis | 0.7<br>Vcc | - | Vcc + 0.3 | V | Vcc ≥ 4.5V | | | Vıн | Port inputs Pnn_m | 0.7/0.3 input selected | 0.74<br>Vcc | - | Vcc + 0.3 | V | Vcc < 4.5V | | | | | AUTOMOTIVE<br>Hysteresis input<br>selected | 0.8<br>Vcc | - | Vcc +<br>0.3 | V | | | | | | TTL input select-<br>ed | 2.0 | - | Vcc + 0.3 | V | | | | VIHX0F | X0 | External clock in<br>"Fast Clock Input mode" | 0.8<br>Vcc | - | Vcc + 0.3 | V | | | | VIHXOS | X0,X1,<br>X0A,X1A | External clock in<br>"oscillation mode" | 2.5 | - | Vcc + 0.3 | V | | | | VIHR | RSTX | - | 0.8<br>Vcc | - | Vcc + 0.3 | V | CMOS Hysteresis input | | | Vінм | MD2-MD0 | - | Vcc -<br>0.3 | - | Vcc + 0.3 | V | | | Input L voltage | V <sub>IL</sub> Port inp | | CMOS Hysteresis<br>0.8/0.2 input se-<br>lected | Vss -<br>0.3 | - | 0.2<br>Vcc | V | | | | | Port inputs | CMOS Hysteresis<br>0.7/0.3 input se-<br>lected | Vss -<br>0.3 | - | 0.3<br>Vcc | V | | | | VIL | Pnn_m | AUTOMOTIVE<br>Hysteresis input | Vss -<br>0.3 | - | 0.5<br>Vcc | V | Vcc ≥ 4.5V | | | | | selected | Vss -<br>0.3 | - | 0.46<br>Vcc | | Vcc < 4.5V | | | | | TTL input select-<br>ed | Vss -<br>0.3 | - | 0.8 | V | | | | VILX0F | X0 | External clock in<br>"Fast Clock Input mode" | V <sub>SS</sub> - 0.3 | - | 0.2 Vcc | V | | | | VILXOS | X0,X1,<br>X0A,X1A | External clock in<br>"oscillation mode" | Vss -<br>0.3 | - | 0.4 | V | | | | VILR | RSTX | - | Vss -<br>0.3 | - | 0.2 Vcc | V | CMOS Hysteresis input | | | VILM | MD2-MD0 | - | Vss -<br>0.3 | - | Vss + 0.3 | V | | $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C, \text{ Vcc} = \text{AVcc} = 3.0 \text{V to } 5.5 \text{V}, \text{ Vss} = \text{AVss} = 0 \text{V})$ | Downwater | Cumbal | Condition (at T ) | | Value | | Domorko | | | | | | | | | | | | | | |----------------------------------|--------|--------------------------------------------------------------------|-------------------------|-------|------|---------|------------------|--|--|--|--|--|--|-------------------------------------------------|--------|----|----|----|----------| | Parameter | Symbol | Condition (at T <sub>A</sub> ) | | Тур | Max | Unit | Remarks | | | | | | | | | | | | | | | | PLL Run mode with CLKS1/2 = CLKB = | +25°C | 14.5 | 19.5 | mA | MB96F353/F355 | | | | | | | | | | | | | | | | CLKP1 = 16MHz,<br>CLKP2 = 8MHz | +125°C | 16 | 23 | IIIA | NID901 333/1 333 | | | | | | | | | | | | | | | | 1 Flash/ROM wait state | +25°C | 15 | 20 | | | | | | | | | | | | | | | | | | (CLKRC and CLKSC stopped) | +125°C | 16.5 | 23.5 | ] mA | MB96F356 | | | | | | | | | | | | | | | | PLL Run mode with CLKS1/2 = CLKB = | +25°C | 23 | 29 | mΛ | MB96F353/F355 | | | | | | | | | | | | | | | | CLKP1 = 32MHz,<br>CLKP2 = 16MHz | +125°C | 25 | 33 | mA | WID90F333/F333 | | | | | | | | | | | | | | | | 2 Flash/ROM wait states | +25°C | 24 | 30 | _ | | | | | | | | | | | | | | | | ICCPLL | (CLKRC and CLKSC stopped) | +125°C | 26 | 34 | ] mA | MB96F356 | | | | | | | | | | | | | | | | PLL Run mode with<br>CLKS1/2 = 48MHz,<br>CLKB = CLKP1/2 =<br>24MHz | +25°C | 26 | 38 | mA | MB96F353/F355 | | | | | | | | | | | | | | | | | +125°C | 28 | 42 | | WID901 333/1 333 | | | | | | | | | | | | | | Power supply cur-<br>rent in Run | | 0 Flash/ROM wait states | +25°C | 28 | 40 | | | | | | | | | | | | | | | | modes* | | (CLKRC and CLKSC stopped) | +125°C | 30 | 44 | ] mA | MB96F356 | | | | | | | | | | | | | | | | PLL Run mode with CLKS1/2 = CLKB = | +25°C | 40 | 51 | Λ | MB96F353/F355 | | | | | | | | | | | | | | | | CLKP1= 56MHz,<br>CLKP2 = 28MHz | +125°C | 42 | 55 | mA | WID90F333/F333 | | | | | | | | | | | | | | | | | 2 Flash/ROM wait states | +25°C | 41 | 52 | | | | | | | | | | | | | | | | | (CLKRC and CLKSC stopped. Core voltage at 1.9V) | +125°C | 43 | 56 | mA | MB96F356 | | | | | | | | | | | | | | | | PLL Run mode with CLKS1/2 = 96MHz, | +25°C | 43 | 56 | mΛ | MB96F353/F355 | | | | | | | | | | | | | | | | CLKB = CLKP1= 48MHz,<br>CLKP2 = 24MHz | +125°C | 45 | 60 | mA | NID901 333/F333 | | | | | | | | | | | | | | | | 1 Flash/ROM wait state | +25°C | 44 | 58 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | (CLKRC and CLKSC stopped. Core voltage at 1.9V) | +125°C | 46 | 62 | mA | MB96F356 | $(T_A = -40$ °C to 125°C, $V_{CC} = AV_{CC} = 3.0V$ to 5.5V, $V_{SS} = AV_{SS} = 0V)$ | Danamatan | Councile of | 0 10 (47) | | | Value | | Domonico | | |--------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------|--------|------|------------------------|---------------| | Parameter | Symbol | Condition (at T <sub>A</sub> ) | Condition (at 1A) | | Max | Unit | Remarks | | | | | | Main Run mode with CLKS1/2 = CLKB = | +25°C | 4 | 5 | m A | MB96F353/F355 | | | | CLKS1/2 = CLKB =<br>CLKP1/2 = 4MHz | +125°C | 4.7 | 8 | mA | WID90F353/F355 | | | | ICCMAIN | 1 Flash/ROM wait state | +25°C | 4.2 | 5.2 | | | | | | | (CLKPLL, CLKSC and CLKRC stopped) | +125°C | 4.9 | 8.2 | mA | MB96F356 | | | | | RC Run mode with CLKS1/2 = CLKB = | +25°C | 2.5 | 3.5 | mA | MB96F353/F355 | | | | | CLK91/2 = CLKB =<br>CLKP1/2 = 2MHz | +125°C | 3.2 | 6.5 | IIIA | WID90F333/F333 | | | | Iccrch | 1 Flash/ROM wait state | +25°C | 2.7 | 3.7 | | MPOOFOE | | | | | (CLKMC, CLKPLL and CLKSC stopped) | +125°C | 3.4 | 6.7 | mA | MB96F356 | | | | Icercl | RC Run mode with CLKS1/2 = CLKB = | +25°C | 0.18 | 0.3 | Λ | MB96F353/F355 | | | | | CLKP1/2 = 100kHz,<br>SMCR:LPMS = 0 | +125°C | 0.73 | 3.1 | mA | WD901 333/1 333 | | | | | 1 Flash/ROM wait state | +25°C | 0.4 | 0.6 | | | | | Power supply cur-<br>rent in Run<br>modes* | | (CLKMC, CLKPLL and<br>CLKSC stopped. Voltage<br>regulator in high power<br>mode) | +125°C | 0.95 | 3.4 | mA | MB96F356 | | | | | RC Run mode with CLKS1/2 = CLKB = | +25°C | 0.15 | 0.25 | | MB96F353/F355/<br>F356 | | | | | CLKP1/2 = 100kHz,<br>SMCR:LPMS = 1<br>1 Flash/ROM wait state<br>(CLKMC, CLKPLL and<br>CLKSC stopped. Voltage<br>regulator in low power<br>mode, no Flash program-<br>ming/erasing allowed) | +125°C | 0.7 | 3.05 | mA | | | | | | Sub Run mode with | +25°C | 0.1 | 0.2 | | | | | | | CLKS1/2 = CLKB =<br>CLKP1/2 = 32kHz | | | | - | | | | | Іссѕив | 1 Flash/ROM wait state | | | | mA | MB96F353/F355/ | | | | ICCOUR | (CLKMC, CLKPLL and CLKRC stopped, no Flash programming/erasing allowed) | +125°C | 0.65 | 0.65 3 | | F356 | | $(T_A = -40$ °C to 125°C, $V_{CC} = AV_{CC} = 3.0V$ to 5.5V, $V_{SS} = AV_{SS} = 0V)$ | Danamatan. | Councile of | Oan dition (at T.) | | Value | | Damanha | | | |------------------------------------------|-------------|----------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------|--------|---------|------------------------------------|----| | Parameter | , , , | | Тур | Max | Unit | Remarks | | | | | | RC Timer mode with CLKRC = 2MHz, | +25°C | 0.1 | 0.2 | A | MD00F2F2/F2FF | | | | | SMCR:LPMSS = 0 | +125°C | 0.63 | 3 | mA | MB96F353/F355 | | | | | (CLKMC, CLKPLL and CLKSC stopped. Voltage | +25°C | 0.35 | 0.5 | mA | MB96F356 | | | | Ісствен | regulator in high power mode) | +125°C | 0.85 | 3.3 | 1117 \ | WESST SSS | | | | ICCTRCH | RC Timer mode with CLKRC = 2MHz, SMCR:LPMSS = 1 | +25°C | 0.07 | 0.15 | | | | | | | (CLKMC, CLKPLL and CLKSC stopped. Voltage regulator in low power mode) | +125°C | 0.6 | 2.9 | mA | MB96F353/F355/<br>F356 | | | Power supply cur- | | RC Timer mode with CLKRC = 100kHz, | +25°C | 0.06 | 0.15 | ^ | MD00F0F0/F0FF | | | rent in Timer<br>modes* | ICCTRCL | 01400 101400 6 | +125°C | 0.56 | 2.95 | mA | MB96F353/F355 | | | | | (CLKMC, CLKPLL and<br>CLKSC stopped. Voltage<br>regulator in high power<br>mode) | +25°C | 0.3 | 0.45 | ^ | MDOGESEG | | | | | | +125°C | 0.8 | 3.2 | mA | MB96F356 | | | | | RC Timer mode with CLKRC = 100kHz, | +25°C | 0.03 | 0.1 | | | | | | | | | SMCR:LPMSS = 1 (CLKMC, CLKPLL and CLKSC stopped. Voltage regulator in low power mode) | +125°C | 0.53 | 2.85 | mA | | | | Sub Timer mode with<br>CLKSC = 32kHz | +25°C | 0.035 | 0.1 | | MB96F353/F355/ | | | | Ісстѕив | (CLKMC, CLKPLL and CLKRC stopped) | +125°C | 0.53 | 2.85 | mA | F356 | | | | | VRCR:LPMB[2:0] = 110 <sub>B</sub> | +25°C | 0.02 | 0.08 | mA | MB96F353/F355/ | | | Power supply cur- | laa | (Core voltage at 1.8V) | +125°C | 0.52 | 2.8 | 11174 | F356 | | | rent in Stop Mode | Іссн | VRCR:LPMB[2:0] = 000 <sub>B</sub> | +25°C | 0.015 | 0.06 | mA | MB96F353/F355/ | | | | | (Core voltage at 1.2V) | +125°C | 0.4 | 2.3 | | F356 | | | | | | +25°C | 5 | 10 | μΑ | MB96F353/F355 | | | Power supply cur-<br>rent for active Low | Icclyd | Low voltage detector en- | +125°C | 7 | 20 | μΑ | Must be added to all current above | | | Voltage detector | ICCLVD | abled (RCR:LVDE = 1) | +25°C | 90 | 140 | | MB96F356 | | | | | | +125°C | 100 | 150 | μA | Must be added to all current above | | ### **Internal Clock timing** $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C, \text{ Vcc} = \text{AVcc} = 3.0 \text{V to } 5.5 \text{V}, \text{ Vss} = \text{AVss} = 0 \text{V})$ | | Symbol | C | ore Volta | ge Setting | | | | |----------------------------------------------------------------------------------|---------------------------|------|-----------|------------|-----|------|-------------------| | Parameter | | 1.8V | | 1.9V | | Unit | Remarks | | | | Min | Max | Min | Max | | | | Internal System clock frequency (CLKS1 and CLKS2) | fclks1, fclks2 | 0 | 92 | 0 | 96 | MHz | Others than below | | | | 0 | 88 | 0 | 96 | MHz | MB96F356 | | Internal CPU clock frequency (CLKB), internal peripheral clock frequency (CLKP1) | fськв, fськр <sub>1</sub> | 0 | 52 | 0 | 56 | MHz | | | Internal peripheral clock frequency (CLKP2) | fclkP2 | 0 | 28 | 0 | 32 | MHz | | ### **Power On Reset timing** $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C, V_{CC} = AV_{CC} = 3.0V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V)$ | Parameter | Symbol | Pin | Value | | | Unit | Remarks | |--------------------|------------|-----|-------|-----|-----|-------|-------------| | | | | Min | Тур | Max | Ollit | iveillai ks | | Power on rise time | <b>t</b> R | Vcc | 0.05 | - | 30 | ms | | | Power off time | toff | Vcc | 1 | - | 1 | ms | | ### 5. Analog Digital Converter (T<sub>A</sub> = -40 °C to +125 °C, $3.0 \text{ V} \le \text{AVRH}$ - AVRL, Vcc = AVcc = 3.0 V to 5.5 V, Vss = AVss = 0 V) | Parameter | Symbol | Pin | Value | | | 11 | Damari | |--------------------------------------------------|--------------------|---------------|-------------------|-------------------|------------------|------|----------------------------------------------------------------------------------| | | | | Min | Тур | Max | Unit | Remarks | | Resolution | - | - | - | - | 10 | bit | | | Total error | - | - | - | - | ± 3 | LSB | | | Nonlinearity error | - | - | - | - | ± 2.5 | LSB | | | Differential nonlinearity error | - | - | - | - | ± 1.9 | LSB | | | Zero transition voltage | Vот | ANn | AVRL -<br>1.5 LSB | AVRL+<br>0.5 LSB | AVRL+<br>2.5 LSB | ٧ | | | Full scale transition voltage | V <sub>FST</sub> | ANn | AVRH -<br>3.5 LSB | AVRH -<br>1.5 LSB | AVRH+<br>0.5 LSB | V | | | Compare time | | - | 1.0 | - | 16,500 | μs | 4.5V ≤ AVcc ≤ 5.5V | | | - | | 2.0 | - | - | μs | 3.0V ≤ AVcc < 4.5V | | Sampling time | - | - | 0.5 | - | - | μs | 4.5V ≤ AVcc ≤ 5.5V | | Sampling time | | | 1.2 | - | - | μs | 3.0V ≤ AVcc < 4.5V | | Analog input leakage current (during conversion) | I <sub>AIN</sub> A | ANn | -1 | - | +1 | μΑ | T <sub>A</sub> ≤ 105 °C,<br>AVss, AVRL < V <sub>I</sub> <<br>AVcc, AVRH | | | | AINII | -1.2 | - | +1.2 | μΑ | 105 °C < T <sub>A</sub> ≤ 125 °C,<br>AVss, AVRL < V <sub>I</sub> <<br>AVcc, AVRH | | Analog input voltage range | Vain | ANn | AVRL | - | AVRH | ٧ | | | Reference voltage range | AVRH | AVRH | 0.75<br>AVcc | - | AVcc | ٧ | | | | AVRL | AVRL | AVss | - | 0.25<br>AVcc | ٧ | | | Power supply current | lΑ | AVcc | - | 2.5 | 5 | mA | A/D Converter active | | | <b>І</b> АН | AVcc | - | - | 5 | μА | A/D Converter not operated | | Reference voltage cur-<br>rent | I <sub>R</sub> | AVRH/<br>AVRL | - | 0.7 | 1 | mA | A/D Converter active | | | <b>I</b> RH | AVRH/<br>AVRL | - | - | 5 | μА | A/D Converter not operated | | Offset between input channels | - | ANn | - | - | 4 | LSB | | Note: The accuracy gets worse as |AVRH - AVRL| becomes smaller. #### MB96F356 PLL Run and Sleep mode currents #### MB96F356 operation modes with medium currents ### MB96F356 Low power mode currents ### ■ PACKAGE DIMENSION MB96(F)35x LQFP 64 - M23 | 64-pin plastic LQFP | Lead pitch | 0.65 mm | | |---------------------|--------------------------------|----------------------|--| | | Package width × package length | 12.0 × 12.0 mm | | | | Lead shape | Gullwing | | | | Sealing method | Plastic mold | | | | Mounting height | 1.70 mm MAX | | | | Code<br>(Reference) | P-LFQFP64-12×12-0.65 | | | (FPT-64P-M23) | | | | Please check the latest package dimension at the following URL. http://edevice.fujitsu.com/package/en-search/ ### **FUJITSU SEMICONDUCTOR LIMITED** Nomura Fudosan Shin-yokohama Bldg. 10-23, Shin-yokohama 2-Chome, Kohoku-ku Yokohama Kanagawa 222-0033, Japan Tel: +81-45-415-5858 http://jp.fujitsu.com/fsl/en/ For further information please contact: #### North and South America FUJITSU MICROELECTRONICS AMERICA, INC. 1250 E. Arques Avenue, M/S 333 Sunnyvale, CA 94085-5401, U.S.A. Tel: +1-408-737-5600 Fax: +1-408-737-5999 http://www.fma.fujitsu.com/ #### **Europe** FUJITSU MICROELECTRONICS EUROPE GmbH Pittlerstrasse 47, 63225 Langen, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://emea.fujitsu.com/microelectronics/ #### Korea FUJITSU MICROELECTRONICS KOREA LTD. 206 Kosmo Tower Building, 1002 Daechi-Dong, Gangnam-Gu, Seoul 135-280, Republic of Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 http://kr.fujitsu.com/fmk/ #### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE. LTD. 151 Lorong Chuan, #05-08 New Tech Park 556741 Singapore Tel: +65-6281-0770 Fax: +65-6281-0220 http://www.fmal.fujitsu.com/ FUJITSU MICROELECTRONICS SHANGHAI CO., LTD. Rm. 3102, Bund Center, No.222 Yan An Road (E), Shanghai 200002, China Tel: +86-21-6146-3688 Fax: +86-21-6335-1605 http://cn.fujitsu.com/fmc/ FUJITSU MICROELECTRONICS PACIFIC ASIA LTD. 10/F., World Commerce Centre, 11 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: +852-2377-0226 Fax: +852-2376-3269 http://cn.fujitsu.com/fmc/en/ Specifications are subject to change without notice. For further information please contact each office. #### All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of FUJITSU SEMICONDUCTOR device; FUJITSU SEMICONDUCTOR does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. FUJITSU SEMICONDUCTOR assumes no liability for any damages whatsoever arising out of the use of the information. Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of FUJITSU SEMICONDUCTOR or any third party or does FUJITSU SEMICONDUCTOR warrant non-infringement of any third-party's intellectual property right or other right by using such information. FUJITSU SEMICONDUCTOR assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that FUJITSU SEMICONDUCTOR will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of overcurrent levels and other abnormal operating conditions. Exportation/release of any products described in this document may require necessary procedures in accordance with the regulations of the Foreign Exchange and Foreign Trade Control Law of Japan and/or US export control laws. The company names and brand names herein are the trademarks or registered trademarks of their respective owners. Edited: Sales Promotion Department